Integrated circuits Book IC11 1988 **Linear Products** **Elcoma** – Philips Electronic Components and Materials Division – embraces a world-wide group of companies operating under the following names: Miniwatt Signetics Mullard VALVO PHILIPS Elcoma offers you a technological partnership in developing your systems to the full. A partnership to which we can bring - world-wide production and marketing - know-how - systems approach - continuity - broad product line - fundamental research - leading technologies - applications support - quality | | page | |------------------------------------------|------------| | Product status definitions | iii | | SECTION 1 — SELECTION GUIDE | | | Index | 1-1<br>1-3 | | Applications by part number | 1-7 | | Applications by product groups | 1-9 | | SO package availability | 1-13 | | Ordering information | | | SECTION 2 — QUALITY AND RELIABILITY | | | Quality and Reliability | 2-3 | | SECTION 3 — AMPLIFIERS | | | Index | 3-1 | | SECTION 4 AUDIO | | | Index | 4-1 | | SECTION 5 – DATA COMMUNICATIONS | | | Index | 5-1 | | SECTION 6 — DATA CONVERSION | | | Index | 6-1 | | SECTION 7 — INTERFACE | | | Index | 7-1 | | SECTION 8 – POWER CONVERSION AND CONTROL | | | Index | 8-1 | | SECTION 9 — RF COMMUNICATIONS | | | Index | 9-1 | | SECTION 10 - TELECOMMUNICATIONS | | | Index | 10-1 | | SECTION 11 — TIMERS | | | Index | 11-1 | | SECTION 12 — PACKAGE INFORMATION | | | Index | 12-1 | | SECTION 13 — ALPHANUMERIC INDEX | 13-1 | # **Product Status** #### **Linear Products** | DEFINITIONS | | | | |------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Data Sheet<br>Identification | Product Status | Definition | | | Objective Specification | Formative or In Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. | | | Preliminary Specification | Preproduction Product | This data sheet contains preliminary data and supplementary data will be published at a later date. Signetics reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | Product Specification | Full Production | This data sheet contains Final Specifications. Signetics reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | SECTION 1 - SELECTION ( | GUIDE | | |-------------------------|-------------------------------------------------------------|-------| | Cross Reference Guide | | 1-3 | | By Company | | 1-3 | | Index to Applications | | 1-7 | | • • | | 1-7 | | • | | 1-9 | | , | | | | SO Package Availability | | 1-13 | | Ordering Information | | 1-15 | | SECTION 2 — QUALITY AN | ID RELIABILITY | | | Quality and Reliability | | 2-3 | | SECTION 3 - AMPLIFIERS | | | | Index | | 3-1 | | Amplifier Selector Guid | e | 3-3 | | Symbols and Definitions | s for Amplifiers | 3-5 | | AN164 | Explanation of Noise | 3-7 | | Operational | | | | AN 165 | Integrated Operational Amplifier Theory | 3-17 | | AN 166 | Basic Feedback Theory | 3-25 | | LM124/224/LM324/A | | | | /SA534/LM2902 | Quad Low Power Operational Amplifiers | 3-29 | | MC/SA1458/MC1558 | General Purpose Operational Amplifiers | 3-35 | | MC3303/3403/3503 | Quad Low Power Operational Amplifiers | 3-41 | | AN160 | Applications for the MC3403 | 3-47 | | NE/SA/SE4558 | Dual General-Purpose Operational Amplifier | 3-51 | | NE/SA5230 | Low Voltage Operational Amplifier | 3-57 | | AN1511 | Low Voltage Gated Generator: NE5230 | 3-69 | | NE/SE530 | High Slew Rate Operational Amplifier | 3-71 | | NE/SE531 | High Slew Rate Operational Amplifier | 3-79 | | NE/SA/SE532/LM158 | | | | /258/358/2904 | Dual Low Power Operational Amplifier | 3-87 | | NE/SE538 | High Slew Rate Operational Amplifier | 3-93 | | NE/SE5512 | Dual High-Performance Operational Amplifier | 3-101 | | AN 144 | Applications for the NE5512 | 3-105 | | NE/SE5514 | Quad High-Performance Operational Amplifier | 3-109 | | AN1441 | Applications for the NE5514 | 3-113 | | NE/SE5532/A | Internally-Compensated Dual Low-Noise Operational Amplifier | 3-117 | | NE5533/A | | | | NE/SA/SE5534/A | Dual and Single Low-Noise Operational Amplifier | 3-123 | | AN142 | Audio Circuits using the NE5532/33/34 | | | NE/SE5535 | Dual High Slew Rate Operational Amplifier | | | μΑ741/741C/SA741C | General-Purpose Operational Amplifier | | | | Dual Operational Amplifier | 2 155 | | High Frequency | | | |------------------------|----------------------------------------------------|-------| | NE/SA5204 | Wide-band High Frequency Amplifier | 3-163 | | NE/SA/SE5205 | Wide-band High Frequency Amplifier | 3-175 | | NE/SE5539 | Ultra-High Frequency Operational Amplifier | 3-187 | | AN140 | Compensation Techniques for use with the NE/SE5539 | 3-195 | | NE5592 | Video Amplifier | 3-201 | | NE/SE592 | Video Amplifier | 3-207 | | AN141 | Using the NE/SE592 Video Amplifier | | | Video | | | | μA733/C | Differential Video Amplifier | 3-223 | | Transconductance | | | | NE5517/A | Dual Operational Transconductance Amplifier | 3-229 | | AN145 | NE5517/A Transconductance Amplifier | 3-243 | | Fibre Optics | | | | NE/SA/SE5212 | Transimpedance Amplifier | 3-247 | | Preamplifiers | | | | NE542 | Dual Low-Noise Preamplifier | 3-255 | | AN190 | Applications of Low-Noise Stero Amplifiers | 3-259 | | SECTION 4 — AUDIO | | | | Index | | 4-1 | | Stereo Decoders | | | | LM1870 | Stereo Demodulator with Blend | 4-3 | | μΑ758 | FM Stereo Multiplex Decoder; PLL | 4-9 | | AN191 | Stereo Decoder Applications using the $\mu$ A758 | 4-15 | | Dolby | | | | NE5240 | Dolby Digital Audio Decoder | 4-23 | | NE645/646 | Dolby B and C type Noise Reduction | 4-27 | | NE648/649 | Low Voltage Dolby B type Noise Reduction | | | NE650 | Dolby B-Type Noise Reduction | 4-39 | | SECTION 5 - DATA COM | MUNICATIONS | | | Index | | 5-1 | | Line Drivers/Receivers | | | | Symbols and Definition | ons for Line Drivers | 5-3 | | MC1488 | Quad Line Driver | 5-5 | | MC1489/A | Quad Line Receivers | 5-9 | | AN113 | Using MC1488/1489 Line Drivers and Receivers | 5-13 | | NE5170 | Octal Line Driver | 5-17 | | NE5180/81 | Octal Differential Line Receivers | 5-25 | | Modems | | | |-----------------------------|------------------------------------------------------------|-------| | NE5050 | Power Line Modem | 5-31 | | AN1951 | Power Line Modem Application Board Cookbook | 5-35 | | NE5080 | High-Speed FSK Modem Transmitter | 5-49 | | NE5081 | High-Speed FSK Modem Receiver | 5-53 | | AN195 | Applications using the NE5080/NE5081 | 5-57 | | AN1950 | Application of NE5080/NE5081 with | | | | Frequency Deviation Reduction | 5-65 | | SECTION 6 - DATA CONVE | RSION | | | Index | | 6-1 | | AN100 | An Overview of Data Converters | 6-3 | | Analog-to-Digital Converter | s | | | Analog-to-Digital Selecto | r Guide | 6-9 | | | for Analog-to-Digital Converters | 6-11 | | ADC0801/2/3/4/5 -1 | 8-Bit CMOS A/D Converter | 6-13 | | ADC0820 | 8-Bit CMOS A/D Converter with Track/Hold | 6-21 | | NE/SE5030 | 10-Bit High-Speed μP-Compatible A/D Converter | 6-35 | | NE5034 | 8-Bit High-Speed A/D Converter | 6-41 | | NE5036 | 6-Bit A/D Converter (Serial Output) | 6-49 | | NE5037 | 6-Bit A/D Converter (Parallel Outputs) | 6-57 | | Digital-to-Analog Converter | rs | | | Digital-to-Analog Selecto | or Guide | 6-67 | | Symbols and Definitions | for Digital-to-Analog Converters | 6-69 | | AN101 | Applying the DAC08 | 6-71 | | AN105 | Digital Attenuator | 6-79 | | AM6012 | 12-Bit Multiplying D/A Converter | 6-81 | | DAC08 Series | 8-Bit High-Speed Multiplying D/A Converter | 6-93 | | AN106 | Using the DAC08 without Negative Supply | 6-105 | | MC1508-8/1408-8 | | | | 1408-7 | 8-Bit Multiplying D/A Converter | 6-107 | | MC3410/3510/3410C | 10-Bit High-Speed Multiplying D/A Converter | 6-113 | | NE/SE5018 | 8-Bit µP-Compatible D/A Converter | 6-121 | | NE/SE5019 | 8-Bit µP-Compatible D/A Converter | 6-127 | | NE5020 | 10-Bit µP-Compatible D/A Converter | 6-133 | | NE/SE5118 | 8-Bit μP-Compatible D/A Converter with Current Output | 6-141 | | NE/SE5119 | 8-Bit $\mu$ P-Compatible D/A Converter with Current Output | 6-147 | | AN 109 | μP-Compatible DACs | 6-153 | | NE5150/51/52 | RGB Video D/A Converter | 6-161 | | AN1081 | NE5150/51/52 Family of Video D/A Converters | 6-169 | | NE/SE5410 | 10-Bit High-Speed Multiplying D/A Converter | 6-189 | | Comparators | | | |-------------------------|---------------------------------------------------------|-------| | Comparator Selector Gu | ide | 6-199 | | Symbols and Definitions | s for Comparators | 6-201 | | LM111/211/311 | Voltage Comparator | 6-203 | | LM119/219/319 | Dual Voltage Comparator | 6-207 | | LM139/A/239/A/ | | | | 339/A/LM2901/ | | | | MC3302 | Quad Voltage Comparator | 6-213 | | LM193/A/293/A/ | • | | | 393/A/2903 | Low Power Dual Voltage Comparator | 6-221 | | NE/SA/SE5105/A | Precision High-Speed Comparator with Latch | | | NE/SE521 | High-Speed Dual-Differential Comparator/Sense Amplifier | | | NE/SE522 | High-Speed Dual-Differential Comparator/Sense Amplifier | | | NE/SE527 | Voltage Comparator | | | NE/SE529 | Voltage Comparator | | | AN116 | Applications for the NE521/522/527/529 | | | 7.000 | 74phiodelono for the 14Eo21/022/027/020 | 0-233 | | Sample and Hold | | | | Symbols and Definitions | for Sample-and-Hold Circuits | 6-269 | | LF 198/298/398 | Sample-and-Hold Amplifiers | 6-271 | | NE/SE5060 | Precision High-Speed Sample-and-Hold Amplifier | 6-277 | | NE/SE5537 | Low-Leakage Sample-and-Hold Amplifiers | 6-283 | | | • | | | Position Measurement | | | | NE5520 | LVDT Signal Conditioner | 6-291 | | AN118 | Using the LVDT Signal Conditioner | 6-297 | | NE/SA/SE5521 | LVDT Signal Conditioner | 6-313 | | AN1181 | NE/SE5521 Simplifies Modulated Light Source Design | 6-319 | | AN1182 | Using the NE/SA/SE5521 Signal Conditioner | | | | in Multi-Faceted Applications | 6-323 | | SECTION 7 — INTERFACE | | | | OLOTION 7 - INTENT AGE | | | | Index | | 7-1 | | Symbols and Definitions | for Peripheral and Display Drivers | 7-3 | | Peripheral Drivers | | | | NE5090 | Addroscable Relay Driver | 7.5 | | NE590/NE591 | Addressable Relay Driver | 7-5 | | ULN2003/04 | Addressable Peripheral Drivers | 7-11 | | O LIN2003/04 | High Voltage/High Current Darlington Transistor Arrays | 7-19 | | Display Drivers | | | | NE587 | LED Decoder/Driver | 7-25 | | NE589 | LED Decoder/Driver | 7-35 | | AN112 | LED Decoder Drivers: using the NE587/NE589 | 7-45 | | NE/SA594 | Vacuum Fluorescent Display Driver | 7-51 | #### CONTENTS #### **SECTION 8 – POWER CONVERSION AND CONTROL** | Index | | 8-1 | |-------------------------|---------------------------------------------------------------------|-------| | Motor Control and Sense | or Circuits | | | Symbols and Definition | ons for Voltage Regulators | 8-3 | | NE5044 | Programmable Seven-Channel RC Encoder | 8-5 | | AN131 | Applications using the NE5044 Encoder | 8-13 | | AN1311 | Low Cost A/D Conversion using the NE5044 | 8-15 | | NE5045 | Seven-Channel RC Decoder | 8-17 | | AN132 | Applications using the NE5045 Decoder | 8-23 | | AN1341 | Control System for Home Computer and Robotics | 8-25 | | NE544 | Servo Amplifier | 8-37 | | AN133 | Applications using the NE544 Servo Amplifier | 8-43 | | NE/SA/SE5570 | Brushless DC Motor Controller | 8-49 | | Switched-Mode Power S | upply Circuits | | | AN120 | An Overview of Switched-Mode Supplies | 8-53 | | NE/SE5560 | Switched-Mode Power Supply Controller | 8-59 | | AN121 | Forward Converter Application using NE5560 | 8-75 | | AN122 | NE5560 Push-Pull Regulator Application | 8-77 | | NE/SE5561 | Switched-Mode Power Supply Controller | 8-81 | | AN123 | NE5561 Applications | 8-87 | | AN124 | External Synchronization for NE5561 | 8-93 | | NE/SE5562 | SMPS Controller, Single Output | 8-95 | | NE5568 | Switched-Mode Power Supply Controller | | | SG1524C/2524C | | | | 3524C | SMPS Controller | 8-129 | | SG3524 | SMPS Controller | 8-137 | | AN126 | Applications using the SG3524 | 8-143 | | SG3526 | SMPS Controller | | | μA723/C/SA723C | Precision Voltage Regulator | 8-157 | | ECTION 9 - RF COMMU | JNICATIONS | | | Index | | 9-1 | | Mixers/Modulators/Dem | nodulators | | | MC1496/1596 | Balanced Modulator/Demodulator | 9-3 | | AN189 | Balanced Modulator/Demodulator Applications using the MC1496/MC1596 | 9-7 | | NE/SA602 | Double-balanced Mixer and Oscillator | 9-13 | | AN 198 | Designing with the NE/SA602 | 9-19 | | AN 1981 | New Low Power Single Sideband Circuits | 9-23 | | AN 1981<br>AN 1982 | Applying the Oscillator of the NE602 | 9-23 | | ANIBOZ | in Low Power Mixer Applications | 9-31 | | NE612 | Double-Balanced Mixer and Oscillator | 9-31 | | NEUIZ | DOUDIE-Daldriced Wrixer and Oscillator | 9-33 | | IF Systems | | | |----------------------|---------------------------------------------------|-------| | CA3089 | FM IF System | 9-41 | | MC3361 | Low Power FM IF System | 9-47 | | NE/SA604 | Low Power FM IF System | 9-51 | | AN 199 | Designing with the NE/SA604 | 9-63 | | AN 1991 | Audio Decibel Level Detector with Meter Driver | 9-73 | | NE/SA605 | Low Power FM IF System | 9-75 | | NE614 | Low Power FM IF System | 9-79 | | Phase-Locked Loops | | | | AN 177 | An Overview of the Phase-Locked Loop (PLL) | 9-89 | | AN178 | Modeling the PLL | 9-95 | | NE/SE564 | Phase-Locked Loop; 5 V supply; up to 50 MHz; | 0.111 | | A N 170 | TTL compatible in/out | | | AN179 | Circuit Description of the NE564 | | | AN180 | Frequency Synthesis with the NE564 | 9-129 | | AN1801 | 10,8 MHz FSK Decoder with the NE564 | 9-133 | | AN181 | A 6 MHz FSK Converter Design Example for NE564 | 9-137 | | AN 182 | Clock Regenerator with Crystal-Controlled | 0.406 | | NE (05505 | Phase-Locked VCO (NE564) | 9-139 | | NE/SE565 | Phase-Locked Loop; ± 6 to ± 12 V supply; 0,001 Hz | | | 4.1.4.00 | to 500 kHz; TTL/DTL compatible output | 9-149 | | AN 183 | Circuit Description of the NE565 PLL | 9-155 | | AN 184 | Typical Applications with NE565 | 9-159 | | NE/SE566 | Function Generator | 9-163 | | AN 185 | Circuit Description of the NE566 | 9-169 | | AN 186 | Waveform Generators with the NE566 | 9-171 | | NE/SE567 | Tone and Frequency Decoder Phase-Locked Loop | 9-175 | | AN 187 | Circuit Description of the NE567 Tone Decoder | 9-187 | | AN 188 | Selected Circuits using the NE567 | | | NE568 | Phase-Locked Loop; up to 150 MHz | 9-197 | | Compandors | | | | AN174 | Applications for Compandors: NE570/571/SA571 | 9-205 | | AN176 | Compandor Cookbook | 9-215 | | NE570/571/SA571 | Compandor | 9-223 | | NE/SA572 | Programmable Analog Compandor | 9-231 | | AN 175 | Automatic Level Control using the NE572 | 9-239 | | NE575 | Low Voltage Compandor | | | SECTION 10 - TELECOM | MUNICATIONS | | | Index | | 10-1 | | Telephony | | | | NE5900 | Call Progress Decoder | 10-3 | #### **CONTENTS** #### **SECTION 11 - TIMERS** | Index | | 11-1 | |------------------------|------------------------------------|-------| | ICM7555 | General Purpose CMOS Timer | 11-3 | | NE/SA/SE556/-1/ | | | | SE556-1C | Dual Timer | 11-13 | | NE/SA/SE558 | Quad Timer | 11-19 | | AN171 | NE558 Applications | 11-23 | | NE/SE555/SE555C | Timer | 11-29 | | AN170 | NE555 and NE556 Applications | 11-35 | | SECTION 12 - PACKAGE | | 12-1 | | | elines for Surface-Mounted Devices | 12-3 | | | | 12-15 | | | | 12-19 | | | | | | | s for Surface-Mounted Devices | | | Package Outlines for P | | | | • | s for Surface-Mounted Devices | | #### Section 1 Selection Guide #### **INDEX** #### SECTION 1 - SELECTION GUIDE | Cross Reference Guide | 1-3 | |-------------------------|------| | By company | 1-3 | | Index to applications | 1-7 | | By part number | | | SO package availability | 1-13 | | Ordering information | 1-15 | | | , | | | |--|---|--|--| | | | | | # Cross Reference Guide Pin-for-Pin Functionally-Compatible\* Cross Reference by Competitor #### **Linear Products** | Competito | Competitor<br>Part Number | Signetics<br>Part Number | Temperature<br>Range (°C) | Package | |-----------|---------------------------|--------------------------|---------------------------|-----------| | AMD | AM6012DC | AM6012F | 0 to +70 | Ceramic | | | DAC-08AQ | DAC-08AF | -55 to +125 | Ceramic | | | DAC-08CN | DAC-08CN | 0 to +70 | Plastic | | | DAC-08CQ | DAC-08CF | 0 to +70 | Ceramic | | | DAC-08EN | DAC-08EN | 0 to +70 | Plastic | | | DAC-08EQ | DAC-08EF | 0 to +70 | Ceramic | | | DAC-08HN | DAC-08HN | 0 to +70 | Plastic | | | DAC-08HQ | DAC-08HF | 0 to +70 | Ceramic | | | DAC-08Q | DAC-08F | -55 to +125 | Ceramic | | | LF198H | LF198H | -55 to +125 | Metal Can | | | LF198H | SE5537H | -55 to +125 | Metal Can | | | LF398H | LF398H | 0 to +70 | Metal Can | | | LF398H | NE5537H | 0 to +70 | Metal Can | | | LF398L | LF398D | 0 to +70 | SO | | | LF398L | NE5537D | 0 to +70 | SO | | | LF398N | LF398N | 0 to +70 | Plastic | | | LF398N | NE5537N | 0 to +70 | Plastic | | Datel | AM-453-2 | NE5534/AF | 0 to +70 | Ceramic | | | AM-453-2C | NE5534/AF | 0 to +70 | Ceramic | | | AM-453-2M | SE5534/AF | -55 to +125 | Ceramic | | | DAC-UP10BC | NE5020N | 0 to +70 | Plastic | | | DAC-UP8BC | NE5018N | 0 to +70 | Plastic | | | DAC-UP8BM | SE5019F | -55 to +125 | Ceramic | | | DAC-UP8BQ | SE5018F | -55 to 125 | Ceramic | | Exar | XR-5532/A N | NE5532/AF | 0 to +70 | Ceramic | | | XR-5532/A P | NE5532/AN | 0 to +70 | Plastic | | | XR-L567CN | NE567F | 0 to +70 | Ceramic | | | XR-L567CP | NE567N | 0 to +70 | Plastic | | | XR-5534/A CN | | 0 to +70 | Ceramic | | | XR-5534/A CF | NE5534/AN | 0 to +70 | Plastic | | | XR-5534/A M | SE5534/AF | -55 to +125 | Ceramic | | | XR-558CN | NE558F | 0 to +70 | Ceramic | | | XR-558CP | NE558N | 0 to +70 | Plastic | | | XR-558M | SE558F | -55 to +125 | Ceramic | | | XR-1524N | SG3524F | 0 to +70 | Ceramic | | | XR-1524P | SG3524N | 0 to +70 | Plastic | | | XR-2524P | SG3524N | 0 to +70 | Plastic | | | XR-3524N | SG3524F | 0 to +70 | Ceramic | | | XR-3524P | SG3524N | 0 to +70 | Plastic | | Fairchild | μA080/DA | DAC-08F | 0 to +70 | Ceramic | | | μA0801CDC | MC1408F | 0 to +70 | Ceramic | | | μA0801CPC | MC1408N | 0 to +70 | Plastic | | | μA0801EDC | DAC-08EF | 0 to +70 | Ceramic | | | μA0801EPC | DAC-08AF | 0 to +70 | Ceramic | | | μA1458TC | MC1458N | 0 to +70 | Plastic | | | μA1488DC | MC1488F | 0 to +70 | Ceramic | | | μA1488PC | MC1488N | 0 to +70 | Plastic | | | μA1489/A PC | | 0 to +70 | Ceramic | | | μA1489/A PC | MC1489/AN | 0 to +70 | Plastic | | | μ <b>Α198</b> ΗΜ | NE5537H | 0 to +70 | Metal Can | | | μA198RM | NE5537N | 0 to +70 | Plastic | | | Competitor | Signetics | Temperature | | |------------|----------------------|----------------------|----------------------|-------------------------------| | Competitor | Part Number | Part Number | Range (°C) | Package | | | | | | | | | μA2901DC | LM2901F | -40 to +85 | Ceramic | | | μA2901PC | LM2901N | -40 to +85 | Plastic | | | μΑ311RC<br>μΑ324DC | LM311F<br>LM324F | 0 to +70 | Ceramic | | | μΑ324DC<br>μΑ324PC | LM324F<br>LM324N | 0 to +70<br>0 to +70 | Ceramic<br>Plastic | | | μΑ324FC<br>μΑ3302DC | MC3302F | -40 to +85 | Ceramic | | | μA3302DC<br>μA3302PC | MC3302F<br>MC3302N | -40 to +85 | Plastic | | | μA339/ADC | LM339/AF | 0 to +70 | Ceramic | | | μA339/APC | LM339/AN | 0 to +70 | Plastic | | | μA3403DC | MC3403F | 0 to +70 | Ceramic | | | μA3403PC | MC3403N | 0 to +70 | Plastic | | | μΑ398НС | SE5537H | -55 to +125 | Metal Can | | | μA398RC | SE5537N | -55 to +125 | Plastic | | | μA555TC | NE555N | 0 to +70 | Plastic | | | μA556PC | NE556-1N, | 0 to +70 | Plastic | | | | NE556N | | | | | μΑ723DC | μΑ723CF | 0 to +70 | Ceramic | | | μA723DM | μA723F | -55 to +125 | Ceramic | | | μΑ723HC | μΑ723CH | 0 to +70 | Metal Can | | | μA723PC | μΑ723CN | 0 to +70 | Plastic | | | μA733DC | μA733F | 0 to +70 | Ceramic | | | μA733DM | μA733F | -55 to +125 | Ceramic | | | μA733PC | μA733N | 0 to +70 | Plastic | | | μA741NM | μA741N | √55 to +125 | Plastic | | | μA741RC | μA741CF | 0 to +70 | Ceramic | | | μA741TC | μA741CN | 0 to +70 | Plastic | | | μA747DC | μA747CF | 0 to +70 | Ceramic | | | μΑ747PC | μΑ747CN | 0 to +70 | Plastic | | | μA9667DC | ULN2003F | 0 to +70 | Ceramic | | | μA9667PC | ULN2003N | 0 to +70 | Plastic | | | μA9668DC<br>μA9668PC | ULN2004F<br>ULN2004N | 0 to +70<br>0 to +70 | Ceramic<br>Plastic | | | μΑθυσοΓΟ | ULIN2004IN | 0 10 +70 | riasiic | | Harris | HA-2539 | NE5539 | 0 to +70 | Plastic | | | HA-2420-2/8B | SE5060F | -55 to +125 | Ceramic | | | HA-2425N | NE5060N | 0 to +70 | Plastic | | | HA-2425B | NE5060F | 0 to +70 | Ceramic | | | HA1-5102-2 | SE5532/AF | -55 to +125 | Ceramic | | | HA1-5135-2 | SE5534/AF | -55 to +125 | Ceramic | | | HA1-5135-5 | NE5534/AF | 0 to +70 | Ceramic | | | HA3-5102-5 | NE5532/AN | 0 to +70 | Plastic | | | HA1-5202-5 | NE5532/AF | 0 to +70 | Ceramic | | | HA-5320B | NE5060F | 0 to +70 | Ceramic | | Intersil | ADC0803LCD | ADC0803-1 LCF | -40 to +85 | Ceramic | | | ADC0804 | ADC0804-1 CN | 0 to +70 | Plastic | | | ADC0805 | ADC0805-1 LCN | -40 to +85 | Plastic | | Motorola | | DAG 000N | 0 to +70 | Plastic | | | DAC-08CD | DAG-USGN | | | | motor ora | DAC-08CD<br>DAC-08CQ | DAC-08CN<br>DAC-08CF | | Ceramic | | motor ora | DAC-08CQ | DAC-08CF | 0 to +70 | Ceramic<br>Plastic | | motorola | | | | Ceramic<br>Plastic<br>Ceramic | | motor ora | DAC-08CQ<br>DAC-08ED | DAC-08CF<br>DAC-08EN | 0 to +70<br>0 to +70 | Plastic | #### Cross Reference Guide | C<br>Competitor P | | Signetics<br>Part Number | Temperature<br>Range (°C) | Package | |-------------------|-----------------------|--------------------------|---------------------------|--------------------| | L | M2901N | LM2901N | -40 to +85 | Plastic | | L | M311J-8 | LM311F | 0 to +70 | Ceramic | | | M311N | LM311N | 0 to +70 | Plastic | | | M324J | LM324F | 0 to +70 | Ceramic | | | M324N | LM324N | 0 to +70 | Plastic | | | M339/A J | LM339/AF | 0 to +70 | Ceramic | | | M339/A N | LM339/AN | 0 to +70 | Plastic | | _ | M358N | LM358N | 0 to +70 | Plastic | | | M393A/J | LM393/AF | 0 to +70 | Ceramic | | _ | M393A/N | LM393/AN | 0 to +70 | Plastic | | | 1C1408L | MC1408F | 0 to +70 | Ceramic | | | 1C1408P | MC1408N | 0 to +70 | Plastic | | | 1C1488L | MC1488F | 0 to +70 | Ceramic | | | 1C1488P | MC1488N | 0 to +70 | Plastic | | | 1C1489/A L | MC1489/AF | 0 to +70 | Ceramic | | | 1C1489/A P | MC1489/AN | 0 to +70 | Plastic | | | 1C1496L | MC1496F | 0 to +70 | Ceramic | | | 1C1496P<br>1C3302L | MC1496N<br>MC3302F | 0 to +70<br>-40 to +85 | Plastic<br>Ceramic | | | | | | | | | 1C3302P<br>1C3361D | MC3302N<br>MC3361D | -40 to +85<br>0 to +70 | Plastic<br>SO | | | 1C3361D<br>1C3361P | MC3361D<br>MC3361N | 0 to +70 | Plastic | | | 1C3403L | MC3403F | 0 to +70 | Ceramic | | | 1C3403E<br>1C3403P | MC3403P | 0 to +70 | Plastic | | | 1C3410CL | MC3410CF | 0 to +70 | Ceramic | | | 103410L | MC3410F | 0 to +70 | Ceramic | | | 1004102 | NE5410F | 0 to +70 | Ceramic | | N | 1C3510L | SE5410F | 0 to +70 | Ceramic | | | E592F | NE592F-8 | 0 to +70 | Ceramic | | | E592F | NE592F-14 | 0 to +70 | Ceramic | | | E592N | NE592N | 0 to +70 | Plastic | | | IE565N | NE565N | 0 to +70 | Plastic | | s | E592F | SE592F-8 | -55 to +125 | Ceramic | | s | E592F | SE592F-14 | -55 to +125 | Ceramic | | s | E592H | SE592H | -55 to +125 | Metal Can | | | DC0803F | ADC0803-1 LCF | | Ceramic | | l . | | ADC0803-1 LCN | | Plastic | | | | ADC0805-1 LCN | | Plastic | | | | ADC0820BNEN | 0 to +70 | Plastic | | | | ADC0820CNEN | 0 to +70 | Plastic | | | | ADC0820BSAN | -40 to +85 | Plastic | | | | ADC0820CSAN | -40 to +85 | Plastic | | | DC0820BD | ADC0820BSEF | -55 to +125 | Ceramic | | | DC0820CD | ADC0820CSEF | -55 to +125 | Ceramic | | | AC0800LCJ | DAC-08EF | 0 to +70<br>-55 to +125 | Ceramic | | | AC0800LJ<br>AC0800LCN | DAC-08F<br>DAC-08EN | 0 to +70 | Ceramic<br>Plastic | | | AC0801LCJ | DAC-08CF | 0 to +70 | Ceramic | | | AC0801LCJ | DAC-08CN | 0 to +70 | Plastic | | | AC0801LCN | DAC-08AF | -55 to +125 | Ceramic | | | AC0802LCJ | DAC-08HF | 0 to +70 | Ceramic | | | AC0802LCN | DAC-08HN | 0 to +70 | Plastic | | | AC0806LCJ | MC1408-6F | 0 to +70 | Ceramic | | | AC0806LCN | MC1408-6N | 0 to +70 | Plastic | | | AC0807LCJ | MC1408-7F | 0 to +70 | Ceramic | | | | | | | | | AC0807LCN | MC1408-7N | 0 to +70 | Plastic | | | Competitor | Signetics | Temperature | | |------------|--------------------|--------------------|----------------------------|--------------------| | Competitor | Part Number | Part Number | Range (°C) | Package | | | DAC0808LCN | MC1408N | 0 to + 70 | Plastic | | | DAC0808LD | MC1408F | 0 to + 70 | Ceramic | | | LF198H | SE5537H | -55 to +125 | Metal Can | | | LF398H | NE5537H | 0 to +70 | Metal Can | | | LF398N | NE5537N | 0 to + 70 | Plastic | | | LM13600AN | NE5517N | 0 to +70 | Plastic | | | LM13600N | NE5517N | 0 to +70 | Plastic | | | LM1458N | MC1458N | 0 to +70 | Plastic | | | LM161H | SE529H | -55 to +125 | Metal Can | | | LM161J | SE529F | -55 to +125 | Ceramic | | | LM2524J<br>LM2524N | SG3524F<br>SG3524N | 0 to +70<br>0 to +70 | Ceramic<br>Plastic | | | LM2924N<br>LM2901N | LM2901N | -40 to +85 | Plastic | | | LM2903N | LM2903N | -40 to +85 | Plastic | | | LM3089 | CA3089N | -55 to +125 | Plastic | | | LM319J | LM319F | 0 to +70 | Ceramic | | | LM319N | LM319N | 0 to +70 | Plastic | | | LM324J | LM324F | 0 to +70 | Ceramic | | | LM324N | LM324N | 0 to +70 | Plastic | | | LM324AD | LM324AD | 0 to +70 | Plastic | | | LM324AN | LM324AN | 0 to +70 | Plastic | | | LM339/AJ | LM339/AF | 0 to +70 | Ceramic | | | LM339/AN | LM339/AN | 0 to +70 | Plastic | | | LM3524J | SG3524F | 0 to +70 | Ceramic | | | LM3524N | SG3524N | 0 to +70 | Plastic | | | LM358H | LM358H | 0 to +70 | Metal Can | | | LM358N | LM358N | 0 to + 70 | Plastic | | | LM361H | NE529H | 0 to +70 | Metal Can | | | LM361J | NE529D | 0 to +70 | so | | | LM361N | NE529N | 0 to +70 | Plastic | | | LM393/AN | LM393/AN | 0 to +70 | Plastic | | | LM555J | NE555F | 0 to +70 | Ceramic | | | LM555N<br>LM556J | NE555N<br>SE556-1F | 0 to +70 | Plastic<br>Ceramic | | | LM556N | SE556-1N | -55 to +125<br>-55 to +125 | Plastic | | | LM556CJ | NE556-1F | 0 to +70 | Ceramic | | | LM556CN | NE556-1N | 0 to +70 | Plastic | | | LM565CN | NE565N | 0 to +70 | Plastic | | | LM566N | SE566N | -55 to +125 | Plastic | | | LM566CN | NE566N | 0 to +70 | Plastic | | | LM567CN | NE567N | 0 to +70 | Plastic | | | LM733CN | μΑ733CN | 0 to +70 | Plastic | | | LM741CJ | μA741CF | 0 to +70 | Ceramic | | | LM741CN | μΑ741CN | 0 to +70 | Plastic | | | LM741J | μA741F | -55 to +125 | Ceramic | | | LM741N | μΑ741N | -55 to +125 | Plastic | | | LM747CJ | μA747CF | 0 to + 70 | Ceramic | | | LM747CN | μΑ747CN | 0 to +70 | Plastic | | | LM747J | μ747F | -55 to +125 | Ceramic | | | LM747N | μA747N | -55 to +125 | Plastic | | | UC3842D | UC3842D | 0 to +70 | Plastic | | | UC3842J | UC3842FE | 0 to +70 | Ceramic | | | UC3842N | UC3842N | 0 to +70 | Plastic | | | UC2842D | UC2842D | 0 to +70 | Plastic | | | UC2842J | UC2842FE | 0 to +70 | Ceramic | | | UC2842N<br>UC1842J | UC2842N | 0 to +70<br>-55 to +125 | Plastic<br>Ceramic | | | UC1842J<br>UC1842N | UC1842FE | | Plastic | | | UU 1642N | UC1842N | -55 to +125 | riasuc | #### Cross Reference Guide | Competitor | Competitor<br>Part Number | Signetics<br>Part Number | Temperature<br>Range (°C) | Package | |------------|---------------------------|--------------------------|---------------------------|---------| | NEC | μPC1571C | NE571N | 0 to +70 | Plastic | | PMI | CMP-05GP | NE5105N | 0 to +70 | Plastic | | | CMP-05CZ | SE5105F | -55 to +125 | Ceramic | | | CMP-05BZ | SE5105F | -55 to +125 | Ceramic | | | CMP-05GZ | SA5105N | -40 to +85 | Plastic | | | CMP-05FZ | SA5105N | -40 to +85 | Plastic | | | DAC1408A-6P | MC1408-6N | 0 to +70 | Plastic | | | DAC1408A-6Q | MC1408-6F | 0 to +70 | Ceramic | | | DAC1408A-7N | MC1408-7N | 0 to +70 | Plastic | | | DAC1408A-7Q | MC1408-7F | 0 to +70 | Ceramic | | | DAC1408A-8N | MC1408-8N | 0 to +70 | Plastic | | | DAC1408A-8Q | MC1408-8F | 0 to +70 | Ceramic | | | DAC1508A-8Q | MC1408-8F | -55 to +125 | Ceramic | | | DAC312FR | AM6012F | 0 to +70 | Ceramic | | | OP27BZ | SE5534AFE | -55 to +125 | Ceramic | | | OP27CZ | SE5534FE | -55 to +125 | Ceramic | | | PM747Y | μA747N | -55 to +125 | Plastic | | | SMP-10AY | SE5060F | -55 to +125 | Ceramic | | | SMP-10EY | NE5060N | 0 to +70 | Plastic | | | SMP-11AY | SE5060F | -55 to +125 | Ceramic | | | SMP-11EY | NE5060N | 0 to +70 | Plastic | | Raytheon | RC4805DE | NE5105N | 0 to +70 | Plastic | | | RC4805EDE | NE5105AN | 0 to +70 | Plastic | | | RM4805DE | SE5105F | -55 to +125 | Ceramic | | | RM4805ADE | SE5105AF | -55 to +125 | Ceramic | | | RC5532/A DE | NE5532/AF | 0 to +70 | Ceramic | | | RC5532/A NB | NE5532/AN | 0 to +70 | Plastic | | | RC5534/A DE | NE5534/AF | 0 to +70 | Ceramic | | | RC5534/A NB | NE5534/AN | 0 to +70 | Plastic | | | RM5532/A DE | SE5532/AF | -55 to +125 | Ceramic | | | RM5534/A DE | SE5534/AF | -55 to +125 | Ceramic | | Silicon | SG3524J | SG3524F | 0 to +70 | Ceramic | | General | SG3526N | SG3526N | 0 to +70 | Plastic | | Sprague | UDN6118A | SA594N | -40 to +85 | Plastic | | | UDN6118R | SA594F | -40 to +85 | Ceramic | | | ULN8142M | UC3842N | 0 to +70 | Plastic | | | ULN8160A | NE5560N | 0 to +70 | Plastic | | | ULN8160R | NE5560F | 0 to +70 | Ceramic | | | ULN8161M | NE5561N | 0 to +70 | Plastic | | | ULN8168M | NE5568N | 0 to +70 | Plastic | | | ULN8564A | NE564N | 0 to +70 | Plastic | | | ULN8564R | NE564F | 0 to +70 | Ceramic | | | ULS8564R | SE564F | -55 to +125 | Ceramic | | TI | ADC0803N | ADC0803-1 LCN | -40 to +85 | Plastic | | | ADC0804CN | ADC0804-1 CN | 0 to +70 | Plastic | | | ADC0805N | ADC0805-1 LCN | -40 to +85 | Plastic | | | LM111J | LM111F | -55 to +125 | Ceramic | | | LM311D | LM311D | 0 to +70 | Plastic | | | Competitor | Signetics | Temperature | | |------------|-------------|-------------|-------------|----------| | Competitor | Part Number | Part Number | Range (°C) | Package | | | LM311J | LM311F | 0 to +70 | Ceramic | | | LM311JG | LM311FE | 0 to +70 | Ceramic | | | LM324D | LM324N | 0 to +70 | Plastic | | | LM324J | LM324F | 0 to +70 | Ceramic | | | LM339/AJ | LM339/AF | 0 to +70 | Ceramic | | | LM339/AN | LM339/AN | 0 to +70 | Plastic | | | LM358P | LM358N | 0 to +70 | Plastic | | | LM393/A P | LM393/AN | 0 to +70 | Plastic | | | MC1458P | MC1458N | 0 to +70 | Plastic | | | NE5532/A JG | NE5532/AF | 0 to +70 | Ceramic | | | NE5532/A P | NE5532/AN | 0 to +70 | Plastic | | | NE5534/A JG | NE5534/AF | 0 to +70 | Ceramic | | | NE5534/A P | NE5534/AN | 0 to +70 | Plastic | | | NE555JG | NE555N | 0 to +70 | Plastic | | | NE555P | NE555N | 0 to +70 | Plastic | | | NE556D | NE556N | 0 to +70 | Plastic | | | NE556J | NE556-1F | 0 to +70 | Ceramic | | | NE556N | NE556-1N | 0 to +70 | Plastic | | | NE592 | NE592N14 | 0 to +70 | Plastic | | | NE592A | NE592F14 | 0 to +70 | Ceramic | | | NE592J | NE592F | 0 to +70 | Ceramic | | | NE592N | NE592N-14 | 0 to +70 | Plastic | | | SA556D | SA556N | -40 to +85 | Plastic | | | SE5534/A JG | SE5534/AF | -55 to +125 | Ceramic | | | SE555JG | SE555N | -55 to +125 | Plastic | | | SE556J | SE556-1F | -55 to +125 | Ceramic | | | SE556N | SE556-1N | -55 to +125 | Plastic | | | SE592 | SE592N14 | -55 to +125 | Plastic | | | SE592J | SE592F-14 | -55 to +125 | Ceramic | | | SE592N | SE592N-14 | -55 to +125 | Plastic | | | SN55107AJ | NE521F | 0 to +70 | Plastic | | | SN55108AJ | SE522F | -55 to +125 | Ceramic | | | SN75107AJ | NE521F | 0 to +70 | Plastic | | | SN75107AN | NE521N | 0 to +70 | Plastic | | | SN75108AJ | NE522F | 0 to +70 | Ceramic | | | SN75108AN | NE522N | 0 to +70 | Plastic | | | SN75188J | MC1488F | 0 to +70 | Ceramic | | | SN75188N | MC1488N | 0 to +70 | Plastic | | | SN75189AJ | MC1489AF | 0 to +70 | Ceramic | | | SN75189AN | MC1489AN | 0 to +70 | Plastic | | | SN75189J | MC1489F | 0 to +70 | Ceramic | | | SN75189N | MC1489A | 0 to +70 | Plastic | | | TL592A | NE592F14 | 0 to +70 | Ceramic | | | TL592P | NE592NB | 0 to +70 | Plastic | | | μΑ723CJ | μA723CF | 0 to +70 | Ceramic | | | μΑ723CN | μΑ723CN | 0 to +70 | Plastic | | | μA723MJ | μA723F | -55 to +125 | Ceramic | | | μΑ723MU | μA723D | -55 to +125 | so | | Unitrode | UC3524J | SG3524F | 0 to +70 | Ceramic | | J 540 | UC3524N | SG3524N | 0 to +70 | Plastic | | L | | | - 10 1 70 | 1 100110 | <sup>\*</sup>THERE MAY BE PARAMETRIC DIFFERENCES BETWEEN SIGNETICS' PARTS AND THOSE OF THE COMPETITION. #### APPLICATIONS BY PART NUMBER | , Elo, (Tiol(o B ) ) | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | |----------------------|----------------------------------------|--------------------------------------------------------------------------------------------------| | DAC08 | AN 106 | Using the DAC08 without Negative Supply | | MC1488 | AN113 | Using the MC1488/1489 Line Drivers and Receivers | | MC1489/A | AN113 | Using the MC1488/1489 Line Drivers and Receivers | | MC1496/1596 | AN 189 | Balanced Modulator/Demodulator Applications using the | | | | MC1496/MC1596 | | MC3403 | AN160 | Applications for the MC3403 | | NE5044 | AN131 | Applications using the NE5044 Encoder | | | AN1311 | Low Cost A/D Conversion using the NE5044 | | | AN1341 | Control System for Home Computer and Robotics | | NE5045 | AN132 | Applications using the NE5045 Decoder | | NE5050 | AN1951 | NE5050 Power Line Modem Application Board Cookbook | | NE5080/5081 | AN 195 | Applications using the NE5080/NE5081 | | 11=0000,0001 | AN1950 | Application of NE5080/NE5081 with Frequency Deviation | | | 71111000 | Reduction | | NE 150/51/52 | AN1081 | NE5150/51/52 Family of Video D/A Converters | | NE521 | AN116 | Applications for the NE521/522/527/529 | | NE522 | AN116 | Applications for the NE521/522/527/529 | | NE5230 | AN1511 | Low-Voltage Gated Generator: NE5230 | | NE527 | AN116 | Applications for the NE521/522/527/529 | | NE529 | AN116 | Applications for the NE521/522/527/529 | | NE531 | AN1511 | Low-Voltage Gated Generator: NE5230 | | NE542 | AN190 | Applications of Low-Noise Stereo Amplifiers: NE542 | | NE544 | AN 133 | Applications of Low-Noise Stereo Amplifiers. NE542 Applications using the NE544 Servo Amplifier | | | | , , | | NE5512/5514 | AN144 | Applications for the NE5512 | | NECC17 | AN1441 | Applications for the NE5514 | | NE5517 | AN145 | NE5517/A Transconductance Amplifier Applications | | NE5520 | AN118 | Using the LVDT Signal Conditioner | | NE5521 | AN1181 | NE/SE5521 Simplifies Modulated Light Source Design | | | AN1182 | Using the NE/SA/SE5521 Signal Conditioner in Multi-Faceted | | NEEE00/00/04 | A NI 4 A O | Applications | | NE5532/33/34 | AN142 | Audio Circuits using the NE5532/33/34 | | NE/SE5539 | AN140 | Compensation Techniques for use with the NE/SE5539 | | NE555 | AN170 | NE555 and NE556 Applications | | NE556 | AN170 | NE555 and NE556 Applications | | NE/SE5560 | AN121 | Forward Converter Application using the NE5560 | | | AN122 | NE5560 Push-Pull Regulator Application | | NE/SE5561 | AN123 | NE5561 Applications | | | AN124 | External Synchronization for the NE5561 | | NE558 | AN171 | NE558 Applications | | NE564 | AN179 | Circuit Description of the NE564 | | | AN180 | Frequency Synthesis with the NE564 | | | AN1801 | 10,8 MHz FSK Decoder with the NE564 | | | AN 181 | A 6 MHz FSK Converter Design Example for the NE564 | | | AN182 | Clock Regenerator with Crystal-Controlled Phase-Locked VCO | | NE565 | AN183 | Circuit Description of the NE565 PLL | | | AN184 | Typical Applications with the NE565 | | NE566 | AN 185 | Circuit Description of the NE566 | | | AN186 | Waveform Generators with the NE566 | | | | | | NE567 | AN 187 | Circuit Description of the NE567 | |-----------------|---------|---------------------------------------------------------| | | AN 188 | Selected Circuits using the NE567 | | NE570/571/SA571 | AN 174 | Applications for Compandors: NE570/571/SA571 | | NE572 | AN 175 | Automatic Level Control using the NE572 | | NE587/589 | AN112 | LED Decoder Drivers: using the NE587 and NE589 | | NE592/5592 | AN 141 | Using the NE/SE592 Video Amplifier | | NE/SA602 | AN 198 | Designing with the NE/SA602 | | | AN 1981 | New Low Power Single Sideband Circuits | | | AN 1982 | Applying the Oscillator of the NE602 in Low Power Mixer | | | | Applications | | NE/SA604 | AN 199 | Designing with the NE/SA604 | | | AN 1991 | Audio Decibel Level Detector with Meter Driver | | SG3524 | AN126 | Applications using the SG3524 | | μΑ758 | AN 191 | Stereo Decoder Applications using the $\mu$ A758 | #### APPLICATION BY PRODUCT GROUPS #### **AMPLIFIERS** Index AN164 Explanation of Noise Operational AN142 Audio Circuits using the NE5532/33/34 AN144 Applications for the NE5512 AN 160 Applications for the MC3403 AN165 Integrated Operational Amplifier Theory AN166 Basic Feedback Theory AN1441 Applications for the NE5514 AN1511 Low Voltage Gated Generator: NE5230 High Frequency AN140 Compensation Techniques for use with the SE/NE5539 AN141 Using the NE/SE592 Video Amplifier Transconductance AN145 NE5517/A Transconductance Amplifier Applications **Preamplifiers** AN190 Applications of Low-Noise Stereo Amplifiers: NE542 **AUDIO** Stereo Decoders AN 191 Stereo Decoder Applications using the $\mu$ A758 #### **DATA COMMUNICATIONS** #### Line Drivers/Receivers AN113 Using the MC1488/1489 Line Drivers and Receivers Modems AN 195 Applications using the NE5080/NE5081 AN1950 Application of NE5080/NE5081 with Frequency Deviation reduction AN1951 NE5050 Power Line Modem Application Board Cookbook #### **DATA CONVERSION** Index AN100 An Overview of Data Converters **Digital-to-Analogue Converters** AN101 Applying the DAC08 AN 105 Digital Attenuator AN106 Using the DAC08 without Negative Supply AN 109 Microprocessor-Compatible DACs AN1081 NE5150/51/52: Family of Video D/A Converters #### Comparators AN116 Applications for the NE521/522/527/529 #### **Position Measurement** **AN118** Using the LVDT Signal Conditioner AN1181 NE/SE5521 Simplifies Modulated Light Source Design AN1182 Using the NE/SA/SE5521 Signal Conditioner in Multi-Faceted Applications #### **INTERFACE** #### **Display Drivers** AN112 LED Decoder Drivers; using the NE587 and NE589 #### **POWER CONVERSION AND CONTROL** #### **Motor Control and Sensor Circuits** | AN 131 | Applications using the NE5044 Encoder | |---------|-----------------------------------------------| | AN 1311 | Low Cost A/D Conversion using the NE5044 | | AN 132 | Applications using the NE5045 Decoder | | AN 133 | Applications using the NE544 Servo Amplifier | | AN 1341 | Control System for Home Computer and Robotics | #### **Switched-Mode Power Supply Circuits** | AN120 | An Overview of Switched-Mode Supplies | |-------|------------------------------------------------| | AN121 | Forward Converter Application using the NE5560 | | AN122 | NE5560 Push-Pull Regulator Application | | AN123 | NE5561 Applications | | AN124 | External Synchronization for the NE5561 | | AN126 | Applications using the SG3524 | #### **RF COMMUNICATIONS** #### Mixers/Modulators/Demodulators | AN 189 | Balanced Modulator/Demodulator applications using the MC1496/MC1596 | |---------|----------------------------------------------------------------------| | AN 198 | Designing with the NE/SA602 | | AN1981 | New Low Power Single Sideband Circuits (NE602) | | AN 1982 | Applying the Oscillator of the NE602 in Low Power Mixer Applications | | | ••• | #### **IF Systems** | AN 199 | Designing with the NE/SA604 | |--------|-----------------------------| | | | AN 1991 Audio Decibel Level Detector with Meter Driver #### Phase-Locked Loops | AN 177 | An Overview of the Phase-Locked Loop (PLL) | |--------|------------------------------------------------------------| | AN178 | Modelling the PLL | | AN 179 | Circuit Description of the NE564 | | AN180 | Frequency Synthesis with the NE564 | | AN1801 | 10,8 MHz FSK Decoder with the NE564 | | AN 181 | A 6 MHz FSK Converter Design Example for the NE564 | | AN 182 | Clock Regenerator with Crystal-Controlled Phase-Locked VCO | | AN183 | Circuit Description of the NE565 PLL | | AN 184 | Typical Applications with NE565 | | AN185 | Circuit Description of the NE566 | | AN 186 | Waveform Generators with the NE566 | | AN187 | Circuit Description of the NE567 | | AN 188 | Selected Circuits using the NE567 | | | | #### Compandors | AN174 | Applications for Compandors: NE570/571/SA571 | |--------|----------------------------------------------| | AN 175 | Automatic Level Control using the NE572 | | AN176 | Compandor Cookbook | #### **TIMERS** | AN170 | NE555 and NE556 Applications | |-------|------------------------------| | AN171 | NE558 Applications | # SO Availability List #### **Linear Products** | | PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION | | PART<br>NUMBE | |---|----------------|-----------------|-------------------------------|---|---------------| | | ADC0820D | SOL-20 | 8-Bit CMOS A/D | ſ | NE532D | | | *DAC08ED | SO-16 | 8-Bit D/A Converter | | *NE544D | | | *LF398D | SO-14 | Sample-and-Hold Amp | l | *NE5512D | | | LM1870D | SOL-20 | Stereo Demodulator | 1 | *NE5514D | | | LM2901D | SO-14 | Quad Volt Comparator | I | NE5517D | | | LM2903D | SO-8 | Dual Volt Comparator | | NE5520D | | | LM311D | SO-8 | Voltage Comparator | 1 | *NE5532D | | | LM319D | SO-14 | High-Speed Dual<br>Comparator | | *NE5533D | | | LM324AD | SO-14 | Quad Op Amp | 1 | NE5534AE | | | LM324D | SO-14 | Quad Op Amp | 1 | NE5534AL | | | LM339D | SO-14 | Quad Volt Comparator | | NE5537D | | | LM358AD | SO-8 | Dual Op Amp | | NE5539D | | | LM358D | SO-8 | Dual Op Amp | | NESSSE | | Ì | LM393D | SO-8 | Dual Comparator | | NE555D | | | *MC1408-8D | SO-16 | 8-Bit D/A Converter | | NE556D | | | MC1458D | SO-16 | Dual Op Amp | | NE5560D | | | MC1488D | SO-14 | Quad Line Driver | | NE5561D | | | MC1489D | SO-14<br>SO-14 | Quad Line Driver | | NE5562D | | | MC1489AD | SO-14<br>SO-14 | Quad Line Receiver | Ì | NE5568D | | | MC3302D | SO-14<br>SO-14 | Quad Volt Comparator | | NE558D | | | MC3361D | SOL-16 | Low Power FM IF | | NE5592D | | | MC3403D | SOL-16<br>SO-14 | Quad Low Power Op | | NE564D | | | WC3403D | 30-14 | Amp | | *NE565D | | | NE4558D | SO-8 | Dual Op Amp | | NE566D | | | *NE5018D | SOL-24 | 8-Bit D/A Converter | | NE567D | | | *NE5019D | SOL-24 | 8-Bit D/A Converter | | NE568D | | | *NE5036D | SO-14 | 6-Bit A/D Converter | | NE571D | | | NE5037D | SO-16 | 6-Bit A/D Converter | | NE571D | | | NE5044D | SO-16 | Prog 7-Channel | | *NE587D | | | | | Encoder | | | | | NE5045D | SO-16 | 7-Channel Decoder | | *NE589D | | | NE5090D | SOL-16 | Address Relay Driver | | | | | NE5105/AD | SO-8 | High-Speed | | NE5900D | | | | | Comparator | | NE592D14 | | | NE5170A | PLCC-28 | Octal Line Driver | | NE592D8 | | | NE5180A | PLCC-28 | Octal Line Receiver | | NE592HD | | | NE5204D | SO-8 | High-Frequency Amp | | NE592HD | | | NE5205D | SO-8 | High-Frequency Amp | | *NE594D | | | NE521D | SO-14 | High-Speed Dual | | NE602D | | | | | Comparator | | | | | NE5212D8 | SO-8 | Transimedance | | NE604D | | | | | Amplifier | | | | | NE522D | SO-14 | High-Speed Dual | | NE605 | | | NESSON | | Comparator | | NE612D | | | NE5230D | SO-8 | Low Voltage Op Amp | | | | | NE527D | SO-14 | High-Speed | | NE614D | | | NEEDOD | | Comparator | | | | | NE529D | SO-14 | High-Speed | | | | | | | Comparator | | | | PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION | |------------------|------------------|----------------------------------| | NE532D | SO-8 | Dual Op Amp | | *NE544D | SOL-16 | Servo Amp | | *NE5512D | SO-8 | Dual Hi-Perf Op Amp | | *NE5514D | SOL-16 | Quad Hi-Perf Op Amp | | NE5517D | SO-16 | Dual Hi-Perf Amp | | NE5520D | SOL-16 | LVDT Signal Cond Ckt | | *NE5532D | SOL-16 | Dual Low-Noise Op<br>Amp | | *NE5533D | SOL-16 | Low-Noise Op Amp | | NE5534AD | SO-8 | Low-Noise Op Amp | | NE5534D | SO-8 | Low-Noise Op Amp | | NE5537D | SO-14 | Sample-and-Hold Amp | | NE5539D | SO-14 | Hi-Freq Amp<br>Wideband | | NE555D | SO-8 | Single Timer | | NE556D | SO-14 | Dual Timer | | NE5560D | SO-16 | SMPS Control Ckt | | NE5561D | SO-8 | SMPS Control Ckt | | NE5562D | SOL-20 | SMPS Control Ckt | | NE5568D | SO-8 | SMPS Control Ckt | | NE558D | SOL-16 | Quad Timer | | NE5592D | SO-14 | Dual Video Amp | | NE564D | SO-16 | Hi-Frequency PLL | | *NE565D | SO-14 | Phase Locked Loop | | NE566D | SO-8 | Function Generator | | NE567D | SO-8 | Tone Decoder PLL | | NE568D | SOL-20 | PLL | | NE571D<br>NE572D | SOL-16<br>SOL-16 | Compandor | | *NE587D | SOL-16<br>SOL-20 | Prog Compandor 7 Seq LED Driver | | "NES8/D | SOL-20 | | | *NE589D | SOL-20 | (Anode) 7 Seg LED Driver | | MESOSD | SOL-20 | (Cath) | | NE5900D | SOL-16 | Call Progress Decoder | | NE592D14 | SOL-16<br>SO-14 | Video Amp | | NE592D14 | SO-14<br>SO-8 | Video Amp | | NE592HD14 | SO-14 | Hi-Gain Video Amp | | NE592HD8 | SO-14<br>SO-8 | Hi-Gain Video Amp | | *NE594D | SOL-20 | Vac Fluor Disp Driver | | NE602D | SO-8 | Double Bal Mixer/ | | | | Oscillator | | NE604D | SO-16 | Low Power FM IF<br>System | | NE605 | SOL-20 | FM IF System | | NE612D | SO-8 | Double Balanced Mixer/Oscillator | | NE614D | SO-16 | Low Power FM IF<br>System | | | | | # SO Availability List | PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION | |----------------|----------------|-----------------------------| | SA5105/AD | SO-8 | High-Speed<br>Comparator | | SA5230D | SO-8 | Low Voltage Op Amp | | SA5212D8 | SO-8 | Transimpedance Amp | | SA532D | SO-8 | Dual Op Amp | | SA534D | SO-14 | Dual Op Amp | | SA555D | SO-8 | Single Timer | | SA571D | SOL-16 | Compandor | | SA572D | SOL-16 | Compandor | | *SA594D | SOL-20 | Vac Fluor Disp Driver | | SA602D | SO-8 | Double Bal Mixer/ | | | | Oscillator | | SA604D | SO-16 | Lower Power FM IF<br>System | | PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION | |-------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------| | ULN2003D<br>ULN2004D<br>μΑ723CD<br>μΑ741CD<br>μΑ747CD | SO-16<br>SO-16<br>SO-14<br>SO-8<br>SO-14 | Transistor Array Transistor Array Voltage Regulator Single Op Amp Dual Op Amp | #### NOTE: #### UNDER DEVELOPMENT | PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION | |----------------|----------------|----------------------| | 26LS31D | SO-16 | RS-422 Line Driver | | 26LS32D | SO-16 | RS-422 Line Receiver | | 26LS33D | SO-16 | RS-422 Line Receiver | | 26LS29D | SO-16 | RS-423 Line Driver | | 26LS30D | SO-16 | RS-423 Line Receiver | #### NOTE For information regarding additional SO products released since the publication of this document, contact your local Sales Office. <sup>\*</sup>Non-standard pinout. # Ordering Information for Prefixes ADC, AM, CA, DAC, ICM, LF, LM, MC, NE, OP, SA, SE, SG, $\mu$ A, UC, ULN #### **Linear Products** Table 1. Part Number Description Table 3. Signetics Prefix and Device Temperature | PREFIX | DEVICE TEMPERATURE<br>RANGE | | |--------|-----------------------------|--| | NE | 0 to +70°C | | | SE | -55°C to +125°C | | | SA | -40°C to +85°C | | Table 4. Industry Standard Prefix | PREFIX | DEVICE FAMILY | |--------|--------------------------| | ADC | Linear Industry Standard | | AM | Linear Industry Standard | | CA | Linear Industry Standard | | DAC | Linear Industry Standard | | ICM | Linear Industry Standard | | LF | Linear Industry Standard | | LM | Linear Industry Standard | | MC | Linear Industry Standard | | NE | Linear Industry Standard | | OP | Linear Industry Standard | | SA | Linear Industry Standard | | SE | Linear Industry Standard | | SG | Linear Industry Standard | | μΑ | Linear Industry Standard | | UC | Linear Industry Standard | | ULN | Linear Industry Standard | Table 2. Package Descriptions | Table 2. | Раскаде | Descriptions | |------------|-----------|----------------------------------------------------------------------------------| | OLD | NEW | PACKAGE<br>DESCRIPTION | | A, AA<br>A | N<br>N-14 | 14-lead plastic DIP<br>14-lead plastic DIP<br>(selected analog<br>products only) | | B, BA | N<br>D | 16-lead plastic DIP<br>Microminiature<br>package (SO) | | F | F | 14-, 16-, 18-, 22-,<br>and 24-lead<br>ceramic DIP<br>(Cerdip) | | I, IK | ı | 14-, 16-, 18-, 22-,<br>28-, and 4-lead<br>ceramic DIP | | ĸ | Н | 10-lead TO-100 | | L | н | 10-lead high-profile<br>TO-100 can | | NA, NX | N | 24-lead plastic DIP | | Q, R | Q | 10-, 14-, 16-, and<br>24-lead ceramic<br>flat | | T, TA | Н | 8-lead TO-99 | | U | U | SIP plastic power | | \ V | N | 8-lead plastic DIP | | XA | N | 18-lead plastic DIP | | XC | N | 20-lead plastic DIP | | XC | N | 22-lead plastic DIP | | XL, XF | N<br>A | 28-lead plastic DIP | | 1 | EC | PLCC<br>TO-46 header | | | FE | 8-lead ceramic DIP | | L | | o-lead ceramic DIP | | , | | | | | |---|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # Section 2 Quality and Reliability # **INDEX** | SECTION 2 – QUALITY AND RELIABILITY | | |-------------------------------------|-----| | Quality and Reliability | 2-3 | # Quality and Reliability #### **Linear Products** # SIGNETICS' ZERO DEFECTS PROGRAM In recent years, American industry has demanded increased product quality of its IC suppliers in order to meet growing international competitive pressures. As a result of this quality focus, it is becoming clear that what was once thought to be unattainable — zero defects — is, in fact, achievable. The IC supplier committed to a standard of zero defects provides a competitive advantage to today's electronics OEM. That advantage can be summed up in four words: reduced cost of ownership. As IC customers look beyond purchase price to the total cost of doing business with a vendor, it is apparent that the quality-conscious supplier represents a viable cost reduction resource. Consistently high quality circuits reduce requirements for expensive test equipment and personnel, and allow for smaller inventories, less rework, and fewer field failures. #### REDUCING THE COST OF OWNERSHIP THROUGH TOTAL QUALITY PERFORMANCE Quality involves more than just IC's that work. It also includes cost-saving advantages that come with error-free service — on-time delivery of the right quantity of the right product at the agreed-upon price. Beyond the product, you want to know you can place an order and feel confident that no administrative problems will arise to tie up your time and personnel. Today, as a result of Signetics' growing appreciation of the concern with cost of ownership, our quality improvement efforts extend out from the traditional areas of product conformance into every administrative function, including order entry, scheduling, delivery, shipping, and invoicing. Driving this process is a Corporate Quality Improvement Team, comprised of the president and his staff, which oversees the activities of 30 other Quality Improvement Teams throughout the company. # CUSTOMER/VENDOR COOPERATION IS AT THE HEART OF ZERO DEFECTS AND REDUCED COSTS Working to a zero defects standard requires that emphasis be consistently placed, not on "catching" defects, but on preventing them from ever occurring. This strong preventive focus, which demands that quality be "built-in" rather than "inspected in," includes a much greater attention to ongoing communication on quality-related issues. At Signetics, a focus on this cooperative approach has resulted in better service to all customers and the development of two innovative customer/vendor programs: Ship-to-Stock and Self-Qual. As a result of their participation in the Ship-to-Stock Program, many of our customers have eliminated costly incoming testing on selected ICs. We will work together with any customer interested to establish a Ship-to-Stock Program, and identify the products to be included in the program and finalize all necessary terms and conditions. From that point, the specified products can go directly from the receiving dock to the assembly line or into inventory. Signetics then provides, free of charge, monthly reports on those products. In our efforts to continually reduce cost of ownership, we are now using the experience we have gained with Ship-to-Stock to begin developing a Just-in-Time Program. With Just-in-Time, products will be delivered to the receiving dock just as they are needed, permitting continuous-flow manufacturing and eliminating the need for expensive inventories. Like Ship-to-Stock, our Self-Qual Program employs a cooperative approach based on ongoing information exchange. At Signetics. formal qualification procedures are required for all new or changed materials, processes, products, and facilities. Prior to 1983, we created our qualification programs independently. Our major customers would then test samples to confirm our findings. Now, under the new Self-Qual Program, customers can be directly involved in the prequalification stage. When we feel we have a promising enhancement to offer, customers will be invited to participate in the development of the qualification plan. This eliminates the need to duplicate expensive qualification testing and also adds another dimension to our ongoing efforts to build in quality. # PRODUCT RELIABILITY: QUALITY OVER TIME IS THE GOAL Our concern with product reliability has developed from communication with many customers. In discussions, these customers have emphasized the high cost of field failures, both in terms of dollars and reputations in the marketplace. In response to these concerns, we have placed an emphasis on improving product reliability. As a result of this effort, our product reliability has improved more than fourfold in a five-year period (see Figure 1). A key program, SURE (Systematic and Uniform Reliability Evaluation), highlights the significant progress made in this critical area. SURE was first instituted in 1964 as the core reliability measurement for all Signetics products. In 1980, as a first major step toward improving product reliability, SURE was enhanced by increasing sampling frequency and size and by extending stress tests. As a result of these improvements, most of our major customers now utilize SURE data with no requests for additional reliability testing. # WE WANT TO WORK WITH YOU At Signetics, we know that our success depends on our ability to support all our customers with the defect-free, higher density, higher performance products needed to compete effectively in today's demanding business environment. To achieve this goal, quality in another arena — that of communications — is vital. Here are some specific ways we can maintain an ongoing dialogue and information exchange between your company and ours on the quality issue: - Periodical face-to-face exchanges of data and quality improvement ideas between the customer and Signetics can help prevent problems before they occur. - Test correlation data is very useful. Line pull information and field failure reports also help us improve product performance. - When a problem occurs, provide us as soon as possible with whatever specific data you have. This will assist us in taking prompt corrective action. Quality products are, in large measure, the result of quality communication. By working together, by opening up channels through which we can talk openly to each other, we will insure the creation of the innovative, reliable, cost effective products that help insure a competitive edge. #### Quality and Reliability # QUALITY AND RELIABILITY ASSURANCE Signetics' Linear Division Quality and Reliability Assurance Department is involved in all stages of the production of our Linear ICs: - Product Design and Process Development - Wafer Fabrication - Assembly - Inspection and Test - Product Reliability Monitoring - Customer liaison The result of this continual involvement at all stages of production enables us to provide feedback to refine present and future designs, manufacturing processes, and test methodology to enhance both the quality and reliability of the products delivered to our customers. #### LINEAR PRODUCT QUALITY Signetics has put together a winning process for the manufacturing of Linear Integrated Circuits. The circuits produced by our Linear Division must meet rigid criteria as defined in our design rules and as evaluated through product characterization over the device operating temperature range. Product conformance to specification is measured throughout the manufacturing cycle. Our standard is Zero Defects and our customers' statistics and awards for outstanding product quality demonstrate our advance toward this goal. Nowhere is this more evident than at our Electrical Outgoing Product Assurance inspection gate. Over the past six years, the measured defect level at the first submission to Product Assurance for Linear products has dropped from over 4000PPM (0.4%) to under 150PPM (0.015%) (see Figure 2). Signetics calls the first submittal to a Product or Quality Assurance gate our Estimated Process Quality or EPQ. It is an internal measure used to drive our Quality Improvement Programs toward our goal of Zero Defects. All product acceptance sampling plans have zero as their acceptance criteria. Only shipments that demonstrate zero defects during these acceptance tests may be shipped to our customers. This is in accordance with our commitment to our Zero Defect policy. The results from our Quality Improvement Program have allowed Signetics to take the industry leadership position with its Zero Defects Limited Warranty policy. No longer is it necessary to negotiate a mutually acceptable AQL between buyer and Signetics. Signetics will replace any lot in which a customer finds one verified defective part. # QUALITY DATABASE REPORTING SYSTEM — QA05 The capabilities of our manufacturing process are measured and the results are recorded through our corporate-wide QA05 database system. The QA05 system collects the results on all finished lots and feeds this data back to concerned organizations where appropriate corrective actions can be taken. The QA05 reports Estimated Process Quality (EPQ) data which are the sample inspection results for first submittal lots to Quality Assurance inspection for electrical, visual/mechanical, hermeticity, and documentation. Data from this system is available upon request and is distributed routinely to our customers who have formally adopted our Ship-to-Stock program. # SIGNETICS' SHIP-TO-STOCK PROGRAM Ship-to-Stock is a joint program between Signetics and a customer which formally certifies specific parts to go directly into inventory or to the assembly line from the customer's receiving dock without incoming inspection. This program was developed at the request of several major customers after they had worked with us and had a chance to experience the data exchange and joint corrective action that occurs as part of our quality improvement program. The key elements of the Ship-to-Stock program are: - Signetics and customer agree on a list of products to be certified, complete device correlation, and sign a specification. - The product Estimated Product Quality (EPQ) must be 300ppm or less for the past 3 months. - Signetics will share Quality (QA05) and Reliability data on a regular basis. - Signetics will alert Ship-to-Stock customers of any changes in quality or reliability which could adversely impact their product. Any customer interested in the benefits of the Ship-to-Stock program should contact his local Signetics sales office for a brochure and further details # RELIABILITY BEGINS WITH THE DESIGN Quality and reliability must begin with design. No amount of extra testing or inspection will produce reliable ICs from a design that is inherently unreliable. Signetics follows very strict design and layout practices with its circuits. To eliminate the possibility of metal migration, current density in any path cannot exceed 5 × 10<sup>5</sup> amps/cm<sup>2</sup>. Layout rules are followed to minimize the possibility of shorts, circuit anomalies, and SCR type latch-up effects. All circuit designs are computerchecked using the latest CAD software for adherence to design rules. Simulations are performed for functionality and parametric performance over the full operating ranges of voltage and temperature before going to production. These steps allow us to meet device specifications not only the first time, but also every time thereafter. #### Quality and Reliability #### PRODUCT CHARACTERIZATION Before a new design is released, the characterization phase is completed to insure that the distribution of parameters resulting from lot-to-lot variations is well within specified limits. Such extensive characterization data also provides a basis for identifying unique application-related problems which are not part of normal data sheet guarantees. #### PRODUCT QUALIFICATION Linear products are subjected to rigorous qualification procedures for all new products or redesigns to current products. Qualification testing consists of: - High Temperature Operating Life: T<sub>J</sub> = 150°C, 1000 hours, static bias - High Temperature Storage Life: T<sub>J</sub> = 150°C, 1000 hours, unbiased - Temperature Humidity Biased Life: 85°C, 85% relative humidity, 1000 hours, static bias - Pressure Cooker: 15 psig, 121°C, 192 hours, unbiased - Thermal Shock: - -65°C to +150°C, 300 cycles, 5 minute dwell, liquid to liquid, unbiased Formal qualification procedures are required for all new or changed products, processes, and facilities. These procedures ensure the high level of product reliability our customers expect. New facilities are qualified by corporate groups as well as by the quality organizations of specific units that will operate in the facility. After qualification, products manufactured by the new facility are subjected to highly accelerated environmental stresses to ensure that they can meet rigorous failure rate requirements. New or changed processes are similarly qualified. # ONGOING RELIABILITY ASSESSMENT PROGRAMS #### The SURE Program The SURE (Systematic and Uniform Reliability Evaluation) program audits products from each of Signetics Linear Division's process families: Low Voltage, Medium Voltage, High Voltage, and Dual-Layer Metal, under a variety of accelerated stress conditions. This program, first introduced in 1964, has evolved to suit changing product complexities and performance requirements. #### The Audit Program Samples are selected from each process family every four weeks and are subjected to each of the following stresses: - High Temperature erating Life: T<sub>.I</sub> = 150°C, 1000 rs, static bias - High Temperature Storage Life: T<sub>.1</sub> = 150°C, 1000 hours, unbiased - Temperature Humidity Biased Life: 85°C, 85% relative humidity, 1000 hours, static bias - Pressure Cooker: 20 psig, 127°C, 72 hours, unbiased - Thermal Shock: 65°C to +150°C, 300 cycles, 5 minute dwell, liquid-to-liquid, unbiased - Temperature Cycling: 65°C to +150°C, 1000 cycles, 10 minute dwell, air-to-air, unbiased #### The Product Monitor Program In addition, each Signetics assembly plant performs Pressure Cooker and Thermal Shock SURE Product Monitor stresses on a weekly basis on each molded package by pin count per the same conditions as the SURE Program. #### **Product Reliability Reports** The data from these test matrices provides a basic understanding of product capability, an indication of major failure mechanisms, and an estimated failure rate resulting from each stress. This data is compiled periodically and is available to customers upon request. Many customers use this information in lieu of running their own qualification tests, thereby eliminating time-consuming and costly additional testing. #### Reliability Engineering In addition to the product performance monitors encompassed in the Linear SURE program, Signetics' Corporate and Division Reliability Engineering departments sustain a broad range of evaluation and qualification activities. Included in the engineering process are: - Evaluation and qualification of new or changed materials, assembly/wafer-fab processes and equipment, product designs, facilities, and subcontractors. - Device or generic group failure rate studies - Advanced environmental stress development. - Failure mechanism characterization and corrective action/prevention reporting. The environmental stresses utilized in the engineering programs are similar to those utilized for the SURE monitor; however, more highly-accelerated conditions and extended durations typify these engineering projects. Additional stress systems such as biased pressure pot, power-temperature cycling, and cycle-biased temperature-humidity, are also included in some evaluation programs. #### Failure Analysis The SURE Program and the Reliability Engineering Program both include failure analysis activities and are complemented by corporate, divisional, and plant failure analysis departments. These engineering units provide a service to our customers who desire detailed failure analysis support, who in turn provide Signetics with the technical understanding of the failure modes and mechanisms actually experienced in service. This information is essential in our ongoing effort to accelerate and improve our understanding of product failure mechanisms and their prevention. ### Quality and Reliability #### LINEAR DIVISION LINEAR PROCESS FLOW ### Section 3 Amplifiers ### **INDEX** ### **SECTION 3 - AMPLIFIERS** | Index | | 3-1 | |--------------------------|-------------------------------------------------|-------| | Amplifier Selector Guide | | 3-3 | | Symbols and Definitions | for Amplifiers | 3-5 | | AN164 | Explanation of Noise | 3-7 | | Operational | | | | AN 165 | Integrated Operational Amplifier Theory | 3-17 | | AN 166 | Basic Feedback Theory | 3-25 | | LM124/224/LM324/A | • | | | /SA534/LM2902 | Quad Low Power Operational Amplifiers | 3-29 | | MC/SA1458/MC1558 | General Purpose Operational Amplifiers | 3-35 | | MC3303/3403/3503 | Quad Low Power Operational Amplifiers | 3-41 | | AN 160 | Applications for the MC3403 | 3-47 | | NE/SA/SE4558 | Dual General-Purpose Operational Amplifier | 3-51 | | NE/SA5230 | Low Voltage Operational Amplifier | 3-57 | | AN1511 | Low Voltage Gated Generator: NE5230 | 3-69 | | NE/SE530 | High Slew Rate Operational Amplifier | 3-71 | | NE/SE531 | High Slew Rate Operational Amplifier | 3-79 | | NE/SA/SE532/ | | | | LM158/258/358/2904 | Dual Low Power Operational Amplifier | 3-87 | | NE/SE538 | High Slew Rate Operational Amplifier | 3-93 | | NE/SE5512 | Dual High-Performance Operational Amplifier | 3-101 | | AN 144 | Applications for the NE5512 | 3-105 | | NE/SE5514 | Quad High-Performance Operational Amplifier | 3-109 | | AN 1441 | Applications for the NE5514 | 3-113 | | NE/SE5532/A | Internally-Compensated Dual Low-Noise | | | | Operational Amplifier | 3-117 | | NE5533/A | | | | NE/SA/SE5534/A | Dual and Single Low-Noise Operational Amplifier | 3-123 | | AN142 | Audio Circuits using the NE5532/33/34 | 3-131 | | NE/SE5535 | Dual High Slew Rate Operational Amplifier | 3-139 | | μΑ741/741C/SA741C | General-Purpose Operational Amplifier | 3-149 | | μΑ747/747C/SA747C | Dual Operational Amplifier | 3-155 | # **INDEX** | High Frequency | | | |------------------|----------------------------------------------------|-------| | NE/SA5204 | Wide-band High Frequency Amplifier | 3-163 | | NE/SA/SE5205 | Wide-band High Frequency Amplifier | 3-175 | | NE/SE5539 | Ultra-High Frequency Operational Amplifier | 3-187 | | AN140 | Compensation Techniques for use with the NE/SE5539 | 3-195 | | NE5592 | Video Amplifier | 3-201 | | NE/SE592 | Video Amplifier | 3-207 | | AN141 | Using the NE/SE592 Video Amplifier | 3-217 | | Video | | | | μA733/C | Differential Video Amplifier | 3-223 | | Transconductance | | | | NE5517/A | Dual Operational Transconductance Amplifier | 3-229 | | AN 145 | NE5517/A Transconductance Amplifier | | | Fibre Optics | | | | NE/SA/SE5212 | Transimpedance Amplifier | 3-247 | | Preamplifiers | | | | NE542 | Dual Low-Noise Preamplifier | 3-255 | | AN 190 | Applications of Low-Noise Stereo Amplifiers | | | | | | ### Amplifier Selector Guide | MIN. OUTPUT NOLTAGE SWING INTERNAL VOLTAGE | COMPENSATION | ± 10 Yes<br>± 10 Yes<br>+ 10 <sup>5</sup> No | ' | + | ±126 Yes8 4.5<br>±126 Yes8 4 | Yes | Yes <sup>10</sup><br>Yes | 26 Yes 50<br>26 Yes 50 | X <sub>B</sub> X | 26 Yes 50m<br>26 Yes 50m<br>±10 Yes | 1 10 Yes 1 | Yes | ±10 Yes 30<br>±10 Yes 30<br>±10 Yes 30<br>±13 Yes 30 | ±13 Yes 30∎<br>±12 <sup>6</sup> Yes 6<br>±12 <sup>6</sup> Yes 5 <b>≡</b><br>±12 <sup>6</sup> Yes <sup>8</sup> 4.5▲ | ±10 Yes 50<br>±10 Yes 50<br>26 Yes 50<br>26 Yes 50 | 26 Yes 50m<br>26 Yes 50m | |--------------------------------------------|---------------------------|----------------------------------------------|-------------------------------------|-------|---------------------------------------------|------------------|--------------------------------|------------------------------------------|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------| | MAX.<br>SUPPLY | CURR. | e e Ç | | - | 8 9 9 | | 31 0.15 - 0.8 | | | 2.8 | 2.8<br>5.6<br>5.6 | + | 5.6<br>5.6<br>5 | 5<br>13<br>13 | 9.5.6<br>0.00<br>0.00<br>0.00 | 8 6 7 | | | PSRR MAX. (dB) (V) | 76 ±18<br>76 ±22<br>76 +21 | | - | 80 ± 22<br>86 ± 22 | 8 12 | ± 12<br>± 9 | 32 32 33 33 33 33 33 33 33 33 33 33 33 3 | 8 | 65<br>65<br>32<br>76<br>±22 | 76 ±18<br>76 ±18<br>76 ±18 | 4 | 76 ±18<br>76 ±18<br>76 ±22<br>80 ±16 | 80 ±16<br>80 ±22<br>86 ±22<br>80 ±22 | 76 ±18<br>76 ±22<br>65 32<br>65 32 | 65 32<br>65 32<br>76 ±18 | | M. S. | VOLT <sup>3</sup> RATIO P | ±30 70<br>±30 70<br>+45 70 | <del> </del> | + | ±0.5 70 ±0.5 ±0.5 | 20<br> | | 32 70 | + | 32 65<br>32 70<br>±30 70 | ± 30 70<br>± 30 70<br>± 30 70 | + | ±30 70<br>±30 70<br>±30 70<br>32 70 | ±32 70<br>±0.5 70<br>±0.5 80<br>±0.5 70 | ±30 70<br>±30 70<br>32 70<br>32 70 | 32 65<br>32 65<br>±36 70 | | | RATE V | 35 35 | | + | £ £ | 2000 | | 0.00<br>0.00<br>0.00<br>0.00 | + | 0.53 | 0.5<br>8.0<br>8.0 | + | | - 6 6 5 | 15<br>0.3<br>0.3 | 0.3 | | | Av = 1 | e e + | | + | 5 5 | | 1200 <sup>4</sup><br>0.2 – 0.6 | | -<br> - | | | - | | € 5 5 5 | | | | NT RL = 2KΩ | BIAS Avol.<br>(nA) (V/mV) | 150<br>80<br>50<br>50<br>50<br>50 | - | - | 1500 25 <sup>6</sup><br>800 50 <sup>6</sup> | 20,000 | | 150 50 | | 250 250 250 250 250 250 250 250 250 250 | 500 25 20 25 20 20 20 20 20 20 20 20 20 20 20 20 20 | + | 500<br>500<br>500<br>50<br>50<br>50<br>50 | 10 50<br>800 25<br>400 50<br>1500 25 | 150<br>80<br>50<br>150<br>50<br>50<br>50 | 250 25<br>250 25<br>500 20 | | MAX. INPUT<br>CURRENT | OFFSET (nA) | 8 % § | 8 8 8 | + | 300 | | | 888 | - | 8 8 8 | 00000 | 200 | 200<br>200<br>200<br>200 | 00<br>150<br>300<br>300 | 2 % % %<br>% | 25 55<br>25 55 | | MAX. INPUT<br>VOLTAGE <sup>2</sup> | DRIFT<br>(µV/°C TYP.) | ို့ တို့ | 10°<br>6°<br>15 | 12, | ນີ້ ນີ້! | | | 2 % 4 | . % | 7.5°<br>7°<br>10° | \$ \$ \$ \$ | 102 | 4 4 4 °C | % ů ů | 6<br>15<br>°7 | 7°<br>7°<br>10 | | ¥ > | E <sup>1</sup> OFFSET | 0 4 0 | | 6 5 | 4 0 | رم<br>من من | 6.4 | 1 22 22 | | . ~ 6 6 | 000 | 2 | 9999 | 0404 | 0400 | 7 7 8 | | | TY RANGE | Comm. | + | | Gomm. | | | | + | | | 1 | Comm.<br>Auto<br>Mil. | | Comm. | | | | COM-<br>PLEXITY | Single | agnis<br>elgnis<br>elgnis<br>elgnis | | Single | | Singk | Dual C | 2 2 | Dual al | Dual<br>Dual | Dual | Dual<br>Dual<br>Dual | | Dual<br>Dual<br>Quad<br>Quad | Quad | | | DEVICE | NE530<br>SE530 | SE531<br>NE538<br>SE538 | µA741 | NE5534/A<br>SE5534/A | NE5539<br>NE5205 | SE5539<br>NE5230 | LM158<br>LM258 | NEESS | SA532<br>SE532<br>MA747 | μΑ747C<br>MC1458<br>SA1458 | MC1558 | NE4558<br>SA4558<br>SE4558<br>NE5512 | SE5512<br>NE5532/A<br>SE5532/A<br>NE5533 | NE5535<br>SE5535<br>LM124<br>LM224 | LM324<br>SA534<br>MC3303 | ### **Amplifier Selector Guide** #### NOTES: - 1. Military: -55°C to +125°C Industrial: -25°C to +85°C Commercial: 0°C to +70°C Automotive: -40°C to +85°C - 2. Specifications guaranteed at 25°C unless otherwise indicated by the following marks: - ° Typical over full temperature range - ▲ Guaranteed over full temperature range - Typical at 25°C - 3. Unless otherwise stated, maximum negative input voltage cannot exceed negative power supply voltage. - 4. $A_V = 7$ - 5. $R = 10k\Omega$ - 6. $R_L = 600\Omega$ - 7. A<sub>V</sub>≥5 - 8. A<sub>V</sub> ≥ 3 - 9. $R_L = 150\Omega$ - 10. A<sub>V</sub> ≥ 7 - 11. Fixed gain, stated in dB. - 12. Bandwidth to -0.5dB pt. - 13. Noise specification in dB, not volts. # Symbols and Definitions for Amplifiers #### **Linear Products** #### **Absolute Maximum Rating** Operating safe zones exceeding these limits could cause permanent damage to the device and are not meant to imply that devices can operate at these limits. # Average Input Offset Current Temperature Coefficient (TCI<sub>OS</sub>) The change in input offset current divided by the change to ambient temperature producing it. #### Average Input Offset Voltage Temperature Coefficient (TCV<sub>OS</sub>) The change in input offset voltage divided by the change in ambient temperature producing it. #### **Bandwidth** The frequency at which the gain is down 3dB from its DC value. It's measured in sample (track) mode with a small-signal sine wave that doesn't exceed the slew rate limit. #### Common-Mode Input Resistance The resistance looking into both inputs, with inputs tied together. # Common-Mode Rejection Ratio (CMRR) The ratio of the change of input offset voltage to the input common-mode voltage change producing it. #### **Full Power Bandwidth** The maximum frequency at which the full sine wave output might be obtained. # 1dB Gain Compression and Saturated Output Power The 1dB gain compression is a measurement of the output power level where the small-signal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to nonlinearities in the amplifier, an indication of the point of transition between small-signal operation and the large-signal mode. The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven. This includes the sum of the power in all harmonics. #### Input Bias Current (IB) The average of the two input currents at zero output voltage. In some cases, the input current is measured for either input independently. #### **Input Capacitance** The capacitance looking into either input terminal with the other grounded. #### **Input Current** The current into an input terminal. #### Input Noise Voltage The square root of the mean square narrow-band noise voltage referred to the input. #### **Input Offset Current** The difference in the currents into the two input terminals with the output at 0V. #### Input Offset Voltage That voltage which must be applied between the input terminals to obtain zero output voltage. The input offset voltage may also be defined for the case where two equal resistances are inserted in series with the input leads. #### Input Resistance The resistance looking into either input terminal with the other grounded. #### Input Voltage Range The range of voltages on the input terminals for which the amplifier operates within specifications. In some cases, the input offset specifications apply over the input voltage range. ### **Intermodulation Intercept Tests** The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output. The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second order IMR is equal to the difference between the second order intercept and the fundamental output level. The third order IMR is equal to twice the difference between the third order intercept and the fundamental output level. These are expressed as: $$IP_2 = P_{OUT} + IMR_2$$ $IP_3 = P_{OUT} + IMR_3/2$ where POUT is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second and third order output intercepts in dBm, and IMR2 and IMR3 are the second and third order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into large-signal operation. At this point the intermodulation products no longer follow the straight line output slopes, and the intercept description is no longer valid. It is therefore important to measure IP2 and IP3 at output levels well below 1dB compression. One must be careful, however, not to select levels that are too low because the test equipment may not be able to recover the signal from the noise. ### Large-Signal Voltage Gain The ratio of the maximum output voltage swing to the change in input voltage required to drive the output to this voltage. #### **Output Resistance** The resistance seen looking into the output terminal with the output at null. This parameter is defined only under small signal conditions at frequencies above a few hundred cycles to eliminate the influence of drift and thermal feedback. #### **Output Short-Circuit Current** The maximum output current available from the amplifier with the output shorted to ground or to either supply. ### Symbols and Definitions for Amplifiers #### **Output Voltage Swing** The peak output swing, referred to zero, that can be obtained. #### Package Type Designation See full package designations in Appendix. #### Phase Margin 180° minus the absolute value of the phase shift measured at the frequency at which the gain is unity. #### **Power Consumption** The DC power required to operate the amplifier with the input at zero and with the output at zero and with no load current. #### **Power Dissipation** The power that the device can safely handle at 25°C. The dissipation must be derated as indicated for the individual package type. #### **Power Supply Rejection Ratio** The ratio of the change in input offset voltage to the change in supply voltages producing it. #### Rise Time The time required for an output voltage step to change from 10% to 90% of its final value. #### Scattering Parameters S-parameters are measurements of incident and reflected currents and voltages between the source, amplifier, and load as well as transmission losses. The parameters for a two-port network are defined in Figures 1 and 2 Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows: INPUT RETURN LOSS = $$S_{11}dB$$ $S_{11}dB = 20 \text{ Log } |S_{11}|$ $$S_{22}dB = 20 \text{ Log } |S_{22}|$$ INPUT VSWR = $$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$ OUTPUT VSWR = $\frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$ #### Additional Reading on Scattering Parameters For more information regarding S-parameters, please refer to *High-Frequency Amplifiers* by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985; published by John Wiley & Sons, Inc. S-Parameter Techniques for Faster, More Accurate Network Design, HP App Note 95-1, Richard W. Anderson, 1967, HP Journal. S-Parameter Design, HP App Note 154, 1972. #### Slew Rate The maximum rate of change of output voltage under large-signal conditions. #### **Supply Current** The current required from the power supply to operate the amplifier with no load and the output at zero. #### TA Ambient temperature range. Range of the surrounding environment of the operating device. #### $T_J$ Junction temperature. The maximum temperature of the device. 150°C is standard for silicon devices. #### $\mathsf{T}_{\mathsf{STG}}$ Storage temperature range. Temperature range that the device can be stored in a non-operating condition. #### TSOLD Soldering temperature. The temperature which can be applied to the lead frame of the device for short periods of time (normally specified for a duration of 10s). # Temperature Stability of Voltage Gain The maximum variation of the voltage gain over the specified temperature range. #### Vcc (-Vcc) Supply voltage. The range of power supply voltage over which the device will operate safely. # AN164 Explanation of Noise Application Note #### **Linear Products** #### INTRODUCTION TO NOISE Since fabrication techniques in the integrated circuit industry have improved so tremendously in the past few years, input offset voltages and bias currents are being minimized and noise parameters (whether measured at the output or referred to the input) have become a major source of concern. Reducing noise by improved process techniques and by use of peripheral component control will be the thrust of this application as a secondary effort, in understanding the noise components themselves. An inspection of industry specifications show several methods of rating amplifier noise performance. - 1. Output signal-to-noise ratio. - Output noise level (with specified loads and bandwidth). - Output noise level referenced to normal operating level. - 4. Equivalent input noise (at a specified gain, source impedance and bandwidth). - 5. Noise figure. #### **BASIC NOISE PROPERTIES** Noise, for purposes of this discussion, is defined as any signal appearing in an op amp's output that could not have been predicted by DC and AC input error analysis. Noise can be random or repetitive, internally or externally generated, current or voltage type, narrow-band or wide-band, high frequency or low frequency; whatever its nature, it can be minimized. The first step in minimizing noise is source identification in terms of bandwidth and location in the frequency spectrum; some of the more common sources are shown in Figure 1. Some observations to be made from Figure 1 are that noise is present from DC to VHF from sources which may be identified in terms of bandwidth and frequency; noise source bandwidths overlap, making noise a composite quantity at any given frequency. Most externally-caused noise is repetitive rather than random and can be found at a definite frequency. Noise effects from external sources must be reduced to insignificant levels to realize the full performance available from a low noise op amp. #### **EXTERNAL NOISE SOURCES** Since noise is a composite signal, the individual sources must be identified to minimize their effects. For example, 60Hz power line pickup is a common interference noise appearing at an op amp's output as a 16ms sine wave. In this and most other situations, the basic tool for external noise source frequency characterization is the oscilloscope sweep rate setting. Recognizing the oscilloscope's potential in this area, there are several preamplifiers available with variable bandwidth and frequency which allow quick noise source frequency identification. Another basic identification tool is the simple low-pass filter, as shown in Figure 2, where the bandpass is calculated by: $$f_{O} = \frac{1}{2\pi BC} \tag{1}$$ With such a filter, measurement bandpass can be changed from 10Hz to 100Hz (C = $4.7 \mu \text{F}$ to 470 pF), attenuating higher frequency components while passing frequencies of interest. Once identified, noise from an external source may be minimized by the methods outlined in Table 1, the external noise chart. AN164 Figure 2. Noise Frequency Analysis RC Low-Pass Filter #### **POWER SUPPLY RIPPLE** Power supply ripple at 120Hz is not usually thought of as noise, but it should be. In an actual op amp application, it is quite possible to have a 120Hz noise component that is equal in magnitude to all other noise sources combined, and, for this reason, it deserves a special discussion. To be negligible, 120Hz ripple noise should be between 10nV and 100nV referred to the input of an op amp. Achieving these low levels requires consideration of three factors: the op amp's 120Hz power supply rejection ratio (PSRR), the regulator's ripple rejection ratio, and, finally, the regulator's input capacitor size. PSRR at 120Hz for a given op amp may be found in the manufacturer's data sheet curves of PSRR versus frequency as shown in Figure 3. For the amplifier shown, 120Hz PSRR is about 74dB, and to attain a goal of 100nV referred to the input, ripple at the power terminals must be less than 5mV. Today's IC regulators provide about 60dB of ripple rejection; in this case the regulator input capacitor must be made large enough to limit input ripple to 0.5V. Externally-compensated low noise op amps can provide improved 120Hz PSRR in high close-loop gain configurations. The PSRR versus frequency curves of such an op amp are shown in Figure 5. When compensated for a closed-loop gain of 1000, 120Hz PSRR is 115dB. PSRR is still excellent at much higher frequencies, allowing low ripple noise operation in exceptionally severe environments. #### **POWER SUPPLY DECOUPLING** Usually, 120Hz ripple is not the only power supply associated noise. Series regulator outputs typically contain at least 150µV of noise in the 100Hz to 10kHz range, switching types contain even more. Unpredictable amounts of induced noise can also be present on power leads from many sources. Since high frequency PSRR decreases at 20dB/decade, these higher frequency supply noise components must not be allowed to reach the op amp's power terminals. RC decoupling, as shown in Figure 6, will adequately filter most wide-band noise. Some caution must be exercised with this type of decoupling, as load current changes will modulate the voltage as the op amp's supply pins. #### POWER SUPPLY REGULATION Any change in power supply voltage will have a resultant effect referred to an op amp's inputs. For the op amp of Figure 3, PSRR at DC is 110dB (3µV/V) which may be considered as a potential low frequency noise source. Power supplies for low noise op amp applications should, therefore, be both low in ripple and well-regulated. Inadequate supply regulation is often mistaken to be low frequency op amp noise. When noise from external sources has been effectively minimized, further improvements in low noise performance are obtained by specifying the right op amp, and through careful selection and application of the peripheral components. Noise voltage, e<sub>n</sub>, or more properly, equivalent short-circuit input RMS noise voltage, is simply that noise voltage which would appear to originate at the input of a noiseless amplifier (referring to Figure 4) if the input terminals were shorted. It is expressed in nanovolts per root Hertz (nV/ $\sqrt{\text{Hz}}$ ) at specified frequency, or in microvolts ( $\mu$ V) for a given frequency band. It is determined, or measured, by short- Figure 4. Noise Characterization of Amplifier Figure 5. PSRR vs Frequency (Externally-Compensated Device) ing the input terminals, measuring the output rms noise, dividing by amplifier gain, and referencing to the input. Hence the term, equivalent noise voltage. An output bandpass filter of known characteristics is used in Figure 7. Noise Voltage and Current for an Op Amp **AN164** Table 1. External Noise Chart | SOURCE | NATURE | CAUSES | MINIMIZATION METHODS | |-------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | 60Hz Power | Repetitive Interference | Power lines physically close to op amp inputs. Poor CMRR at 60Hz. | Reorientation of power wiring. Shielded transformers. | | 120Hz Ripple | Repetitive | Inadequate ripple consideration. Poor RSRR at 120Hz. | Thorough design to minimize ripple. RC decoupling at the op amp. | | 180Hz | Repetitive EMI | 180Hz radiated from saturated 60Hz transformers. | Physical reorientation of components. Shielding. Battery power. | | Radio stations | Standard AM broadcast through FM | Antenna action anyplace in system. | Shielding. Output filtering. Limited circuit bandwidth. | | Relay & switch arcing | High frequency burst at switching rate. | Proximity to amplifier inputs, power lines, compensation terminals, or nulling terminals. | Filtering of HF components. Shielding.<br>Avoidance of ground loops. Arc<br>suppressors at switching source. | | Printed circuit board contamination | Random low frequency | Dirty boards or sockets. | Thorough cleaning and humidity sealant. | | Radar transmitters | High frequency gated at radar pulse repetition rate. | Radar transmitters from long range surface search to short range navigational especially near airports. | Shielding. Output filtering of frequencies >>PRR. | | Mechanical vibration | Random < 100Hz | Loose connections, intermittent metallic contact in mobile equipment. | Attention to connectors and cable conditions. Shock mounting in severe environments. | | Chopper frequency noise | Common-mode input current at chopping frequency | Abnormally high noise chopper amplifier in system | Balanced source resistors. Use bipolar input op amps instead. | measurements, and the measured value is divided by the square root of the bandwidth $\sqrt{B}$ , if data is to be expressed per unit bandwidth or per root Hertz. The level of $\overline{e}_n$ is not constant over the frequency band; typically it increases at lower frequencies as shown in Figure 7. This increase is $1/f_{NOISE}$ (flicker). Noise current, in, or more properly, equivalent open-circuit RMS noise current, is that noise which occurs apparently at the input of a noiseless amplifier due only to noise currents. It is expressed in picoamps per root Hertz $(pA/\sqrt{Hz})$ at a specified frequency or in nanoamps (nA) in a given frequency band. It is measured by shunting a capacitor or resistor across the input terminals such that the noise current will give rise to an additional noise voltage which is $i_n \times R_{IN}$ (or $X_{CIN}$ ). The output is measured, divided by amplifier gain, referenced to input, and that contribution known to be due to en and resistor noise is appropriately subtracted from the total measured noise. If a capacitor is used at the input, there is only $\overline{e}_n$ and $\overline{i}_n$ $X_{CIN}$ . The $\overline{i}_n$ is measured with a bandpass filter and converted to pA/ $\sqrt{Hz}$ , if appropriate; typically, it increases at lower frequencies for bipolar op amps and transistors, but it increases at higher frequencies for field-effect transistors and Bi-FET/Bi-MOS op amps. Noise Figure, NF, is the logarithm of the ratio of input signal-to-noise and output signal-to-noise. NF = 10 $$\log \frac{(S/N)_{in}}{(S/N)_{out}}$$ (2) where: S and N are power or (voltage)<sup>2</sup> levels This is measured by determining the S/N at the input with no amplifier present, and then dividing by the measured S/N at the output with signal source present. The values of R<sub>GEN</sub> and any X<sub>GEN</sub> as well as frequency must be known to properly express NF in meaningful terms. This is because the amplifier i<sub>n</sub> $\times$ Z<sub>GEN</sub> as well as R<sub>GEN</sub> itself produces input noise. The signal source contains some noise. However, e<sub>SIG</sub> is generally considered to be noise-free and input noise is present as the thermal noise of the resistive component of the signal generator impedance R<sub>GEN</sub>. This thermal noise is white in nature as it contains constant noise power density per unit bandwidth. It is easily seen that the $\overline{e}_n^2$ has the units V/ $\sqrt{Hz}$ $$\overline{e}_{R}^{2} = 4kTRB$$ (3) where: T is temperature in °K R is resistor value in $\Omega$ B is bandwidth in Hz k is Boltzman's constant #### OPERATIONAL AMPLIFIER INTERNAL NOISE OP AMP NOISE SPECIFICATIONS Most completely specified low noise op amp data sheets specify current and voltage noises in a 1Hz bandwidth and low frequency noise over a range of 0.1Hz to 10Hz. To minimize total noise, a knowledge of the derivation of these specifications is useful. In this section, the reader is provided with an explanation of basic op amp associated random noise mechanisms and introduced to a simplified method for calculating total input-referred noise in typical applications. #### RANDOM NOISE CHARACTERISTICS Op amp associated noise currents and voltages are random. They are aperiodic, not correlated to each other, and have Gaussian amplitude distributions; the highest noise amplitudes having the lowest probability. Gaussian amplitude distribution allows random noises to be expressed as RMS quantities; AN164 multiplying a Gaussian RMS quantity by six results in a peak-to-peak value that will not be exceeded 99.73% of the time. The two basic types of op amp associated noises are white noise and flicker noise (I/f). White noise contains equal amounts of power in each Hertz of bandwidth. Flicker noise is different in that it contains equal amounts of power in each decade of bandwidth. This is best illustrated by spectral noise density plots such as in Figures 8 and 9. Above a certain corner frequency, white noise dominates; below that frequency, flicker (I/f) noise is dominant. Low noise corner frequencies distinguish low noise op amps from general purpose devices. #### SPECTRAL NOISE DENSITY To utilize Figures 8 and 9, let us consider the definition of spectral noise density: the square root of the rate of change of mean-square noise voltage (or current) with frequency (Equation 4a). $$e_n^2 = \frac{d}{df} (E_n)^2$$ (4a) $$i_n^2 = \frac{d}{df} (1_n)^2$$ (4b) $$E_n = \sqrt{\int_{f_i}^{f_H} e_n^2 dF}$$ (5a) $$I_{N} = \sqrt{\frac{f_{H}}{\int_{f_{1}}^{f_{1}} i_{n}^{2} dF}}$$ (5b) $\begin{array}{cccc} \text{where } e_n, \ i_n &= \text{Spectral noise density} \\ E_n, \ I_n &= \text{Total RMS noise} \\ f_H &= \text{Upper frequency limit} \\ f_L &= \text{Lower frequency limit} \end{array}$ Conversely, the RMS noise value within a given frequency band is the square root of the definite integral of the spectral noise density over the frequency band (Equation 5b). This means that three things must be known to evaluate total voltage noise (E<sub>n</sub>) or current noise (I<sub>n</sub>): f<sub>H</sub>, f<sub>L</sub>, and a knowledge of noise behavior over frequency. #### WHITE NOISE White noise sources are defined to have a noise content that is equal in each Hertz of bandwidth, and Equation 5b may be rewritten for white noise sources as: $$E_{n}(\omega) = e_{n} \sqrt{f_{H} - f_{L}}$$ $$I_{n}(\omega) = i_{n} \sqrt{f_{H} - f_{L}}$$ (6) It is therefore convenient to express spectral noise density in $V/\sqrt{Hz}$ or $A/\sqrt{Hz}$ where $f_H - f_L = 1Hz$ . When $f_H \geq 10f_L$ , the white noise expressions may be further reduced to: $$E_{n}(\omega) = e_{n} \sqrt{f_{H}}$$ $$I_{n}(\omega) = i_{n} \sqrt{f_{H}}$$ (7) # FLICKER NOISE & WHITE NOISE Since flicker noise content is equal in each decade of bandwidth, total flicker noise may be calculated if noise in one decade is known. The 0.1Hz to 1Hz decade noise content (K) is widely used for this purpose because the white noise contribution below 10Hz is usually negligible. $$E_n(f) \cong K \sqrt{\frac{1}{f}}, I_n(f) \cong K \sqrt{\frac{1}{f}}$$ (8) When substituted in Equation 3, the expressions may be rewritten to: $$E_{n}(f) = K \sqrt{I_{n} \left(\frac{f_{H}}{f_{L}}\right)}$$ (9) $$I_n(f) = K \sqrt{I_n \left(\frac{f_H}{f_L}\right)}$$ When corner frequencies are known, simplified expressions for total voltage and current noise, $(E_N \text{ and } I_N)$ , may be written: $$E_{N}(f_{H} - f_{L}) = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ (10) $$I_{N}(f_{H} - f_{L}) = i_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ (11) where: e<sub>n</sub> = White noise voltage in a 1Hz bandwidth i<sub>n</sub> = White noise current in a 1Hz bandwidth $f_{CE}$ = Voltage noise corner frequency $f_{CI}$ = Current noise corner frequency f<sub>H</sub> = Upper frequency limit f<sub>I</sub> = Lower frequency limit The two most important internally-generated noise minimization rules are: limit the circuit bandwidth, and use operational amplifiers with low corner frequencies. #### **NOISE SUMMATION** In the spectral density discussions, the concepts of white noise and flicker noise were introduced. In Figure 10, the complete input referred op amp noise model, internal white and flicker noise sources are combined into three equivalent input noise generators, $E_{\rm n}$ . $I_{\rm N1}$ and $I_{\rm N2}$ . The noise current generators produce noise voltage drops across their respective source resistors, $R_{\rm S1}$ and $R_{\rm S2}$ . The source resistors themselves generate thermal noise voltages, $E_{\rm t1}$ and $E_{\rm t2}$ . Total RMS input-referred voltage noise, over a given bandwidth, is the square root of the sum of the squares of the five noise voltage sources over that bandwidth. $$E_{NT}(f_{H} - f_{L}) =$$ (8) $$\sqrt{E_{N}^{2} + (I_{N1} \cdot R_{S1})^{2} + (I_{N2} \cdot R_{S2})^{2} + E_{L1}^{2} + E_{L2}^{2}}$$ (12) AN164 #### THERMAL NOISE Thermal (Johnson) noise is a white noise voltage generated by random movement of thermally-charged carriers in a resistance; in op amp circuits this is the type of noise produced by the source resistances in series with each input. Its RMS value over a given bandwidth is calculated by: $$E_{t} = \sqrt{4kTR(f_{H} - f_{L})} \tag{13}$$ #### Where: k = Boltzman's constant = 1.38 × 10<sup>-23</sup> ioules/°K T = Absolute temperature, °K R = Resistance in $\Omega$ f<sub>H</sub> = Upper frequency limit in Hz f<sub>L</sub> = Lower frequency limit in Hz At room temperature, Equation 13 simplifies $$E_t = 1.28 \times 10^{-10} \sqrt{R(f_H - f_L)}$$ (14) To minimize thermal noise ( $E_{t1}$ and $E_{t2}$ ) from $R_{S1}$ and $R_{S2}$ , large source resistors and excessive system bandwidth should be avoided Thermal noise is also generated inside the op amp, principally from r<sub>bb</sub>, the base-spreading resistances in the input stage transistors. These noises are included in E<sub>N</sub>, the total equivalent input voltage noise generator. #### SHOT NOISE Shot noise (Shottky noise) is a white noise current associated with the fact that current flow is actually a movement of discrete charged particles (electrons). In Figure 10, I<sub>N1</sub> and I<sub>N2</sub> above the 1/f frequency are shot noise currents which are related to the amplifier's DC input bias currents: $$I_{SH} = \sqrt{2qI_{BIAS}(f_H - f_L)}$$ (15) where: I<sub>SH</sub> = RMS shot noise value in amps q = charge of an electron = $1.602 \times 10^{-19}$ Coulombs I<sub>BIAS</sub> = Bias current in amps f<sub>H</sub> = Upper frequency limit in Hz $f_L$ = Lower frequency limit in Hz At room temperature, Equation 15 simplifies to: $$I_{SH} = 5.64 \times 10^{-10} \sqrt{I_{BIA S} (f_h - f_L)}$$ (16) Shot noise currents also flow in the input stage emitter dynamic resistances, $(r_{e})$ , producing input noise voltages. These voltages, along with the $r_{bb}$ , thermal noise, make up the white noise portion of $E_{N}$ , the total equivalent input noise voltage generator. #### **FLICKER NOISE** In limited bandwidth applications, flicker (1/f) noise is the most critical noise source. An op amp designer minimizes flicker noise by keeping current noise components in the input and second stages from contributing to input voltages noise. Equation 17 illustrates this relationship: $$\frac{i_n \text{ second stage}}{g_M \text{ first stage}} = e_n \text{ input}$$ (17) Another critical factor is corner frequency. For minimum noise, the current and voltage noise corner frequencies must be low; this is crucial. As shown in Figure 11, low noise corner frequencies distinguish low noise op amps from ordinary industry-standard 741 types. #### POPCORN NOISE Popcorn noise (burst noise) is a momentary change in input bias current usually occurring below 100Hz, and is caused by imperfect semiconductor surface conditions incurred during wafer processing. Minimization of this problem can be accomplished through careful surface treatment, general cleanliness, and a special three-step process known as "Triple Passivation". Op amp manufacturers face a difficult decision in dealing with popcorn noise. Through careful low noise processing, it can be significantly reduced in almost all devices; alternatively, the processing may be relaxed, and finished devices must be individually tested for this parameter. Special noise testing takes valuable labor time, adds significant amounts to manufacturing cost, and ultimately increases the price a customer has to pay. #### TOTAL NOISE CALCULATION With data sheet curves and specifications, and a knowledge of source resistance values, total input-referred noise may be calculated Figure 11. Noise Voltage Comparison Figure 12. Input Noise Voltage vs Frequency for a given application. To illustrate the method, noise information from a data sheet is reproduced in Figure 12. The first step is to determine the current and voltage noise corner frequencies so that the E<sub>N</sub> and I<sub>N</sub> terms of Equation 12 may be calculated using Equations 10 and 11. # CORNER FREQUENCY DETERMINATION In the input shot noise versus frequency curves of Figure 12, it may be seen that voltage noise (R<sub>S</sub> = 0) begins to rise at about 10Hz. Lines projected from the horizontal (white noise) portion and sloped (flicker noise) portion intersect at 6Hz, the voltage noise corner frequency (fCE). In the center curve, excluding thermal noise multiplied by $200\Omega$ is plotted as a voltage noise. Lines projected from the horizontal portion and sloped portions intersect at 60Hz, the current noise corner frequency (fci). Equations 10 and 11 also require en and in for calculation of E<sub>N</sub> and I<sub>N</sub>. To find e<sub>n</sub> and i<sub>n</sub>, use the data sheet specification a decade or more above the respective corner frequencies; in this case $e_n$ is 9.6 nV/ $\sqrt{\text{Hz}}$ (1000Hz), and $i_n$ is 0.12 pA/ $\sqrt{\text{Hz}}$ (1000Hz). #### **BANDWIDTH OF INTEREST** To be summed correctly, each of the five noise quantities must be expressed over the same bandwidth, $(f_H - f_L)$ . At this time, assume $f_H$ to be the highest frequency component that must be amplified without distortion. Note that $e_n$ , $i_n$ , corner frequencies and bandwidth are independent of actual circuit component values. When doing noise calculations for a large number of circuits using the same op amp, these numbers only have to be calculated once. # TYPICAL APPLICATION EXAMPLE Figure 13a shows a typical $\times$ 10 gain stage with a 10k $\Omega$ source resistance. In Figure 13b, the circuit is redrawn to show five noise voltage sources. To evaluate total input-referred noise, the values of each of the five sources must be determined. $$e_n = 9.6 \text{nV} / \sqrt{\text{Hz}}$$ $I_n = 0.12pA/\sqrt{Hz}$ fce = 6Hz $f_{Cl} = 60Hz$ Using Equation 14: $E_t = \sqrt{4kTR(f_H - f_L)}$ $E_{t1} = 1.28 \times 10^{10} \sqrt{(900\Omega)(100 \text{Hz})}$ $= 0.4 \mu V_{RMS}$ $E_{t2} = 1.28 \times 10^{10} \sqrt{(10k\Omega)(100Hz)}$ $= 0.128 \mu V_{RMS}$ Next, Calculate I<sub>N</sub> Using Equation 11 $$\begin{split} I_{N} &= I_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})} \\ &= 0.12 pA \sqrt{60 I_{n} \left(\frac{100 Hz}{0.01 Hz}\right) + (100 - 0.01)} \\ &= 3.066 pA_{RMS} \end{split}$$ and: $I_{N1} \cdot R_{S1} \ge 3.066 pA (900\Omega) = 0.0027 \mu V_{RMS}$ $I_{N2} \cdot R_{S2} = 3.066 pA (10 k\Omega) = 0.0306 \mu V_{BMS}$ Finally, EN from Equation 10 $$E_{N} = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ $$= 9.6 \text{nV} \sqrt{6 I_{n} \left(\frac{100 \text{Hz}}{0.01 \text{Hz}}\right) + (100 - 0.01)}$$ $$= 0.120 \mu V_{RMS}$$ Substituting in Equation 12 $$\begin{split} &E_{\text{NT}}\left(f_{\text{H}} - f_{\text{L}}\right) = \\ &\sqrt{E_{\text{N}}^2 + I_{\text{N}_1}^2 R_{\text{S}_1}^2 + (I_{\text{N}_2} R_{\text{S}_2})^2 + E_{\text{L}_1}^2} + E_{\text{L}_2}^2} \\ &= \sqrt{(0.120 \mu\text{V})^2 + (0.0027 \mu\text{V})^2 + (0.0306 \mu\text{V})^2 + (0.04 \mu\text{V})^2 + (0.128 \mu\text{V})^2} \\ &= 0.183 \mu\text{V}_{\text{RMS}} \end{split}$$ Using the factor of 6, total input-referred noise = $1.1 \mu V_{P,P}$ (0.01Hz to 100Hz). #### 741 CALCULATION EXAMPLE The preceding calculation determined total noise in a given bandwidth using a low noise op amp. To place this level of performance into perspective, a calculation using the industry-standard 741 op amp in the circuit of Figure 13 is useful. Once again the starting point is corner frequency determination, using the data sheet curves: $$f_{CE} = 200 Hz;$$ $f_{CI} = 2kHz;$ $e_n = 20nV/\sqrt{Hz};$ $i_n = 0.5pA/\sqrt{Hz}.$ Using these corner frequencies and noise magnitudes, E<sub>N</sub> and I<sub>N</sub> are calculated to be $0.88\mu V_{RMS}$ and $68\rho A_{RMS}$ , respectively. Multiplying this noise current by the source resis- AN164 tance gives terms 2 and 3 of Equation 12 as shown below. $$E_{NT} (f_H - f_L) =$$ $$\sqrt{E_N^2 + I_{N1}^2 R_{S1}^2 + I_{N2}^2 R_{S2}^2 + E_{t1}^2 + E_{t2}^2}$$ Substituting in Equation 12 = $$\sqrt{(0.88\mu\text{V})^2 + (0.061\mu\text{V})^2 + (0.68\mu\text{V})^2}$$ + $(0.4\mu\text{V})^2 + (0.128\mu\text{V})^2$ $= 1.12 \mu V_{RMS}$ Total input-referred noise = $6.7\mu V_{P-P}$ (0.01Hz to 100Hz). #### This is 5.9 times that of the low noise op amp example. The calculation examples illustrate three rules for minimizing noise in operational amplifier applications: RULE 1. Use an op amp with low corner frequencies. RULE 2. Keep source resistances as low as possible. RULE 3. Limit circuit bandwidth to signal bandwidth. #### **NOISE PERFORMANCE** This segment shall be concerned with determining the signal-to-noise characteristics and the noise figure of amplifiers. The amplifier noise is composed of thermal noise generated in the base resistance shot noise caused by the arrival of discrete charges at diode junction and 1/f noise. For simplification, these noise sources can be combined and the amplifier modeled by a noise source and a noiseless amplifier as in Figure 14. en = Amplifier's equivalent mean square noise voltage/√Hz in = Amplifier's equivalent mean square noise current/√Hz The total output noise can now be computed by Equation 8: $$e_t = (e_n^2 + i_n^2 R_S^2 + 4kTR_S)^{1/2}B^{1/2}A_{RMS}Volts$$ Assuming R<sub>S</sub> small compared to amplifier \* See Note 1. If we now compare the total output noise to the output signal, A - Es, we find the output signal-to-noise ratio. $$S/N = \frac{E_s}{(e_n^2 + i_n^2 R_S^2 + 4kTR_S)^{1/2}B1^{1/2}} (13) \qquad NF = 10 \log \frac{4kTR_S + e_n^2 + i_n^2 R_S^2}{4kTR_S} (dB)$$ The denominator of the S/N ratio is the total output noise divided by the midband gain or the equivalent input noise as shown on the NE542 specification sheet. $$E_{IN} = (e_n^2 + i_n^2 R_S^2 + 4kTR_S)\frac{1}{2}B\frac{1}{2}RMS$$ Volts (14) The S/N ratio may now be computed independently of the amplifier gain. However, the gain should be chosen to maintain linear operation of the amplifier. For example, if the input signal to the NE542 is 400 µV<sub>RMS</sub> from a source resistance of $680\Omega$ with a bandwidth of 100Hz to 10kHz, the S/N ratio becomes, in $$S/N = 20 \log \frac{400 \mu V}{0.77 \mu V} = 54.3 dB$$ An amplifier gain of 68dB yields an output signal voltage of 1V<sub>BMS</sub>. For an input signal of 10mV<sub>RMS</sub>, 40dB of gain, and 1V<sub>RMS</sub> output, the NE542 gives a S/N $$S/N = 20 \log \frac{10,000}{0.77} = 82.3dB$$ Another popular figure of merit for measuring the noise performance of an amplifier is noise figure. We first define noise factor (F) as Noise power input (Total) Thermal noise power In terms of voltage this can be expressed as: $$F = \frac{4kTR_S + (e_n^2 + i_n^2R_S^2)}{4kTR_S} = 5.34,$$ $$R_{S} = 680\Omega \tag{15}$$ The noise figure is now defined as: $$NF = 10 log F (dB)$$ NF = 10 $$\log \frac{4kTR_S + e_n^2 + i_n^2R_S^2}{4kTR_S}$$ (dB) Table 2. Spectral Voltage and Current Noise Densities | | μ <b>Α741</b> | 5534 | LF357 | NE542 | LM387 | |-------------------------------------|---------------|------|-------|-------|-------| | e <sub>n</sub> (nV/√Hz) | 40 | 4 | 12 | 7 | 9 | | i <sub>n</sub> (pA/√Hz) | 0.25 | 0.6 | 0.01 | 0.25 | 0.7 | | e <sub>n</sub> f <sub>CE</sub> (Hz) | 200 | 90 | 50 | 800 | 850 | | i <sub>n</sub> f <sub>Cl</sub> (Hz) | 1.5k | 200 | 1 | 700 | 2 | #### NOTES: - 1. The current spectral noise is omitted for the LF series since current noise levels in JFET devices are insignificant. - 2. The spectral current noise for the LM387 is relatively linear over the frequency spectrum of 100Hz to 10kHz and is not specified below 100Hz. **AN164** A noiseless amplifier will, therefore, have a noise figure of "0" dB. Although the bandwidth has been eliminated from this calculation, it is still an influencing factor on the noise figure since the value of en and in will be dependent on the bandwidth of interest. This is especially true if I/f or high frequency noise is in this bandwidth. From Figures 15 and 16 we can calculate the noise figure. For the NE542, the noise figure for 100Hz to 10Hz, 3dB bandwidth (15.7kHz equivalent noise bandwidth) and a source resistance of $5k\Omega$ is: NF = 10 log $$\left(1 + \frac{e_n^2 + i_n^2 R_S^2}{4kTR_S}\right)$$ (17) NF = 10 log $$\left(1 + \frac{(7)^2 \times 10^{-18} + (0.25)^2 \times 10^{-24} \times R_S^2}{75 \times 10^{-18}}\right)$$ $$4 \times 1.38 \times 10^{-23} \times 300^{\circ} \,\text{K} \times \text{R}_{\text{S}}$$ = 10 log = 7.27 @ $$R_S = 680\Omega$$ = 2.07 @ $$R_S = 5k\Omega$$ = 1.25 @ $$R_S = 10k\Omega$$ To this point, the discussion has been limited to flat band response and no mention of the effect of equalization networks has been made. In instances where the gain of the amplifier is changing significantly across the frequency band of interest, as is the case for NAB and RIAA equalization, the noise performance is significantly improved. The following table lists the spectral voltage and current noise densities and the respective corner frequencies for several different operational amplifiers and low noise pream- #### where IN = total current noise over a specified bandwidth. E<sub>N</sub> = total voltage noise over a specified bandwidth. Eti = thermal (Johnson) noise of the source resistance \*R<sub>S</sub> = equivalent input source (or generator) resistance. NOTE: 1. If Rs is a complex function, Zs, then this function must be calculated for the Rss mean of each bandwidth considered. For example, the input is a capacitor in parallel with a resistor; the input impedance is therefore: $$Z_{IN} = \frac{R}{1 + iwCR}$$ Therefore as the frequency varies, the absolute value of ZIN will vary and will affect the I<sub>N</sub>R<sub>S</sub>\*, input noise value. #### **GENERAL EQUATIONS** #### **Total Spectral Voltage Noise** $$E_N (f_H - f_L) = e_n \sqrt{f_{CE} I_n \left( \frac{f_H}{f_L} \right) + (f_H - f_L)}$$ (18) #### **Total Spectral Noise Current** $$I_{N}(f_{H} - f_{L}) = I_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ (19) #### Thermal $$E_t = 4 \text{ kTR } (f_H - f_L)$$ $$k = 1.38 \times 10^{-23} \text{ joules/}^{\circ}\text{K}$$ T = absolute temp in °K $$R = \Omega$$ $$f_t = 1.28 \times 10^{-10} \sqrt{R(f_H - f_L)}$$ at room temperature (20) #### Shot at Room Temperature $$I_{SH} = 5.64 \times 10^{-10} \sqrt{I_{BIAS} (f_H - f_L)}$$ (21) #### Total Noise\* ENT $$\begin{cases} f_{H} \\ = \sqrt{E_{n}^{2} + (I_{N} R_{S1})^{2} + I_{N2} R_{S2}^{2}} \\ + E_{t1}^{2} + E_{t2}^{2} \end{cases}$$ In order to determine the total noise of any device the following basic procedures can be 1. Determine the spectral voltage noise value en and the 3dB corner frequency. (If the value is not listed, but a curve given, the spectral noise value will be that value above the 3dB corner frequency on the flat portion of the curve.) ### AN164 - Determine the spectral current noise value in and the 3dB corner frequency. (The same note holds true as for the spectral voltage noise, except that the corner frequencies are generally not the same.) - 3. Determine the thermal noise of the input port source resistances by using the basic equal at room temperature of $E_T = 1.28 \times 10^{-10} \ \sqrt{R}/\sqrt{Hz}$ - 4. Using Equations 1, 2, and 4 and using Figure 1 as a basic block, we then can determine the total current and voltage noise at the input ports. - Employing Equation 5 we can then determine the total R<sub>SS</sub> voltage noise referred to the input of the amplifier. - 6. If the closed-loop gain of the system is known, then the total output noise is then $E_{Nout} = E_{Nin} \times A_{CL}$ Given: From Table 2, the NE5534 operating over the range of 10Hz to 1kHz and 1kHz to 10kHz, with $\rm R_S=10k\Omega$ : determine total input noise over each bandwidth. $$E_{N}(f_{H} - f_{L}) = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ $$I_{N}(f_{H} - f_{L}) = i_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$ (19) $$E_t = 1.28 \times 10^{-10} \sqrt{R (f_H - f_L)}$$ (20) ENT $$\begin{cases} f_{H} \\ = \sqrt{(E_{n})^{2} + (I_{N1} R_{S1})^{2} + (E_{t})^{2}} \\ f_{t} \end{cases}$$ (21) For the first band (10Hz to 1kHz): $$E_{n} = 4 \times 10^{-9} \sqrt{90 \text{ ln } (100) + (990)}$$ $$= 0.15 \mu V_{RMS}$$ $$I_{N}R_{S} = 0.6 \times 10^{-12}$$ $$\sqrt{200 \text{ ln } (100) + (990) \times (10^{4})}$$ $$E_T = 1.28 \times 10^{-8} \sqrt{990} = 0.4 \mu V_{RMS}$$ $= 0.26 \mu V_{RMS}$ $$\mathsf{E_{TH}}_{10}^{1000} = \frac{\sqrt{(\mathsf{E_N})^2 + (\mathsf{I_NR_S})^2 + \mathsf{E_T}^2}}{= 0.50 \mu \mathsf{V_{RMS}}}$$ Using the factor of 6: $f_{NOISE\ P-P} = 3.00 \mu V_{P-P}$ will never be exceeded in 99.73% of all cases. For the second band (1kHz to 10kHz): $$^*E_N = 4 \times 10^{-9} \sqrt{9000} = 0.38 \mu V_{BMS}$$ $$^{+}I_{N}R_{S} = 0.6 \times 10^{-12} \sqrt{9000 \times (10^{4})}$$ = $0.58 \mu V_{RMS}$ $$E_T = 1.28 \times 10^{-10} \sqrt{10^4 (9000)}$$ = 1.21 $\mu$ V<sub>BMS</sub> #### NOTE \* For frequencies above 1kHz only WHITE noise is a $$E_{TH} = \begin{cases} f_{10kHz} \\ = \sqrt{(0.38)^2 + (0.57)^2 + (1.21)^2 \mu V_{RMS}} \end{cases}$$ RSS $$E_{TH}$$ $= \sqrt{1.39 \mu V_{RMS}}$ $E_{THmax} = 8.34 \mu V_{P-P}$ #### CONCLUSION The designer should look at the previous application note as a reasonable approach to determine system noise levels. The variations of parameters, such as resistance values, temperature and bandwidth, are controllable by design procedure; however, the parametric variations of the monolithic op amps are controlled by the IC manufacturer. Signetics manufactures a wide variety of operational amplifiers designed to meet all contingencies. AN164 **Application Note** #### **Linear Products** #### INTRODUCTION The operational amplifier was first introduced in the early 1940s. Primary usage of these vacuum tube forerunners of the ideal gain block was in computational circuits. They were fed back in such a way as to accomplish addition, subtraction, and other mathematical functions. Expensive and extremely bulky, the operational amplifier found limited use until new technology brought about the integrated version, solving both size and cost drawbacks. Volumes upon volumes have been and could be written on the subject of op amps. In the interest of brevity, this application note will cover the basic op amp as it is defined, along with test methods and suggestive applications. Also, included is a basic coverage of the feedback theory from which all configurations can be analyzed. #### THE PERFECT AMPLIFIER The ideal operational amplifier possesses several unique characteristics. Since the device will be used as a gain block, the ideal amplifier should have infinite gain. By definition also, the gain block should have an infinite input impedance in order not to draw any power from the driving source. Additionally, the output impedance would be zero in order to supply infinite current to the load being driven. These ideal definitions are illustrated by the ideal amplifier model of Figure 1. Figure 1. Ideal Operational Amplifier Further desirable attributes would include infinite bandwidth, zero offset voltage, and complete insensitivity to temperature, power supply variations, and common-mode input signals. Keeping these parameters in mind, further contemplation produces two very powerful analysis tools. Since the input impedance is infinite, there will be no current flowing at the amplifier input nodes. In addition, when feed- back is employed, the differential input voltage reduces to zero. These two statements are used universally as beginning points for any network analysis and will be explored in detail later on. #### THE PRACTICAL AMPLIFIER Tremendous strides have been made by modern technology with respect to the ideal amplifier. Integrated circuits are coming closer and closer to the ideal gain block. In bipolar devices, for instance, input bias currents are in the pA range for FET input amplifiers while offset voltages have been reduced to less than 1mV in many cases. Any device has limitations however, and the integrated circuit is no exception. Modern op amps have both voltage and current limitations. Peak-to-peak output voltage, for instance, is generally limited to one or two base-emitter voltage drops below the supply voltage, while output current is internally limited to approximately 25mA. Other limitations such as bandwidth and slew rates are also present, although each generation of devices improves over the previous one. #### **DEFINITION OF TERMS** Earlier, the ideal operational amplifier was defined. No circuit is ideal, of course, so practical realizations contain some sources of error. Most sources of error are very small and therefore can usually be ignored. It should be noted that some applications require special attention to specific sources of error. Before the internal circuitry of the op amp is further explored, it would be beneficial to define those parameters commonly referenced. #### INPUT OFFSET VOLTAGE Ideal amplifiers produce 0V out for 0V input. But, since the practical case is not perfect, a small DC voltage will appear at the output, even though no differential voltage is applied. This DC voltage is called the input offset voltage, with the majority of its magnitude being generated by the differential input stage pictured in Figure 2. An operational amplifier's performance is, in large part, dependent upon the first stage. It is the very high gain of the first stage that amplifies small signal levels to drive remaining circuitry. Coincidentally, the input current, a function of beta, must be as small as possible. Collector current levels are thus made very low in the input stage in order to gain low bias currents. It is this input stage which also determines DC parameters such as offset voltage, since the amplified output of this stage is of sufficient voltage levels to eclipse most subsequent error terms added by the remaining circuitry. Under balanced conditions, the collector currents of Q1 and Q2 are perfectly matched, hence we may say: $$E_{OS} = I_{C2}R_{L} - I_{C1}R_{L} = 0$$ (1) In practice, small differences in geometries of the base-emitter regions of Q1 and Q2 will cause $E_{\rm OS}$ not to equal 0. Thus, for balance to be restored, a small DC voltage must be added to one $V_{\rm BF}$ or $$V_{OS} = V_{BE}1 - V_{BE}2 \tag{2}$$ where the VBE of the transistor is found by $$V_{BE} = \frac{kT}{q} I_n \left( \frac{I_E}{I_s} \right)$$ (3) Reference is made to the input when talking of offset voltage. Thus, the classic definition of input offset voltage is 'that differential DC AN165 voltage required between inputs of an amplifier to force its output to zero volts.' Offset voltage becomes a very useful quantity for the designer because many other sources of error can be expressed in terms of V<sub>OS</sub>. For instance, the error contribution of input bias current can be expressed as offset voltages appearing across the input resistors. #### INPUT OFFSET VOLTAGE DRIFT Another related parameter to offset voltage is $V_{OS}$ drift with temperature. Present-day amplifiers usually possess $V_{OS}$ drift levels in the range of $5\mu V'^{\circ}C$ to $40\mu V'^{\circ}C$ . The magnitude of $V_{OS}$ drift is directly related to the initial offset voltage at room temperature. Amplifiers exhibiting larger initial offset voltages will also possess higher drift rates with temperature. A rule of thumb often applied is that the drift per $^{\circ}C$ will be $3.3\mu V$ for each millivolt of initial offset. Thus, for tighter control of thermal drift, a low offset amplifier would be selected. INPUT BIAS CURRENT Referring to Figure 3, it is apparent that the input pins of this op amp are base inputs. They must, therefore, possess a DC current path to ground in order for the input to function. Input bias current, then, is 'the DC current required by the inputs of the amplifier to properly drive the first stage.' The magnitude of I<sub>BIAS</sub> is calculated as the average of both currents flowing into the inputs and is calculated from $$I_{B} = \frac{I_{1} + I_{2}}{2} \tag{4}$$ Bias current requirements are made as small as possible by using high beta input transistors and very low collector currents in the first stage. The trade-off for bias current is lower stage gain due to low collector current levels and lower slew rates. The effect upon slew rate is covered in detail under the compensation section. #### INPUT OFFSET CURRENT The ideal case of the differential amplifier and its associated bias current does not possess an input offset current. Circuit realizations always have a small difference in bias currents from one input to the other, however. This difference is called the input offset current. Actual magnitudes of offset current are usually at least an order of magnitude below the bias current. For many applications this offset may be ignored but very high gain, high input impedance amplifiers should possess as little $l_{\rm OS}$ as possible because the difference in currents flowing across large impedances develops substantial offset voltages. Output voltage offset due to $l_{\rm OS}$ can be calculated by $$V_{OUT} = A_{CI}(I_{OS}R_S)$$ (5) Hence, high gain and high input impedances magnify directly to the output, the error created by offset current. Circuits capable of nulling the input voltage and current errors are available and will be covered later in this chapter. ## INPUT OFFSET CURRENT Of considerable importance is the temperature coefficient of input offset current. Even though the effects of offset are nulled at room temperature, the output will drift due to changes in offset current over temperature. Many popular models now include a typical specification for $l_{OS}$ drift with values ranging in the 0.5nA/°C area. Obviously, those applications requiring low input offset currents also require low drift with temperature. #### INPUT IMPEDANCE Differential and common-mode impedances looking into the input are often specified for integrated op amps. The differential impedance is the total resistance looking from one input to the other, while common-mode is the common impedance as measured to ground. Differential impedances are calculated by measuring the change of bias current caused by a change in the input voltage. #### **COMMON-MODE RANGE** All input structures have limitations as to the range of voltages over which they will operate properly. This range of voltages impressed upon both inputs which will not cause the output to misbehave is called the common-mode range. Most amplifiers possess common-mode ranges of $\pm\,12V$ with supplies of $\pm\,15V$ . ## COMMON-MODE REJECTION RATIO The ideal operational amplifier should have no gain for an input signal common to both inputs. Practical amplifiers do have some gain to common-mode signals. The classic definition for common-mode rejection ratio of an amplifier is the ratio of the differential signal gain to the common-mode signal gain expressed in dB as shown in equation 6a. CMRR(dB) = 20 $$log \frac{e_O/e_I}{e_O/e_{CM}}$$ (6a) The measurement CMRR as in 6a requires 2 sets of measurements. However, note that if $e_0$ in equation 6a is held constant, CMRR becomes: CMRR(dB) = 20 log $$\frac{e_{CM}}{g_{c}}$$ (6b) A new alternate definition of CMRR based on 6b is the ratio of the change of input offset voltage to the input common-mode voltage change producing it. Figure 4 illustrates the application of the equivalent common-mode error generator to the voltage-follower circuit. The gain of the voltage-follower with error contributions caused by both finite gain and finite common-mode rejection ratio is shown in equation 7. $$\frac{\Theta_{O}}{\Theta_{O}} = \frac{1 \pm 1/\text{CMRR}}{1 + 1/\Delta} \tag{7}$$ where A equals open-loop gain and is frequency-dependent. #### **AC PARAMETERS** Parameter definition has, up to this point, been dealing primarily with DC quantities of voltages currents, etc. Several important AC, or frequency-dependent parameters will now be discussed. An ideal gain block was defined earlier as one which would provide infinite gain and bandwidth. Real circuits approximate infinite open-loop gain with low frequency gains in excess of 100dB. The very high gains achieved with present designs are possible only by cascading stages. Although providing very high AN165 open-loop gain, the cascading of stages results in the need for frequency compensation in closed-loop configurations and reduces the open-loop. #### LARGE-SIGNAL BANDWIDTH The large-signal or power bandwidth of an amplifier refers to its ability to provide its maximum output voltage swing with increasing frequency. At some frequency the output will become slew rate limited and the output will begin to degrade. This point is defined by $$f_{PL} = \frac{\text{Slew Rate}}{2\pi \cdot \text{Equit}}$$ (8) where $f_{PL}$ is the upper power bandwidth frequency and $E_{OUT}$ is the peak output swing of the amplifier. #### **SLEW RATE** The maximum rate of change of the output in response to a step input signal is termed slew rate. Deviation from the ideal is caused by the limitation in frequency response of the amplifier stages and the phase compensation technique used. Summing node and amplifier output capacitances must be kept to a mini- mum to guarantee getting the maximum slew rate of the operational amplifier. Circuit board layout must also be of high frequency quality. Power supplies should be adequately bypassed at the pins, with both low and high frequency components, to avoid possible ringing. A selection of a proper capacitor in parallel with the feedback resistor may be necessary. Too small a value could result in excessive ringing and too large a value will decrease frequency response. In general, the worst case slew rate is in the unity gain noninverting mode (see Figure 5a). Specifications of slew rate should always reflect this worst case condition with the maximum required compensation network. #### FREQUENCY RESPONSE Distributed capacitances and transit times in semiconductors cause an upper frequency limit or pole for each gain stage. Monolithic PNP transistors, used for level shifting, possess poor upper frequency characteristics. Cascaded gain stages, used to approach the highest gain, subtract from the maximum frequency response. As shown in Figure 6, the open-loop frequency response of the op amps shown crosses unity gain at approximately 10MHz. Closed-loop response is un- Figure 6. Open-Loop Voltage Gain as a Function of Frequency stable without compensation, however, so typical unity gain frequencies are readjusted by the effects of phase compensation, in this case 1MHz. From Figure 6, it is also apparent that an amplifier has a trade-off between gain and bandwidth. Higher gains are achieved at the expense of bandwidth. This trade-off is a constant figure called the gain bandwidth product. Figure 5. Amplifier Slew Rate Limitations NOTE: All resistor values are in ohms. Figure 8. Circuit Diagram Used for Average Bias Current Measurement ### **AN165** AN165 #### **TEST METHODS** Product testing of integrated circuits uses automatic test equipment. Large computer-controlled test decks test all data sheet limits in a matter of milliseconds. Each parameter is tested in a specific circuit configuration defined by the test hardware. A typical simplified op amp test configuration is depicted by Figure 9. Units may be classed in several categories according to selected parameters. Even failures may be classified categorically, depending upon their mode of failure. Figures 7, 8, 10 and 11 illustrate the general test setups commonly used to measure CMRR, average bias current, offset voltage and current, and open-loop gain, respectively. In general, the following parameters are tested under the following conditions. #### **COMMON-MODE REJECTION** The test setup for CMRR is given in Figure 7. Resistor values are chosen to provide sufficient sensitivity and accuracy for the device type being tested and the voltage measuring equipment being used. The positive common-mode input voltage within the range $V_{CM1}$ is algebraically subtracted from all supply voltages and from $V_O$ . Then $V_1$ is measured $(V_{11})$ . The most negative common-mode voltage within the range, $V_{CM2}$ , is then subtracted from all the supply voltages and $V_O$ , and $V_1$ is again measured $(V_{12})$ . Then CMRR = $$(R1 + R2)/R1(V_{CM1} - V_{CM2})/V_{11} - V_{12}$$ (9 This operation is equivalent to swinging both inputs over the full common-mode range, and holding the output voltage constant, but it makes the V<sub>1</sub> measurement much simpler. #### **BIAS CURRENT** Bias current is measured in the configuration of Figure 8. With switches at position 1 and $V_O = 0V$ , measure $V_{11}$ . Move switches to position 2 and again measure $V_{12}$ . Calculate $I_{BIAS}$ (average), by $$I_{B1} = \frac{R1}{R1 + R2} \left( \frac{V1}{R3} \right) \tag{10a}$$ $$I_{B2} = \frac{R1}{R1 + R2} \left( \frac{V1}{R3} \right)$$ (10b) $$I_{BiAS}(avg) = \frac{I_{B1} + I_{B2}}{2} = \frac{R1}{R1 + R2} \frac{V_{11} - V_{12}}{2R3}$$ (100) #### OFFSET VOLTAGE Figure 10 is used for both offset voltage and current. With $V_{O}$ at 0V and the switches selecting the source impedance of $100\Omega$ , the offset voltage is measured at $V_{1}$ and is equal to $$V_{OS} = \frac{R1V_1}{R1 + R2}$$ (11) #### **OFFSET CURRENT** Offset current is measured by calculation of offset voltage change with a change in source impedance. With switches in position 1, measure V<sub>12</sub>. Calculate the contribution of log by $$I_{OS} = \frac{V_{12} - V_{1}}{P_{2}} \tag{12}$$ #### SIGNAL GAIN The signal gain of operational amplifiers is most commonly specified for the full output swing. This is referred to as large signal voltage gain and can be measured by the circuit of Figure 11. Usually specified under a specific load determined by $R_L$ , a signal equal to the maximum swing of the output voltage is applied to $V_O$ in both positive and negative directions. $V_{11}$ and $V_{12}$ are measured values of $V_1$ and $V_O = maximum$ positive and maximum negative signals, respectively. The gain of the device under test then becomes $$A_{VO} = \left(\frac{R1 + R2}{R1}\right) \left(\frac{V_{O1} - V_{O2}}{V_{11} - V_{12}}\right)$$ (13) #### SLEW RATE Many other parameters are checked automatically by similar means. Only the most important ones have been covered here. Of great interest to the designer are other parameters which do not necessarily carry minimum or maximum limits. One such parameter is slew rate. The configuration used to measure slew rate depends upon the intended application. Worst case conditions arise in the unity gain non-inverting mode. Figure 12 shows a typical bench setup for measuring the response of the output to a step input. The input step frequency should be of a frequency low enough for the output of the op amp to have sufficient time to slew from limit to limit. In addition, V<sub>IN</sub> must be less than absolute maximum input voltage and the waveform should have good rise and fall times. The slew rate is then calculated from the slope of the output voltage versus time or $$SR = \frac{\Delta V_{OUT}}{\Delta T} \text{ in } V/\mu s$$ (14) #### OP AMP CURVE TRACER Two of the most important parameters of linear integrated circuits having differential inputs are voltage gain and input offset voltage. These parameters may be read directly from a plot of the transfer characteristic of the device. This memo will describe a very simple curve tracer which, when used with an oscilloscope, will display the transfer characteristic of most Signetics linear devices. Figure 13 shows the transfer characteristics of a typical linear device, the Signetics NE531. Note that the unit saturates at approximately +12V and -12V and exhibits a linear transfer characteristic between -10V and +10V. From the slope of this linear portion of the transfer characteristic, and from the point and +10V where it crosses the E<sub>IN</sub> axis, the voltage gain and offset voltage may be determined. It can be seen that the voltage gain of the device under test, (DUT), is 50,000 and its input offset voltage is 1.0mV. A simple circuit to display the curves of Figure 13 on an oscilloscope is shown in Figure 14. A 60Hz, 44V<sub>P.P</sub> sinewave is applied to the horizontal input of oscilloscope and an attenuated version of the sinewave is applied to the input of the DUT. The output of the DUT drives the vertical input of the scope. For providing V+ and V- to the DUT, the tester uses two simple adjustable regulators, both current-limited at 25mA. Input drive to the DUT may be selected by means of S-2 as shown. To use the curve tracer, first preset the V+ and V- supplies with an accurate meter. The supply voltages are somewhat dependent on AC line regulation and should be checked periodically. The horizontal gain of the scope may be set to give a convenient readout of the peak-to-peak DUT input signal corresponding to the setting of S-2. As some devices have two outputs, a second output line (vertical 2) has been provided for these devices. The transfer function of such devices will be inverted to that of Figure 13. Simplicity and low cost are the two major attributes of this tester. It is not intended to perform highly rigorous tests for all devices. It is, however, a reasonably accurate means of determining the gains and offset voltages of most amplifiers. It will, in addition, indicate the transfer curves of comparators and sense amplifiers with equivalent accuracies. #### **AMPLIFIER DESIGN** Linear operational amplifier ICs were introduced soon after the appearance of the first digital integrated circuits. The performance of these early devices, however, left much to be desired until the introduction of the 709 device. Even with its lack of short-circuit protection and its complicated compensation requirements, the 709 gained real acceptance for the IC op amp. The 709 was designed using a three-stage approach requiring both input and output stage compensation. In addition, the output stage was not short-circuit proof and the input stage latched-up under certain conditions, requiring external protection. **AN165** Much better designs soon were introduced. Among the contenders were the 741, 748, 101, and 107 devices. All were general purpose devices with single capacitor compensation, (some were internally-compensated), and all heralded input and output overstress protection. The basic design has two gain stages. By rolling off the frequency response of one of these (the second stage), so that the overall gain is unity at a frequency below the point where excess phase becomes significant, the device can be stabilized for all feedback configurations. Further, by making the first stage a voltage-to-current converter, with a small g<sub>M</sub> and the second stage a current-to-voltage converter with a high r<sub>M</sub>, the second stage can be rolled off at 6dB octave with a small value capacitor in the order of 30pF, which can then be built into the device itself. This concept is shown in Figure 15 The frequency and phase response of the PNP devices in the first stage dictate a roll-off in the second stage to give a loop gain of unity at about 1.0MHz. For the unity gain feedback configuration, this implies an open-loop gain of unity at this frequency. The capacitor $C_{\rm C}$ controls this parameter by looking much smaller than $r_{\rm M}$ at frequencies above a few cycles, giving a clean 6dB/octave roll-off over 5 decades. The overall gain at frequencies where the impedance of $C_{\text{C}}$ dominates $r_{\text{m}}$ is given by $$A_{V(\omega)} = \frac{qI_{S1}}{4kT} \cdot \frac{1}{\omega C_C}$$ (15) Substituting the value given, we find that a capacitance of $C_{\rm C}=30 {\rm pF}$ gives a unity gain frequency of about 1.0MHz. First-stage large signal current also defines the slew rate for a specific compensation technique. It is this current which must charge and discharge the $C_{\mathbb{C}}$ by the expression $$SR = \frac{dV}{dT} = \frac{I_{LS}}{C_C}$$ (16) where I<sub>LS</sub> is the largest signal current of the input stage. Obviously, the slew rate can be improved by increasing the first-stage collector current. This would, however, reflect directly upon the bias current by increasing it. Two serious limitations, then, of these devices for diverse applications are input bias current and slew rate. Both may be overcome with small changes of the input structure to yield higher performance devices. Reducing the input bias current becomes a matter of raising the transistor beta of the first stage. Several current designs boasting very low input currents use what is termed super beta input devices. These transistors have betas of 1,500 to 7,000. Bias currents under 2nA can be achieved in this way. Even though the B<sub>VCEO</sub> of such transistors can be as low as 1V, the lower breakdowns are accounted for in the input stage by rearranging the bias technique. Bandwidths and slew rates suffer only slightly as a result of the lower current levels. The second limitation of 741 devices is slew rate. As previously mentioned, the rate of change is dictated by the compensation capacitance as charged by the large signal current of the first stage. By altering the large signal $g_M$ of the first stage as depicted by Figure 18, the slew rate can be dramatically increased. The additional current supplied during large signal swings by current source $I_4$ causes the first-stage transfer function to change as shown in Figure 19. The compensation capacitor is returned to the output of the NE531 structure because the output driving source must be capable of supplying the increased current to charge the capacitor. Large-signal bandwidths with this input structure will be essentially the same as the small-signal response. Full bandwidth possibilities of this configuration are still limited by the beta and f<sub>1</sub> of the lateral PNP devices used for collector loads in the first stage. Even so, the slew rate of the NE531 and NE538 is a factor of 40 better than general purpose devices. # AN166 Basic Feedback Theory Application Note #### **Linear Products** #### **BASIC FEEDBACK THEORY** In AN165, the ideal op amp was defined. The ideal parameters are never fully realized but they present a very convenient method for the preliminary analysis of circuitry. So important are these ideal definitions that they are repeated here. The ideal amplifier possesses - 1. Infinite gain - 2. Infinite input impedance - 3. Infinite bandwidth - 4. Zero output impedance From these definitions two important theorems are developed. - No current flows into or out of the input terminals. - When negative feedback is applied, the differential input voltage is reduced to zero. Keeping these rules in mind, the basic concept of feedback can be explored. #### **VOLTAGE-FOLLOWER** Perhaps the most often used and simplest circuit is that of a voltage-follower. The circuit of Figure 1 illustrates the simplicity. Figure 1. Voltage-Follower Applying the zero differential input theorem, the voltages of Pins 2 and 3 are equal, and since Pins 2 and 6 are tied together, their voltage is equal; hence, $E_{\rm OUT}=E_{\rm IN}$ . Trivial to analyze, the circuit nevertheless does illustrate the power of the zero differential voltage theorem. Because the input impedance is multiplied and the output impedance divided by the loop gain, the voltage-follower is extremely useful for buffering voltage sources and for impedance transformation. The basic configuration in Figure 1 has a gain of 1 with extremely high input impedance. Setting the feedback resistor equal to the source impedance will cancel the effects of bias current if desired. However, for most applications, a direct connection from output to input will suffice. Errors arise from offset voltage, common-mode re- jection ratio, and gain. The circuit can be used with any op amp with the required unity gain compensation, if it is required. ### NON-INVERTING AMPLIFIER Only slightly more complicated is the non-inverting amplifier of Figure 2. The voltage appearing at the inverting input is defined by $$E_2 = \frac{E_{OUT} \cdot R_{IN}}{R_E + R_{IN}}$$ (1a) Since the differential voltage is zero, $E_2 = E_S$ , and the output voltage becomes $$E_{OUT} = E_S \left( 1 + \frac{R_F}{R_{IN}} \right)$$ (1b) It should be noted that as long as the gain of the closed-loop is small compared to openloop gain, the output will be accurate, but as the closed-loop gain approaches the openloop value more error will be introduced. The signal source is shown in Figure 2 in series with a resistor equal in size to the parallel combination of $R_{\rm IN}$ and $R_{\rm F}$ . This is desirable because the voltage drops due to bias currents to the inputs are equal and cancel out even over temperature. Thus overall performance is much improved. The amplifier does not phase-invert and possesses high input impedance. Again the impedances of the two inputs should be equal to reduce offsets due to bias currents. #### **INVERTING AMPLIFIER** By slightly rearranging the circuit of Figure 2, the non-inverting amplifier is changed to an inverting amplifier. The circuit gain is found by applying both theorems; hence, the voltage at the inverting input is 0 and no current flows into the input. Thus the following relationships hold: $$\frac{E_S}{R_{IN}} + \frac{E_O}{R_E} = 0 \tag{2a}$$ Solving for the output Eo $$E_{O} = -E_{S} \frac{R_{F}}{R_{IN}}$$ (2b) As opposed to the non-inverting circuits the input impedance of the inverting amplifier is not infinite but becomes essentially equal to $R_{\rm IN}$ . This circuit has found widespread acceptance because of the ease with which input impedance and gain can be controlled to advantage, as in the case of the summing amplifier. With the inverting amplifier of Figure 3, the gain can be set to any desired value defined by $\hat{R}$ divided by $\hat{R}_{IN}$ . Input impedance is defined by the value of $\hat{R}_{IN}$ and $\hat{R}$ should equal the parallel combination of $\hat{R}_{IN}$ and $\hat{R}$ to cancel the effect of bias current. Offset voltage, offset current, and gain contribute most of the errors. The ground may be set anywhere within the common-mode range and any op amp will provide satisfactory response. # CURRENT-TO-VOLTAGE CONVERTER The transfer function of the current-to-voltage converter is $$V_{OUT} = I_{IN} R_1 \tag{3}$$ ### **Basic Feedback Theory** AN166 Evaluation of the circuit depends upon the virtual ground theorem developed earlier. The current flowing into the input must be the same as that flowing across R1, hence, the output voltage is the IR drop of R1. Limitations, of course, are output saturation voltage and output current capability. The inputs may be biased anywhere within the common-mode range. #### **DIFFERENTIAL AMPLIFIER** This circuit of Figure 5 has a gain with respect to differential signals of R2/R1. The common-mode rejection is dominated by the accuracy of the resistors. Other errors arise from the offset voltage, input offset current, gain and common-mode rejection. The circuit can be used with any op amp discussed in this chapter with the proper compensation. inverting amplifier. The output is the sum of the input voltages, each being weighed by R<sub>F</sub>/R<sub>IN</sub>. The value of R4 may be chosen to cancel the effects of bias current and is selected equal to the parallel combination of R<sub>F</sub> and all the Figure 4. Current-to-Voltage Converter #### INTEGRATOR Integration can be performed with a variation of the inverting amplifier by replacing the feedback resistor with a capacitance. The transfer function is defined by $$V_{OUT} = -\frac{1}{RC} \int_{0}^{t} V_{IN} dt$$ (4) The gain of the circuit falls at 6dB per octave over the range in which strays and leakages #### DIFFERENTIATOR The differentiator of Figure 8 is another variation of the inverting amplifier. The gain increases at 6dB per octave until it intersects the amplifier open-loop gain, then decreases because of the amplifier bandwidth. This characteristic can lead to instability and high frequency noise sensitivity. A more practical circuit is shown in Figure 9. The gain has been reduced by R3 and the high frequency gain reduced by C2, allowing better phase control and less high frequency noise. Compensation should be for unity gain. #### COMPENSATION Present-day operational amplifiers are comprised of multiple stages, each of which has a 3dB point or pole associated with it. Referring to Figure 10, the 3dB breakpoints of a twostage amplifier are approximated by the Bode ### Basic Feedback Theory AN166 As with any feedback loop, the op amp must be protected from phase shifts in excess of 360°. A steady 180° phase shift is developed by the amplifier from output to inverting input. In addition, the sum of all additional shifts due to amplifier poles or feedback component poles will cause the necessary additional 180° to sustain oscillation if the gain of the amplifier is greater than one for the frequency at which the 180° phase shift is reached. By adding poles and zeros to the amplifier response externally, the phase shift can be controlled to insure stability. Many op amps now include internal compensation. These are single capacitors of 30pF, typically, and the amplifier will remain stable for all gains. However, since they are unconditionally stable, the compensation is larger than required for most applications. The resultant loss of bandwidth and slew rate may be acceptable in the general case, but selection of an externally-compensated device can add a great deal to the amplifier response if the compensation is handled properly. In order to fully develop the point at which instability occurs, a fuller understanding of phase response is necessary. The diagram of Figure 11 depicts the phase shift of a single pole. Note that at the pole position the phase shift is 45° and that phase shift becomes 0° for a decade below the pole and -90° for a decade above the pole location. This is a Bode approximation which possesses a 5.7° error at 0° and 90°, but this error is usually considered small enough to be ignored. The single pole produces a maximum of 90° phase shift and also produces a frequency roll-off of 20dB per decade. The addition of the second pole of Figure 12 produces an additional 90° phase shift and increases the roll-off slope to -40dB per decade. Figure 11. Single-Pole Amplitude and Phase Response At this point, phase shift could exceed $180^{\circ}$ because unity gain is reached, causing stability. For gain levels equal to A1 or $1/\beta$ , the phase shift is only $90^{\circ}$ and the amplifier is stable. However, the gain of A2 the phase shift is $180^{\circ}$ and the loop is unstable. Gains in between A1 and A2 are marginally stable. However, as shown in Figure 13, the phase shift as it approaches 180° causes increasing frequency peaking and overshoot until sustained oscillations occur. It is generally accepted in the interest of minimized frequency peaking to limit the phase shift of the amplifier to 135° or a phase margin of 45°. At this margin the second-order response of the system is critically damped and oscillation is prevented. Referring to Figure 14, the required compensation can be determined. Given the open-loop response of the amplifier, the desired gain is plotted until it intercepts the open-loop curve as shown. The phase shift for minimum peaking is 135°. Remembering that phase shift is 45° at the frequency pole, the example of Figure 14 will be unstable at gains less than 20dB where phase shift exceeds 180°, and will possess excessive overshoot and ringing at gains lss than 60dB where phase shift exceeds 135°. Thus, the desired compensation will move the second pole of the amplifier out in frequency until the closed-loop gain intersects the open-loop response before the second break of the amplifier occurs. Selecting only enough compensation to do the job assures the maximum ### Basic Feedback Theory **AN166** bandwidths and slew rates of the amplifier. Additional in-depth information on compensation can be found in the reference material. # FEED-FORWARD COMPENSATION External compensation has been shown to improve amplifier bandwidth over internal compensation in the preceding section. Additional bandwidth can be realized if feed-forward compensation is used. Bandwidth is limited in monolithic design by the poor frequency response of the PNP level shifters of the first stage. The concept of feed-forward compensation bypasses the input stage at high frequencies driving the higher frequency second stage directly as pictured by Figure 15. The Bode plot of Figure 16 shows the additional response added by the feed-forward technique. The response of the original amplifier requires less compensation at lower frequencies allowing an order of magnitude improvement in bandwidth. Standard compensation and feed-forward are both plotted to illustrate the bandwidth improvement. Unfortunately, the use of feed-forward compensation is restricted to the inverting amplifier mode. #### REFERENCES OPERATIONAL AMPLIFIERS-Design & Applications, Jerald Graeme and Gene Tobey, McGraw Hill Book Company. # LM124/224/324/A\*/ SA534/LM2902 Low Power Quad Op Amps **Product Specification** #### **Linear Products** #### DESCRIPTION The LM124/SA534/LM2902 series consists of four independent, high-gain, internally frequency-compensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages. #### **UNIQUE FEATURES** In the linear mode, the input commonmode voltage range includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage. The unity gain cross frequency and the input bias current ACC are temperaturecompensated. #### **FEATURES** - Internally frequency-compensated for unity gain - Large DC voltage gain 100dB - Wide bandwidth (unity gain) -1MHz (temperature-compensated) - Wide power supply range Single supply — $3V_{DC}$ to $30V_{DC}$ or dual supplies — ± 1.5V<sub>DC</sub> to ± 15V<sub>DC</sub> - Very low supply current drain -essentially independent of supply voltage (1mW/op amp at +5VDC) - Low input biasing current -45nA<sub>DC</sub> (temperaturecompensated) - Low input offset voltage -2mV<sub>DC</sub> and offset current -5nA<sub>DC</sub> - Differential input voltage range equal to the power supply voltage - Large output voltage 0V<sub>DC</sub> to $V\pm 1.5 V_{DC}$ swing #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | -55°C to +125°C | LM124N | | 14-Pin Ceramic DIP | -55°C to +125°C | LM124F | | 14-Pin Plastic DIP | -25°C to +85°C | LM224N | | 14-Pin Ceramic DIP | -25°C to +85°C | LM224F | | 14-Pin Plastic DIP | 0 to +70°C | LM324N | | 14-Pin Ceramic DIP | 0 to +70°C | LM324F | | 14-Pin Plastic SO | 0 to +70°C | LM324D | | 14-Pin Plastic DIP | -40°C to +85°C | SA534N | | 14-Pin Ceramic DIP | -40°C to +85°C | SA534F | | 14-Pin Plastic SO | -40°C to +85°C | SA534D | | 14-Pin Plastic SO | -40°C to +85°C | LM2902D | | 14-Pin Plastic DIP | -40°C to +85°C | LM2902N | <sup>\*</sup>Please contact your local Sales Office or factory for information on the LM324A offered in 14-Pin Plastic DIP or SO. Linear Products Product Specification ### Low Power Quad Op Amps ### LM124/224/324/A /SA534/LM2902 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------| | V <sub>CC</sub> | Supply voltage | 32 or ±16 | V <sub>DC</sub> | | V <sub>IN</sub> | Differential input voltage | 32 | $V_{DC}$ | | V <sub>IN</sub> | Input voltage | -0.3 to +32 | V <sub>DC</sub> | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>N package<br>F package<br>D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | | Output short-circuit to GND 1<br>amplifier <sup>2</sup><br>V <sub>CC</sub> < 15V <sub>DC</sub> and T <sub>A</sub> = 25°C | Continuous | | | V <sub>IN</sub> | Input current (V <sub>IN</sub> < -0.3V) <sup>3</sup> | 50 | mA | | T <sub>A</sub> | Operating ambient temperature range<br>LM324<br>LM224<br>SA534/LM2902<br>LM124 | 0 to +70<br>-25 to +85<br>-40 to +85<br>-55 to +125 | ဂံဂံဂံ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: 1. Derate above 25°C, at the following rates: F package at 9.5mW/°C N package at 11.4mW/°C D package at 8.3mW/°C - 2. Short-circuits from the output to V<sub>CC</sub> + can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA, independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of +15V<sub>DC</sub> continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. - The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output, so no loading change exists on the input lines. #### DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | LM | 1124/LN | <b>1</b> 224 | LM | 534/<br>2 | UNIT | | |-------------------|----------------------------------------|-----------------------------------------------------------------------|-----|----------|----------------|-----|-----------|----------------|-------------------------------------------------------| | | | | Min | Тур | Max | Min | Тур | Max | mV<br>mV<br>μV/°C<br>nA<br>pA/°C<br>nA<br>nA<br>pA/°C | | V <sub>OS</sub> | Offset voltage <sup>1</sup> | $R_S = 0\Omega$<br>$R_S = 0\Omega$ , over temp. | | ± 2 | ± 5<br>± 7 | | ± 2 | ± 7<br>± 9 | | | Vos | Drift | $R_S = 0\Omega$ | | 7 | | | 7 | | μV/°C | | I <sub>BIAS</sub> | Input current <sup>2</sup> | $l_{IN}(+)$ or $l_{IN}(-)$<br>$l_{IN}(+)$ or $l_{IN}(-)$ , over temp. | | 45<br>40 | 150<br>300 | | 45<br>40 | 250<br>500 | nA | | I <sub>B</sub> | Drift | Over temp. | | 50 | | | 50 | | pA/°C | | los | Offset current | $l_{IN}(+) - l_{IN}(-)$<br>$l_{IN}(+0 - l_{IN}(-)$ , over temp. | | ± 3 | ± 30<br>± 100 | | ± 5 | ± 50<br>± 150 | | | los | Drift | Over temp. | | 10 | | | 10 | | pA/°C | | V <sub>CM</sub> | Common-mode voltage range <sup>3</sup> | $V_{CC} = 30V$<br>$V_{CC} = 30V$ , over temp. | 0 | | V± 1.5<br>V± 2 | 0 | | V± 1.5<br>V± 2 | - | | CMRR | Common-mode rejection ratio | V <sub>CC</sub> = 30V | 70 | 85 | | 65 | 70 | | dB | Linear Products Product Specification ### Low Power Quad Op Amps ### LM124/224/324/A /SA534/LM2902 #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25$ °C, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | LM124/LM224 | | | LM324/SA534/<br>LM2902 | | | UNIT | |---------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-----------------|------------------------|------|-----------------|--------| | | | | Min | Тур | Max | Min | Тур | Max | | | V <sub>OUT</sub> | Output voltage swing | $R_L = 2k\Omega$ , $V_{CC} = +30V$ , over temp. | 26 | | | 26 | | | V | | V <sub>OH</sub> | Output voltage high | $R_L \le 10k\Omega$ , over temp. | 27 | 28 | | 27 | 28 | | V | | V <sub>OL</sub> | Output voltage low | $R_L \le 10 k\Omega$ , $V_{CC} = 5V$ , over temp. | | 5 | 20 | | 5 | 20 | mV | | Icc | Supply current | $R_L = \infty$ , $V_{CC} = 30V$ ,<br>over temp.<br>$R_L = \infty$ , on all op amps, | | 1.5 | 3 | | 1.5 | 3 | mA | | | | over temp. | | 0.7 | 1.2 | | 0.7 | 1.2 | mA | | A <sub>VOL</sub> Large-signal voltage | Large-signal voltage gain | $V_{CC} = +15V$ (for large $V_O$ swing) $R_L \ge 2k\Omega$ $V_{CC} = +15V$ | 50 | 100 | | 25 | 100 | | V/mV | | | | (for large $V_O$ swing),<br>$R_L \ge 2k\Omega$ , over temp. | 25 | | | 15 | | | V/mV | | | Amplifier-to-amplifier coupling <sup>5</sup> | f = 1kHz to 20kHz,<br>input referred | | -120 | | | -120 | | dB | | PSRR | Power supply rejection ratio | R <sub>S</sub> ≤ 0Ω | 65 | 100 | | 65 | 100 | | dB | | Гоит | Output current source | $V_{IN}$ + = +1 $V_{DC}$ , $V_{IN}$ - = 0 $V_{DC}$ , $V_{CC}$ = 15 $V_{DC}$ | 20 | 40 | | 20 | 40 | | mA | | | sink | $V_{IN}^{+} = + 1V_{DC}, V_{IN}^{-} = 0V_{DC},$<br>$V_{CC} = 15V_{DC}, \text{ over temp.}$<br>$V_{IN}^{-} = + 1V_{DC}, V_{IN}^{+} = 0V_{DC},$ | 10 | 20 | | 10 | 20 | | mA | | | Sirik | $V_{IN} = 15V_{DC}$ , $V_{IN} = 0V_{DC}$ , $V_{IN} = 15V_{DC}$ | 10 | 20 | - | 10 | 20 | | mA | | | | $V_{CC} = 15V_{DC}$ , over temp.<br>$V_{IN} + = 0V_{DC}$ , $V_{IN} - = +1V_{DC}$ , | 5 | 8 | | 5 | 8 | | mA | | | | V <sub>O</sub> = 200mV | 12 | 50 | | 12 | 50 | | μΑ | | Isc | Short-circuit current <sup>4</sup> | | 10 | 40 | 60 | 10 | 40 | 60 | mA | | V <sub>DIFF</sub> | Differential input voltage <sup>3</sup> | | | | V <sub>CC</sub> | | | V <sub>CC</sub> | ļ | | GBW | Unity gain bandwidth | T <sub>A</sub> = 25°C | | 1 | | <u> </u> | 1 | | MHz | | SR | Slew rate | T <sub>A</sub> = 25°C | | 0.3 | | <u> </u> | 0.3 | | V/μs | | $V_{NOISE}$ | Input noise voltage | $T_A = 25$ °C, $f = 1$ kHz | | 40 | | | 40 | | nV/√Hz | #### NOTES: - 1. $V_O\cong 1.4V_{DC}$ , $R_S=0\Omega$ with $V_{CC}$ from 5V to 30V and over full input common-mode range (0V $_{DC}+$ to $V_{CC}-1.5V$ ). - 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines. - The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V<sub>CC</sub> -1.5, but either or both inputs can go to +32V without damage. - 4. Short-circuits from the output to V<sub>CC</sub> can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers. - 5. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitive increases at higher frequencies. ### Low Power Quad Op Amps ### LM124/224/324/A /SA534/LM2902 #### **EQUIVALENT SCHEMATIC** #### TYPICAL PERFORMANCE CHARACTERISTICS ### Low Power Quad Op Amps ### LM124/224/324/A /SA534/LM2902 #### TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL APPLICATIONS ### MC/SA1458/MC1558 General-Purpose Operational Amplifier **Product Specification** #### **Linear Products** #### **DESCRIPTION** The MC1458 is a high-performance operational amplifier with high open-loop gain, internal compensation, high common-mode range and exceptional temperature stability. The MC1458 is short-circuit protected. The MC1458/SA1458/MC1558 consists of a pair of 741 operational amplifiers on a single chip. #### **FEATURES** - Internal frequency compensation - Short-circuit protection - Excellent temperature stability - High input voltage range - No latch-up - 1558/1458 are 2 "op amps" in space of one 741 package #### PIN CONFIGURATION ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | MC1458D | | 8-Pin Plastic DIP | 0 to +70°C | MC1458N | | 8-Pin Plastic SO | -40°C to +85°C | SA1458D | | 8-Pin Plastic DIP | -40°C to +85°C | SA1458N | | 8-Pin Plastic DIP | -55°C to +125°C | MC1558N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------|-------------| | V <sub>S</sub> | Supply voltage<br>MC1458<br>SA1458<br>MC1558 | ± 18<br>± 18<br>± 22 | >>> | | TJ | Junction temperature | + 150 | <b>°</b> C | | P <sub>MAX</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C<br>(still-air) <sup>1</sup><br>N package<br>D package | 1160<br>780 | mW<br>mW | | V <sub>DIFF</sub> | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage <sup>2</sup> | ± 15 | <b>&gt;</b> | | | Output short-circuit duration | Continuous | | | T <sub>A</sub> | Operating ambient temperature range<br>MC1458<br>SA1458<br>MC1558 | 0 to +70<br>-40 to +85<br>-55 to +125 | o<br>o<br>o | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES - 1. The following derating factors should be applied above 25°C: - N package at 9.3mW/°C - D package at 6.2mW/°C. - 2. For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage. ### MC/SA1458/MC1558 ### **EQUIVALENT SCHEMATIC** ### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified. | 0.44001 | | TEGT 0011710110 | | MC1558 | | | | | |-------------------|---------------------------------|----------------------------------------------------------------------------|--------------|--------------|-------------|--------------|--|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | | V <sub>OS</sub> | Offset voltage | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temperature | | 1.0 | 5.0<br>6.0 | mV<br>mV | | | | $\Delta V_{OS}$ | Offset voltage | Over temperature | | 10 | | μV/°C | | | | los | Offset current | Over temperature | | 20 | 200<br>500 | nA<br>nA | | | | $\Delta l_{OS}$ | Offset current | Over temperature | | 0.10 | | nA/°C | | | | BIAS | Input bias current | Over temperature | | 80 | 500<br>1500 | nA<br>nA | | | | $\Delta I_{BIAS}$ | Bias current | Over temperature | | 1.0 | | nA/°C | | | | V <sub>OUT</sub> | Output voltage swing | $R_L = 10k\Omega$ , over temperature $R_L = 2k\Omega$ , over temperature | ± 12<br>± 10 | ± 14<br>± 13 | | V<br>V | | | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L = 2k\Omega, V_O = \pm 10V$<br>$R_L = 2k\Omega, V_O = \pm$ temperature | 50<br>20 | 100 | | V/mV<br>V/mV | | | | | Offset voltage adjustment range | | | ± 30 | | mV | | | | SVRR | Supply voltage rejection ratio | $R_S \le 10 k\Omega$ | | 30 | 150 | μV/V | | | | CMRR | Common mode rejection ratio | | 70 | 90 | | dB | | | | Icc | Supply current | | | 2.3 | 5.0 | mA | | | | VIN | Input voltage range | | ± 12 | ± 13 | | V | | | | $P_D$ | Power consumption | | | 70 | 150 | mW | | | | | Channel separation | | | 120 | | dB | | | | R <sub>OUT</sub> | Output resistance | | | 75 | | Ω | | | | I <sub>SC</sub> | Output short-circuit current | | 10 | 26 | 60 | mA | | | Linear Products Product Specification ### General-Purpose Operational Amplifier ### MC/SA1458/MC1558 ### **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = \pm 15V$ , unless otherwise specified. | | | | | MC1458 | 3 | | SA1458 | | UNIT | |-------------------|---------------------------------|------------------------------------------------------------------------------------------------|--------------|--------------|-----------------|--------------|--------------|------------|--------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Typ Max Min Typ | | Тур | Max | UNIT | | Vos | Offset voltage | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temp. | | 2.0 | 6.0<br>7.5 | | 2.0 | 6.0<br>7.5 | mV<br>mV | | $\Delta V_{OS}$ | Offset voltage | Over temperature | | 12 | | | 12 | | μV/°C | | los | Offset current | Over temperature | | 20 | 200<br>300 | | 20 | 200<br>500 | nA<br>nA | | $\Delta I_{OS}$ | Offset current | Over temperature | | 0.10 | | | 0.10 | | nA/°C | | I <sub>BIAS</sub> | Input bias current | | | 80 | 500 | | 80 | 500 | nA | | $\Delta I_{BIAS}$ | Bias current | Over temperature Over temperature | | 1.0 | 800 | | 1.0 | 1500 | nA<br>nA/°C | | V <sub>OUT</sub> | Output voltage swing | $R_L = 10k\Omega$<br>$R_L = 2k\Omega$ , over temp. | ± 12<br>± 10 | ± 14<br>± 13 | | ± 12<br>± 10 | ± 14<br>± 13 | | V<br>V | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L = 2k\Omega$ , $V_O = \pm 10V$<br>$R_L = 2k\Omega$ , $V_O = \pm 10V$ ,<br>Over temperature | 25<br>15 | 200 | | 20<br>15 | 200 | | V/mV<br>V/mV | | | Offset voltage adjustment range | | | ± 30 | | | ± 30 | | mV | | SVRR | Supply voltage rejection ratio | $R_S \leq 10k\Omega$ | | 30 | 150 | | 30 | 150 | μV/V | | CMRR | Common-mode rejection ratio | | 70 | 90 | | 70 | 90 | | dB | | Icc | Supply current | | | 2.3 | 5.6 | | 2.3 | 5.6 | mA | | VIN | Input voltage range | | ± 12 | ± 13 | | ± 12 | ± 13 | | ٧ | | R <sub>IN</sub> | Input resistance | | 0.3 | 1 | | 0.3 | 1 | | мΩ | | P <sub>D</sub> | Power consumption | | | 70 | 170 | | 70 | 170 | mW | | | Channel separation | | | 120 | | | 120 | | dB | | I <sub>SC</sub> | Output short-circuit current | | | 25 | | | 25 | | mA | ### AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_S = \pm\,15V$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | MC1 | 458, SA<br>MC1558 | UNIT | | |-----------------|---------------------------------------------------|------------------------------------------------------------------------|-----|-------------------|------|---------| | | | | Min | Тур | Max | | | R <sub>IN</sub> | Parallel input resistance | Open-loop, f = 20Hz | 0.3 | | | МΩ | | | Common-mode input impedance | f = 20Hz | | 200 | | МΩ | | , | Equivalent input noise voltage | $A_V = 100, R_S = 10k\Omega, B_W = 1.0kHz, f = 1.0kHz$ | | 30 | | nV/√Hz | | BW | Power bandwidth | $A_V = 1$ , $R_L = 2.0k\Omega$ , $THD \le 5\%$ , $V_{OUT} = 20V_{P-P}$ | | 14 | | kHz | | | Phase margin | | | 65 | | degrees | | A <sub>V</sub> | Gain margin | | | 11 | | dB | | | Unity gain crossover frequency | Open loop | | 1.0 | | MHz | | t <sub>R</sub> | Transient response unity gain Rise time Overshoot | $V_{IN} = 20$ mV, $R_L = 2$ k $\Omega$ , $C_L \le 100$ pF | | 0.3<br>5.0 | | μs<br>% | | SR | Slew rate | $C \le 100 pF$ , $R_L \ge 2k\Omega$ , $V_{IN} = \pm 10 V$ | | 0.8 | | V/μs | ### MC/SA1458/MC1558 #### TYPICAL PERFORMANCE CHARACTERISTICS ### MC/SA1458/MC1558 ### TYPICAL PERFORMANCE CHARACTERISTICS ### MC/SA1458/MC1558 ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ### MC3303/3403/3503 Quad Low Power Operational Amplifiers **Product Specification** #### **Linear Products** #### DESCRIPTION The MC3403 is a quad operational amplifier with true differential inputs. The device has electrical characteristics similar to the popular $\mu$ A741. However, the MC3403 has several distinct advantages over standard operational amplifier types in single supply applications. The MC3403 can operate at supply voltages as low as 3.0V or as high as 32V. The common-mode input range includes the negative supply, thereby eliminating the necessity for external biasing components in many applications. The output voltage range also includes the negative power supply voltage. #### **FEATURES** - Short-circuit protected outputs - Class AB output stage for minimal crossover distortion - True differential input stage - Single supply operation: 3.0 to - Split supply operation: ± 1.5 to ± 16V - Low input bias currents: 500nA - Four amplifiers per package - Internally compensated #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Ceramic DIP | -40°C to +85°C | MC3303F | | 14-Pin Plastic DIP | -40°C to +85°C | MC3303N | | 14-Pin Plastic SO | 0 to +70°C | MC3403D | | 14-Pin Ceramic DIP | 0 to +70°C | MC3403F | | 14-Pin Plastic DIP | 0 to +70°C | MC3403N | | 14-Pin Ceramic DIP | -55°C to +125°C | MC3503F | ### CIRCUIT SCHEMATIC (1/4 Shown) Linear Products Product Specification ### **Quad Low Power Operational Amplifiers** MC3303/3403/3503 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------| | V <sub>CC</sub><br>V <sub>CC</sub><br>V <sub>EE</sub> | Power supply voltage <sup>3</sup> Single supply Split supplies | 36<br>+ 18<br>- 18 | V <sub>DC</sub><br>V <sub>DC</sub><br>V <sub>DC</sub> | | V <sub>IDR</sub> | Input differential voltage range <sup>1</sup> | ± 36 | V <sub>DC</sub> | | V <sub>ICR</sub> | Input common-mode voltage range <sup>1, 2</sup> | ± 18 | V <sub>DC</sub> | | P <sub>MAX</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>4</sup> F package D package N package | 1.20<br>1.04<br>1.45 | mW<br>mW<br>mW | | T <sub>STG</sub> | Storage temperature range<br>Ceramic<br>Plastic | -65 to +150<br>-55 to +125 | °C | | TA | Operating ambient temperature range<br>MC3503<br>MC3403<br>MC3303 | -55 to +125<br>0 to +70<br>-40 to +85 | ိ<br>ဂိ ဂိ | | TJ | Junction temperature | 150 | °C | #### NOTES: - 1. Split power supplies. - For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage. - 3. Device not functional for single supply > 32V or split supply $> \pm 16V$ . - 4. Derate above 25°C at the following rates: F package at 9.5mW/°C D package at 8.7mW/°C N package at 11.6mW/°C ### DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = +15V$ , $V_{EE} = -15V$ for MC3503, MC3403; $V_{CC} = +14V$ , $V_{EE} = GND$ for MC3303. $T_A = 25^{\circ}C$ , unless otherwise noted. | 0.41001 | | TEAT COMPLETIONS | MC3503 | | | | MC3403 | 3 | MC3303 | | | UNIT | |-------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|----------------------|-------------------|---------------|----------------------|----------------|--------------|-------------------|----------------|---------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>IO</sub> | Input offset voltage | TA = THIGH to TLOW | | 2.0 | 5.0<br>6.0 | | 2.0 | 10<br>12 | | 2.0 | 8.0<br>10 | mV | | I <sub>IO</sub> | Input offset current | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub> | | 10 | 50<br>200 | | 10<br>200 | 50 | 250 | 30 | 75 | nA | | A <sub>VOL</sub> | Large-signal open-<br>loop voltage gain | $V_O = \pm 10V$ ,<br>$V_O = \pm 10V$ R <sub>L</sub> = 2.0k $\Omega$<br>$T_A = T_{HIGH}$ to $T_{LOW}$ | 50<br>50<br>25 | 200<br>200<br>300 | | 20<br>20<br>15 | 200<br>200 | | 20<br>20<br>15 | 200<br>200 | | V/mV | | I <sub>BIAS</sub> | Input bias current | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub> | | -30<br>-40 | -500<br>-1200 | | -30 | -500<br>-800 | | -30 | -500<br>-1000 | nA | | Zo | Output impedance | f = 20Hz | | 75 | | | 75 | | | 75 | | Ω | | Z <sub>I</sub> | Input impedance | f = 20Hz | 0.3 | 1.0 | | 0.3 | 1.0 | | 0.3 | 1.0 | | мΩ | | V <sub>OR</sub> | Output voltage range | $R_{L} = 10k\Omega$ $R_{L} = 2.0k\Omega$ $R_{L} = 2.0k\Omega$ $T_{A} = T_{HIGH} \text{ to } T_{LOW}$ | ± 12<br>± 10<br>± 10 | ± 13.5<br>± 13 | | ± 12<br>± 10<br>± 10 | ± 13.5<br>± 13 | | +12<br>+10<br>+10 | + 12.5<br>+ 12 | | ٧ | Linear Products Product Specification ### **Quad Low Power Operational Amplifiers** ### MC3303/3403/3503 DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = +15V, $V_{EE}$ = -15V for MC3503, MC3403; $V_{CC}$ = +14V, $V_{EE}$ = GND for MC3303. $T_A$ = 25°C, unless otherwise noted. | OVERDOL | 242445752 | TEGT COMPLETIONS | | MC3503 | 1 | | MC3403 | 3 | | MC3303 | 1 | UNIT | |-----------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------|----------------------------|------|--------------------------|----------------------------|------|--------------------------|----------------------------|------|-------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UNII | | V <sub>ICR</sub> | Input common-mode voltage range | | + 13<br>-V <sub>EE</sub> | + 13.5<br>-V <sub>EE</sub> | | + 13<br>-V <sub>EE</sub> | + 13.5<br>-V <sub>EE</sub> | | + 12<br>-V <sub>EE</sub> | + 12.5<br>-V <sub>EE</sub> | | ٧ | | CMRR | Common-mode rejectionratio | $R_S \le 10 k\Omega$ | 70 | 90 | | 70 | 90 | | 70 | 90 | | dB | | I <sub>CC</sub> , I <sub>EE</sub> | Power supply current (V <sub>O</sub> = 0) | R <sub>L</sub> = ∞ | | 25 | 4.0 | | 2.5 | 7.0 | | 2.5 | 7.0 | mA | | $\Delta I_{B}/\Delta T$ | | $T_A = T_{HIGH}$ to $T_{LOW}$ | | 3.5 | 5 | | 3.5 | 7 | | 3.5 | 7 | mA | | l <sub>OS</sub> ± | Individual output<br>short-circuit<br>current <sup>2</sup> | | ± 10 | ± 30 | ± 45 | ± 10 | ± 20 | ± 45 | ± 10 | ± 30 | ± 45 | mA | | PSSR+ | Positive power supply rejection ratio | | | 30 | 150 | | 30 | 150 | | 30 | 150 | μV/V | | PSSR- | Negative power supply rejection ratio | | | 30 | 150 | | 30 | 150 | | | | μV/V | | $\Delta l_{B}/\Delta T$ | | $T_A = T_{HIGH}$ to $T_{LOW}$ | | 50 | | | 50 | | | 50 | | pA/°C | | ΔΙ <sub>ΙΟ</sub> /<br>ΔΤ | Average temperature coefficient of input offset voltage | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub> | | 50 | | | 50 | | | 50 | | pA/°C | | ΔV <sub>IO</sub> /<br>ΔT | Average temperature coefficient of input offset voltage | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub> | | 10 | | | 10 | | | 10 | | μV/°C | | BW <sub>P</sub> | Power bandwidth | $A_V = 1$ , $R_L = 2.0k\Omega$ ,<br>$V_O = 20V_{P,P}$<br>THD = 5% | | 9.0 | | | 9.0 | | | 9.0 | | kHz | | BW | Small-signal bandwidth | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$ | - | 1.0 | | | 1.0 | | | 1.0 | | MHz | | SR | Slew rate | $A_V = 1$ , $V_1 = -10V$ to $+10V$ | ! | 0.6 | | | 0.6 | | | 0.6 | | V/μs | | t <sub>TLH</sub> | Rise time | $A_V = 1, R_L = 10k\Omega,$ $V_O = 50mV$ | | 0.35 | | | 0.35 | | | 0.35 | | μs | | t <sub>THL</sub> | Fall time | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$ | | 0.35 | | | 0.35 | | | 0.35 | | μs | | os | Overshoot | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$ | | 20 | | | 20 | | | 20 | | % | | θm | Phase margin | $A_V = 1$ , $R_L = 2.0k\Omega$ , $C_L = 200pF$ | | 50 | | | 50 | | | 50 | | ۰ | | | Crossover distortion | $V_{IN} = 30 \text{mV}_{P-P},$<br>$V_{OUT} = 2.0 \text{V}_{P-P}, \ f = 10 \text{kHz}$ | | 1.0 | | | 1.0 | | | 1.0 | | % | ### **Quad Low Power Operational Amplifiers** ### MC3303/3403/3503 ### **DC AND AC ELECTRICAL CHARACTERISTICS** $V_{CC} = 5.0V$ , $V_{E} = GND$ , $T_{A} = 25$ °C, unless otherwise noted. | 0./44001 | | 77.07.0011710110 | | MC3503 | | | MC3403 | 3 | | MC3303 | 3 | UNIT | |------------------|-----------------------------------------|-----------------------------------------------------------------------------------|--------------------------------|--------------------------------|------|--------------------------------|--------------------------------|------|--------------------------------|--------------------------------|------|------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>IO</sub> | Input offset voltage | | | 2.0 | 5.0 | | 2.0 | 10 | | | 10 | mV | | I <sub>IO</sub> | Input offset current | | | 30 | 50 | | 30 | 50 | | | 75 | nA | | IBIAS | Input bias current | | | -200 | -500 | | -200 | -500 | | | -500 | nA | | A <sub>VOL</sub> | Large-signal open-<br>loop voltage gain | $R_L = 2.0 k\Omega$ | 10 | 200 | | 10 | 200 | | 10 | 200 | | V/mV | | PSRR | Power supply rejection ratio | | | | 150 | | | 150 | | | 150 | μ\/\ | | V <sub>OR</sub> | Output voltage range <sup>3</sup> | $R_{L} = 10k\Omega, V_{CC} = 5.0V$ $R_{L} = 10k\Omega,$ $5.0V \le V_{CC} \le 30V$ | 3.3<br>V <sub>CC</sub><br>-1.7 | 3.5<br>V <sub>CC</sub><br>-1.5 | | 3.3<br>V <sub>CC</sub><br>-1.7 | 3.5<br>V <sub>CC</sub><br>-1.5 | | 3.3<br>V <sub>CC</sub><br>-1.7 | 3.5<br>V <sub>CC</sub><br>-1.5 | | V <sub>P-P</sub> | | lcc | Power supply current | · | | 2.5 | 4.0 | | 2.5 | 7.0 | | 2.5 | 7.0 | mA | | | Channel separation | f = 1.0kHz to 20kHz<br>(input referenced) | | -120 | | | -120 | | | -120 | | dB | #### NOTES: <sup>1.</sup> $T_{HIGH} = 125^{\circ}C$ for MC3503, 70°C for MC3303. $T_{LOW} = -55^{\circ}C$ for MC3503, 0°C for MC3403, -40°C for MC3303. <sup>2.</sup> Not to exceed maximum package power dissipation. <sup>3.</sup> Output will swing to ground. ### **Quad Low Power Operational Amplifiers** ### MC3303/3403/3503 ### TYPICAL PERFORMANCE CHARACTERISTICS ### AN160 Applications for the MC3403 Application Note #### **Linear Products** #### MC3403 DESCRIPTION The MC3403 is a quad operational amplifier with true differential inputs. The device has electrical characteristics similar to the popular $\mu$ A741. However, the MC3403 has several distinct advantages over standard operational amplifier types in single supply applications. The MC3403 can operate at supply voltages as low as 3.0V or as high as 36V. The common-mode input range includes the negative supply, thereby eliminating the necessity for external biasing components in many applications. The output voltage range also includes the negative power supply voltage. ### **APPLICATIONS** ### Applications for the MC3403 ### AN160 ### **APPLICATIONS** (Continued) ### Applications for the MC3403 AN160 ### TYPICAL APPLICATIONS # NE/SA/SE4558 Dual General-Purpose Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The 4558 is a dual operational amplifier that is internally compensated. Excellent channel separation allows the use of a dual device in a single amp application, providing the highest packaging density. The NE/SA/SE4558 is a pin-for-pin replacement for the RC/RM/RV4558. #### **FEATURES** - 2MHz unity gain bandwidth guaranteed - Supply voltage ± 22V for SE4558 and ± 18V for NE4558 - Short-circuit protection - No frequency compensation required - No latch-up - Large common-mode and differential voltage ranges - Low power consumption #### PIN CONFIGURATIONS #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | NE4558D | | 8-Pin Ceramic DIP | 0 to +70°C | NE4558FE | | 8-Pin Plastic DIP | 0 to +70°C | NE4558N | | 8-Pin Plastic DIP | -40°C to +85°C | SA4558N | | 8-Pin Ceramic DIP | -40°C to +85°C | SA4558FE | | 8-Pin Ceramic DIP | -55°C to +125°C | SE4558FE | #### **EQUIVALENT SCHEMATIC** Linear Products Product Specification ### Dual General-Purpose Operational Amplifier NE/SA/SE4558 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | V <sub>CC</sub> | Supply voltage<br>SE4558<br>NE4558, SA4558 | ± 22<br>± 18 | V | | P <sub>D</sub> | Maximum power dissipation $T_A=25^{\circ}\text{C (Still air)}^1$ F package N package D package | 780<br>1160<br>780 | mW<br>mW<br>mW | | | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage <sup>2</sup> | ± 15 | ٧ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TA | Operating ambient temperature range<br>SE4558<br>SA4558<br>NE4558 | -55 to +125<br>-40 to +85<br>0 to +70 | ာ့<br>ပံ့ | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | | Output short-circuit duration <sup>3</sup> | Indefinite | | #### NOTES: 1. Derate above 25°C, at the following rates: F package at 6.2mW/°C N package at 9.3mW/°C D package at 6.2mW/°C For supply voltages less than ±15V, the absolute maximum input voltage is equal to the supply voltage. Short-circuit may be to ground on one amp only. Rating applies to +125°C case temperature or +75°C ambient temperature for NE4558 and to +85°C ambient temperature for SA4558. Linear Products Product Specification ### Dual General-Purpose Operational Amplifier NE/SA/SE4558 DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | OVMBO! | PARAMETER | TEST CONDITIONS | SE4558 | | | SA/NE4558 | | | | |--------------------|--------------------------------------|-------------------------------------------------------|--------------|--------------|------------|--------------|--------------|-----------------------|------------| | SYMBOL | | | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | $R_S \leq 10k\Omega$ | | 1.0 | 5.0 | | 2.0 | 6.0 | m∨ | | | $\Delta V_{OS}/\Delta T$ | Over temp. | | 4 | | | 4 | | μV/°C | | los | Input offset current | | | 50 | 200 | | 30 | 200 | nA | | | Δl <sub>OS</sub> /ΔT | Over temp. | | 20 | | | 20 | | pA/°C | | I <sub>BIAS</sub> | Input bias current | | | 40 | 500 | | 200 | 500 | nA | | | $\Delta I_{B}/\Delta T$ | Over temp. | | 40 | | | 40 | | pA/°C | | R <sub>IN</sub> | Input resistance | | 0.3 | 1.0 | | 0.3 | 1.0 | | МΩ | | A <sub>V</sub> | Large-signal voltage gain | $R_L \geqslant 2k\Omega$<br>$V_{OUT} = \pm 10V$ | 50,000 | 300,000 | | 20,000 | 300,000 | | V/V | | | Output voltage swing | $R_L \geqslant 10k\Omega$<br>$R_L \geqslant 2k\Omega$ | ± 12<br>± 10 | ± 14<br>± 13 | | ± 12<br>± 10 | ± 14<br>± 13 | | ٧ | | V <sub>IN</sub> | Input voltage range | | ± 12 | ± 13 | | ± 12 | ± 13 | | V | | CMRR | Common-mode rejection ratio | $R_S \leq 10k\Omega$ | 70 | 100 | | 70 | 100 | | dB | | SVRR | Supply voltage rejection ratio | $R_S \leq 10k\Omega$ | | 10 | 150 | | 10 | 150 | μ٧/٧ | | | Power consumption (all amplifiers) | R <sub>L</sub> = • | | 100 | 170 | | 100 | 170 | mW | | •_ | Transient response (unity gain) | $V_{IN} = 20mV$ $R_L = 2k\Omega$ $C_L \le 100pF$ | | 100 | | | 100 | | | | t <sub>R</sub> | Overshoot | | | 15.0 | | | 15.0 | | ns<br>% | | SR | Slew rate (unity gain) | R <sub>L</sub> ≥ 2kΩ | | 1.0 | | | 1.0 | | V/μs | | | Channel separation (gain = 100) | f = 10kHz<br>$R_S = 1k\Omega$ | | 90 | | | 90 | | dB | | BW | Unity gain bandwidth (gain = 1) | | 2.0 | 3.0 | | 2.0 | 3.0 | | MHz | | $\theta_{M}$ | Phase margin | T <sub>A</sub> = 25°C | | 45 | | | 45 | | Degree | | V <sub>NOISE</sub> | Input noise voltage | f = 1kΩ | | 25 | | | 25 | | nV/<br>√Hz | | I <sub>SC</sub> | Short-circuit current | T <sub>A</sub> = 25°C | 5 | 25 | 60 | 5 | 25 | 60 | mA | | NOTE: | The following specifications apply o | ver operating temperat | ture rang | e. | | | | | | | Vos | Input offset voltage | $R_S \leq 10k\Omega$ | | | 6.0 | | | 7.5 | mV | | los | Input offset current | | | | 500 | | | 300/500 <sup>1</sup> | nA | | IBIAS | Input bias current | | | | 1500 | | | 800/1500 <sup>1</sup> | nA | | A <sub>V</sub> | Large-signal voltage gain | $R_L \ge 2k\Omega$<br>$V_{OUT} = \pm 10$ | 25,000 | | | 15,000 | | | V/V | | | Output voltage swing | R <sub>L</sub> ≥2kΩ | ± 10 | | | ± 10 | | | V | | P <sub>C</sub> | Power consumption | $V_S = \pm 15V$ $T_A = HIGH$ $T_A = LOW$ | | 90<br>120 | 150<br>200 | | 90<br>120 | 150<br>200 | mW | NOTE: <sup>1.</sup> SA4558 only. #### TYPICAL PERFORMANCE CURVES ### NE/SA/SE4558 ### **TYPICAL PERFORMANCE CURVES** ### NE/SA5230 Low Voltage Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5230 is a very low voltage operational amplifier that can perform with a voltage supply as low as 1.8V or as high as 15V. In addition, split or single supplies can be used, and the output will swing to ground when applying the latter. There is a bias adjusting pin which controls the supply current required by the device and thereby controls its power consumption. If the part is operated at ±0.9V supply voltages, the current required is only 110 µA when the current control pin is left open. Even with this low power consumption, the device obtains a typical unity gain bandwidth of 180kHz. When the bias adjusting pin is connected to the negative supply, the unity gain bandwidth is typically 600kHz while the supply current is increased to $600\mu$ A. In this mode, the part will supply full power output beyond the audio range. The NE5230 also has a unique input stage that allows the common-mode input range to go above the positive and below the negative supply voltages by 250mV. This provides for the largest possible input voltages for low voltage applications. The part is also internally-compensated to reduce external component count. The NE5230 has a low input bias current of typically ± 40nA, and a large open-loop gain of 115dB. These two specifications are beneficial when using the device in transducer applications. The large open-loop gain gives very accurate signal processing because of the large "excess" loop gain in a closed-loop system. The output stage is a class AB type that can swing to within 100mV of the supply voltages for the largest dynamic range that is needed in many applications. The NE5230 is ideal for portable audio equipment and remote transducers because of its low power consumption, unity gain bandwidth, and 23nV/ $\sqrt{\text{Hz}}$ noise specification. #### **FEATURES** - Works down to 1.8V supply voitages - Adjustable supply current - Low noise - Common-mode includes both rails - V<sub>OUT</sub> within 100mV of both rails #### **APPLICATIONS** - Portable precision instruments - Remote transducer amplifier - Portable audio equipment - Rail-to-rail comparators - Half-wave rectification without diodes - Remote temperature transducer with 4 to 20mA output transmission ### PIN CONFIGURATION ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------------|-------------------|------------| | 8-Pin Plastic SO package | 0 to +70°C | NE5230D | | 8-Pin Ceramic DIP | 0 to +70°C | NE5230FE | | 8-Pin Plastic DIP | 0 to +70°C | NE5230N | | 8-Pin Plastic SO package | -40°C to +85°C | SA5230D | | 8-Pin Plastic DIP | -40°C to +85°C | SA5230N | Linear Products Product Specification ### Low Voltage Operational Amplifier NE/SA5230 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------|-----------------------|------| | V <sub>CC</sub> | Single supply voltage | 18 | | | V <sub>EE</sub> | Dual supply voltage | ± 9 | ٧ | | | Differential input voltage <sup>1</sup> | ±9 (18) | ٧ | | V <sub>IN</sub> | Input voltage <sup>1</sup> | ±9 (18) | ٧ | | | Differential input voltage <sup>1</sup> | ± V <sub>S</sub> | ٧ | | V <sub>CM</sub> | Common-mode voltage (positive) | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>CM</sub> | Common-mode voltage (negative) | V <sub>EE</sub> - 0.5 | ٧ | | PD | Power dissipation <sup>2</sup> | 500 | mW | | TJ | Operating junction temperature <sup>2</sup> | 150 | °C | | | Output short-circuit duration to either power supply pin <sup>2, 3</sup> | Indefinite | sec | | T <sub>STG</sub> | Storage temperature | -65 to 150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### RECOMMENDED OPERATING CONDITIONS | PARAMETER | RATING | UNIT | |-------------------------------------|------------------------|------| | Single supply voltage | 1.8 to 15 | ٧ | | Dual supply voltage | ± 0.9 to ± 7.5 | V | | Common-mode voltage (positive) | V <sub>CC</sub> + 0.25 | V | | Common-mode voltage (negative) | V <sub>EE</sub> - 0.25 | V | | Temperature<br>NE grade<br>SA grade | 0 to 70<br>-40 to 85 | °C | #### NOTES - 1. Can exceed the supply voltages when $V_S \le \pm 7.5V$ (15V). - 2. The maximum operating junction temperature is 150°C. At elevated temperatures, devices must be derated according to the package thermal resistance and device mounting conditions. - Momentary shorts to either supply are permitted in accordance to transient thermal impedance limitations determined by the package and device mounting conditions. NE/SA5230 ### DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, $\pm 0.9V \leqslant V_S \leqslant \pm 7.5V$ or equivalent single supply, full input common-mode range, over full operating temperature range. | CVMDOL | PARAMETER | TEST CONDITIONS | | | NE/SA52 | 30 | | | |----------------|-----------------|-------------------------------|--------------------------------------------------------------|------|----------------------|-----|-----------------------|-------| | SYMBOL | | | TEST CONDITIONS | BIAS | Min | Тур | Max | UNIT | | Vos | Offset voltage | | T <sub>A</sub> = 25°C | Any | | 0.4 | 3 | m∨ | | | | | | | | 3 | 4 | mW | | Vos | Drift | | | Any | | 2 | 5 | μV/°C | | los | Offset current | | T <sub>A</sub> = 25°C | High | | 3 | 50 | nA | | | | | T <sub>A</sub> = 25°C | Low | | 3 | 30 | nA | | | | | | High | | | 100 | nA | | | | | | Low | | | 60 | nA | | los | Drift | | | High | | 0.5 | 1.4 | nA/°C | | | | | | Low | | 0.3 | 1.4 | nA/°C | | IB | Bias current | | T <sub>A</sub> = 25°C | High | | 40 | 150 | nA | | | | | T <sub>A</sub> = 25°C | Low | | 20 | 60 | nA | | | | | | High | | | 200 | nA | | | | | | Low | | | 150 | nA | | IB | Drift | | | High | | 2 | 4 | nA/°C | | | | | | Low | | 2 | 4 | nA/°C | | Is | Supply current | | $V_S = \pm 0.9V, T_A = 25^{\circ}C$ | Low | | 110 | 160 | μΑ | | | | | T <sub>A</sub> = 25°C | High | | 600 | 750 | μΑ | | | | | | Low | | | 250 | μΑ | | | | | | High | | | 800 | μΑ | | | | | $V_S = \pm 7.5V, T_A = 25^{\circ}C$ | Low | | 320 | 550 | μΑ | | | | | T <sub>A</sub> = 25°C | High | | 1.1 | 1.6 | mA | | | | | | Low | | | 600 | μΑ | | | | | · | High | | | 1.7 | mA | | $V_{CM}$ | Common-mode | input range | $V_{OS} \leq 6mV$ , $T_A = 25$ °C | Any | V <sup>-</sup> -0.25 | | V <sup>+</sup> + 0.25 | V | | | | | | Any | V- | | V <sup>+</sup> | V | | CMRR | Common-mode | rejection ratio | $R_S = 10k\Omega, V_{CM} = \pm 7.5V,$<br>$T_A = 25^{\circ}C$ | Any | 85 | 95 | | dB | | | | | $V_S = \pm 7.5V$ | Any | 80 | | | dB | | PSRR | Power supply re | ejection ratio | T <sub>A</sub> = 25°C | High | 90 | 105 | | dB | | | | | T <sub>A</sub> = 25°C | Low | 85 | 95 | | dB | | | | | | High | 75 | | | dB | | | | | | Low | 80 | | | dB | | 1 <sub>L</sub> | Load current | source | $V_S = \pm 7.5V$ | Any | 4 | 8 | | mA | | | | sink | V <sub>S</sub> = ± 7.5V | Any | 5 | 9 | | mA | | | | source | $V_S = \pm 0.9V$ | Any | 1 | 4 | | mA | | | | sink | $V_S = \pm 0.9V$ | Any | 3 | 5 | | mA | | | | T <sub>A</sub> = 25°C, source | $V_S = \pm 0.9V$ | High | 4 | 5 | | mA | | | | T <sub>A</sub> = 25°C, sink | $V_{S} = \pm 0.9V$ | High | 5 | 11 | | mA | NE/SA5230 DC ELECTRICAL CHARACTERISTICS (Continued) Unless otherwise specified, ±0.9V ≤ V<sub>S</sub> ≤ ±7.5V or equivalent single supply, full input common-mode range, over full operating temperature | SYMBOL | PARAMETER | | BIAS | NE/SA5230 | | | | |------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|-----|-------| | | | TEST CONDITIONS | | Min | Тур | Max | UNIT | | A <sub>VOL</sub> | Large-signal open-loop gain | $R_L = 10k\Omega$ , $T_A = 25$ °C | High | 120 | 200 | | V/mV | | | 1. | $R_L = 10k\Omega$ , $T_A = 25$ °C | Low | 60 | 150 | | V/mV | | | | Security Control of Co | High | 100 | | | V/mV | | | | Authorities Transcomment (authorities very las reprinted on the print faith of the college of the College (in proposed and and College on the College of | Low | 50 | | | V/mV | | V <sub>OUT</sub> | Output voltage swing | $V_S = \pm 0.9V, R_L = 10k \Omega$<br>$T_A = 25^{\circ}C, +SW$ | Any | 750 | 800 | | mV | | | | T <sub>A</sub> = 25°C,SW | Any | 750 | 800 | | mV | | | | +SW | Any | 700 | | | mV | | | | -SW | Any | 700 | | | mV | | | | $V_S = \pm 7.5V, R_L = 10k\Omega$<br>$T_A = 25^{\circ}C, +SW$ | Any | 7.30 | 7.35 | | V | | | | T <sub>A</sub> = 25°C, -SW | Any | 7.32 | 7.35 | | V | | | | +SW | Any | 7.25 | 7.30 | | V | | | | -SW | Any | 7.30 | 7.35 | | V | | SR | Slew rate | | High | | 0.25 | | V/µs | | | | | Low | | 0.09 | | V/µs | | BW | Inverting unity gain bandwidth | $R_L = 10k\Omega$ , $C_L = 1$ 00pF<br>$T_A = 25$ °C | High | | 0.6 | | MHz | | | | T <sub>A</sub> = 25°C | Low | | 0.25 | | MHz | | $\theta_{M}$ | Phase margin | T <sub>A</sub> = 25°C | Any | | 70 | | Deg. | | t <sub>S</sub> | Settling time | 0.1% | High | | 2 | | μs | | | | | Low | | 5 | | μs | | V <sub>INN</sub> | Input noise | $R_S = 0\Omega$ , $f = 1kHz$ | High | | 22 | | nV/√F | | | | | Low | | | | | #### NOTES: <sup>1.</sup> $R_S = 10k\Omega$ , $V_{CM} = \pm 7.5V$ , $T_A = 25^{\circ}C$ . 2. $V_S = \pm 7.5V$ . <sup>3.</sup> $V_{CM} = V_S/2$ for SE grade only. NE/SA5230 ### THEORY OF OPERATION #### Input Stage Operational amplifiers which are able to function at minimum supply voltages should have input and output stage swings capable of reaching both supply voltages within a few millivolts in order to achieve ease of quiescent biasing and to have maximum input/output signal handling capability. The input stage of the NE5230 has a common-mode voltage range that not only includes the entire supply voltage range, but also allows either supply to be exceeded by 250mV without increasing the input offset voltage by more than 6mV. This is unequalled by any other operational amplifier today. In order to accomplish the feat of rail-to-rail input common-mode range, two emitter-coupled differential pairs are placed in parallel so that the common-mode voltage of one can reach the positive supply rail and the other can reach the negative supply rail. The simplified schematic of Figure 1 shows how the complementary emitter-coupler transistors are configured to form the basic input stage cell. Common-mode input signal voltages in the range from 0.8V above VEE to VCC are handled completely by the NPN pair, Q3 and Q4, while common-mode input signal voltages in the range of VFF to 0.8V above VFF are processed only by the PNP pair, Q1 and Q2. The intermediate range of input voltages requires that both the NPN and PNP pairs are operating. The collector currents of the input transistors are summed by the current combiner circuit composed of transistors Q8 through Q11 into one output current. Transistor Q8 is connected as a diode to ensure that the outputs of Q2 and Q4 are properly subtracted from those of Q1 and Q3. The input stage was designed to overcome two important problems for rail-to-rail capability. As the common-mode voltage moves from the range where only the NPN pair was operating to where both of the input pairs were operating, the effective transconductance would change by a factor of two. Frequency compensation for the ranges where one input pair was operating would, of course, not be optimal for the range where both pairs were operating. Secondly, fast changes in the common-mode voltage would abruptly saturate and restore the emitter current sources, causing transient distortion. These problems were overcome by assuring that only the input transistor pair which is able to function properly is active. The NPN pair is normally activated by the current source IB1 through Q5 and the current mirror Q6 and Q7, assuming the PNP pair is non-conducting. When the common-mode input voltage passes below the reference voltage, $V_{B1} = 0.8V$ at the base of Q5, the emitter current is gradually steered toward the PNP pair, away from the NPN pair. The transfer of the emitter currents between the complementary input pairs occurs in a voltage range of about 120mV around the reference voltage $V_{B1}$ . In this way the sum of the emitter currents for each of the NPN and PNP transistor pairs is kept constant; this ensures that the transconductance of the parallel combination will be constant, since the transconductance of bipolar transistors is proportional to their emitter currents. An essential requirement of this kind of input stage is to minimize the changes in input offset voltage between that of the NPN and PNP transistor pair which occurs when the input common-mode voltage crosses the internal reference voltage, V<sub>B1</sub>. Careful circuit layout with a cross-coupled quad for each input pair has yielded a typical input offset voltage of less than 0.3mV and a change in the input offset voltage of less than 0.1mV. ### **Output Stage** Processing output voltage swings that nominally reach to less than 100mV of either supply voltage can only be achieved by a pair of complementary common-emitter connected transistors. Normally, such a configuration causes complex feed-forward signal paths that develop by combining biasing and driving which can be found in previous low supply voltage designs. The unique output stage of the NE5230 separates the functions of driving and biasing, as shown in the simplified schematic of Figure 2, and has the advantage of a shorter signal path which leads to increasing the effective bandwidth. This output stage consists of two parts: the Darlington output transistors and the class AB control regulator. The output transistor Q3 connected with the Darlington transistors Q4 and Q5 can source up to 10mA to an output load. The output of NPN Darlington connected transistors Q1 and Q2 together are able to sink an output current of 10mA. Accurate and efficient class AB control is necessary to insure that none of the output transistors are ever completely cut off. This is accomplished by the differential amplifier (formed by Q8 and Q9) which controls the biasing of the output transistors. The differential amplifier compares the summed voltages across two diodes, D1 and D2, at the base of Q8 with the summed voltages across the base-emitter diodes of the output transistors Q1 and Q3. The base-emitter voltage of Q3 is converted into a current by Q6 and R6 and reconverted into a voltage across the base-emitter diode of Q7 and R7. The summed voltage across the base-emitter diodes of the output transistors Q3 and Q1 is proportional to the logarithm of the product of the push and pull currents IOP and ION, respectively. The combined voltages across diodes D1 and D2 are proportional to the logarithm of the square of the reference current IR1. When the diode characteristics and temperatures of the pairs Q1, D1 and Q3, Q2 are equal, the relation $I_{OP} \times I_{ON} = I_{B1} \times I_{B1}$ is satisfied. Separating the functions of biasing and driving prevents the driving signals from becoming delayed by the biasing circuit. The output Darlington transistors are directly accessible for in-phase driving signals on the bases of Q5 and Q2. This is very important for simple high-frequency compensation. The output transistors can be high-frequency compensated by Miller capacitors CM1A and CM1B connected from the collectors to the bases of the output Darlington transistors. A general-purpose op amp of this type must have enough open-loop gain for applications when the output is driving a low resistance load. The NE5230 accomplishes this by inserting an intermediate common-emitter stage between the input and output stages. The three stages provide a very large gain, but the op amp now has three natural dominant poles - one at the output of each common-emitter stage. Frequency compensation is implemented with a simple scheme of nested, pole-splitting Miller integrators. The Miller capacitors CM1A and CM1B are the first part of the nested structure, and provide compensation for the output and intermediate stages. A second pair of Miller integrators provide pole-splitting compensation for the pole from the input stage and the pole resulting from the compensated combination of poles from the intermediate and output stages. The result is a stable, internallycompensated op amp with a phase margin of 70 degrees. #### THERMAL CONSIDERATIONS When using the NE5230, the internal power dissipation capabilities of each package should be considered. Signetics does not recommend operation at die temperatures above 110°C in the SO package because of its inherently smaller package mass. Die temperatures of 150°C can be tolerated in all the other packages. With this in mind, the following equation can be used to estimate the die temperature: $$T_{J} = T_{A} + (P_{D} \times \theta_{JA}) \tag{1}$$ Where $T_A \equiv Ambient Temperature$ T<sub>J</sub> = Die Temperature P<sub>D</sub> ≡ Power Dissipation $= (I_{CC} \times V_{CC})$ $\theta_{\mathsf{JA}} \equiv \mathsf{Package}$ thermal resistance = 270°C/W for SO-8 in PC board mounting See the packaging section for information regarding other methods of mounting. $\theta_{JA} = 100^{\circ}\text{C/W}$ for the plastic DIP; $\theta_{JA} = 110^{\circ}\text{C/W}$ for the ceramic DIP. The maximum supply voltage for the part is 15V and the typical supply current is 1.1mA (1.6mA max). For operation at supply voltages other than the maximum, see the data NE/SA5230 sheet for $I_{CC}$ versus $V_{CC}$ curves. The supply current is somewhat proportional to temperature and varies no more than $100\mu$ A between 25°C and either temperature extreme. Operation at higher junction temperatures than that recommended is possible but will result in lower MTBF (Mean Time Between Failures). This should be considered before operating beyond recommended die temperature because of the overall reliability degradation. ### DESIGN TECHNIQUES AND APPLICATIONS The NE5230 is a very user-friendly amplifier for an engineer to design into any type of system. The supply current adjust pin (Pin 5) can be left open or tied through a pot or fixed resistor to the most negative supply (i.e., ground for single supply or to the negative supply for split supplies). The minimum supply current is achieved by leaving this pin open. In this state it will also decrease the bandwidth and slew rate. When tied directly to the most negative supply, the device has full bandwidth, slew rate and Icc. The programming of the current-control pin depends on the trade-offs which can be made in the designer's application. The graph in Figure 3 will help by showing bandwidth versus I<sub>CC</sub>. As can be seen, the supply current can be varied anywhere over the range of $100\mu A$ to $600\mu A$ for a supply voltage of 1.8V. An external resistor can be inserted between the current control pin and the most negative supply. The resistor can be selected between $1\Omega$ to 100k $\Omega$ to provide any required supply current over the indicated range. In addition, a small varying voltage on the bias current control pin could be used for such exotic things as changing the gain-bandwidth for voltage controlled low pass filters or amplitude modulation. Furthermore, control over the slew rate and the rise time of the amplifier can be obtained in the same manner. This control over the slew rate also changes the settling time and overshoot in pulse response applications. The settling time to 0.1% changes from $5\mu s$ at low bias to $2\mu s$ at high bias. The supply current control can also be utilized for wave-shaping applications such as for pulse or triangular waveforms. The gain-bandwidth can be varied from between 250kHz at low bias to 600kHz at high bias current. The slew rate range is $0.08V/\mu s$ at low bias and 0.25V/μs at high bias. The full output power bandwidth range for $V_{\rm CC}$ equals 2V, is above 40kHz for the maximum bias current setting and greater than 10kHz at the minimum bias current setting. If extremely low signal distortion ( < 0.05%) is required at low supply voltages, exclude the common-mode crossover point (V<sub>B1</sub>) from the common-mode signal range. This can be accomplished by proper bias selection or by using an inverting amplifler configuration. Most single supply designs necessitate that the inputs to the op amp be biased between V<sub>CC</sub> and ground. This is to assure that the input signal swing is within the working common-mode range of the amplifier. This leads to another helpful and unique property of the NE5230 that other CMOS and bipolar low voltage parts cannot achieve. It is the simple fact that the input common-mode voltage can go beyond either the positive or negative supply voltages. This benefit is made very clear in a non-inverting voltage-follower configuration. This is shown in Figure 4 where the input sine wave allows an undistorted output sine wave which will swing less than 100mV of either supply voltage. Many competitive parts will show severe clipping caused by input common-mode limitations. The NE5230 in this configuration offers more freedom for quiescent biasing of the inputs close to the positive supply rail where similar op amps would not allow signal processing. There are not as many considerations when designing with the NE5230 as with other devices. Since the NE5230 is internally-compensated and has a unity gain-bandwidth of 600kHz, board layout is not so stringent as for very high frequency devices such as the NE5205. The output capability of the NE5230 allows it to drive relatively high capacitive loads and small resistive loads. The power supply pins should be decoupled with a lowpass RC network as close to the supply pins as possible to eliminate 60Hz and other external power line noise, although the power supply rejection ratio (PSRR) for the part is very high. The pinout for the NE5230 is the same as the standard single op amp pinout with the exception of the bias current adjusting pin. ### REMOTE TRANSDUCER WITH CURRENT TRANSMISSION There are many ways to transmit information along two wires, but current transmission is the most beneficial when the sensing of remote signals is the aim. It is further enhanced in the form of 4 to 20mA information which is used in many control-type systems. This method of transmission provides immunity from line voltage drops, large load resistance variations, and voltage noise pickup. The zero reference of 4mA not only can show if there is a break in the line when no current is flowing, but also can power the transducer at the remote location. Usually the transducer itself is not equipped to provide for the current transmission. The unique features of the NE5230 can provide high output current capability coupled with low power consumption. It can be remotely connected to the transducer to create a current loop with minimal external components. The circuit for this is shown in Figure 5. Here, the part is configured as a voltage-to-current, or transconductance amplifier. This is a novel circuit that takes advantage of the NE5230's large open-loop gain. In AC applications, the load current will decrease as the open-loop gain rolls off in magnitude. The low offset voltage and current sinking capabilities of the NE5230 must also be considered in this application. The NE5230 circuit shown in Figure 5 is a pseudo transistor configuration. The inverting input is equivalent to the "base," the point where $V_{\rm EE}$ and the non-inverting input meet is the "emitter," and the connection after the output diode meets the $V_{\rm CC}$ pin is the collector. The output diode is essential to keep the output from saturating in this configuration. From here it can be seen that the base and emitter form a voltage-follower and the voltage present at $R_{\rm C}$ must equal the input voltage present at the inverting input. Also, the emitter and collector form a current-follower and the current flowing through $R_{\rm C}$ is equivalent to the current through $R_{\rm L}$ and the amplifier. This sets up the current loop. Therefore, the following equation can be formulated for the working current transmission line. The load current is: $$I_{L} = V_{IN}/R_{C} \tag{2}$$ and proportional to the input voltage for a set R<sub>C</sub>. Also, the current is constant no matter what load resistance is used while within the operating bandwidth range of the op amp. When the NE5230's supply voltage falls past a certain point, the current cannot remain constant. This is the "voltage compliance" and is very good for this application because of the near rail output voltage. The equation that determines the voltage compliance as well as the largest possible load resistor for the NE5230 is as follows: $$R_{L \text{ max}} = [V_{\text{remote supply}}) - V_{\text{CC min}} - V_{\text{IN max}}]/I_{L}$$ (3 Where $V_{CC\ min}$ is the worst-case power supply voltage (approximately 1.8V) that will still keep the part operational. As an example, when using a 15V remote power supply, a current sensing resistor of $1\Omega$ , and an input voltage ( $V_{IN}$ ) of 20mV, the output current ( $I_L$ ) is 20mA. Furthermore, a load resistance of zero to approximately $650\Omega$ can be inserted in the loop without any change in current when the bias current-control pin is tied to the negative supply pin. The voltage drop across the load and line resistance will not affect the NE5230 because it will operate down to 1.8V. With a 15V remote supply, the voltage available at the amplifier is still enough to power it with the maximum 20mA output into the 650 $\Omega$ load. What this means is that several instruments, such as a chart recorder, a meter, or a controller, as well as a long cable, can be connected in series on the loop and still obtain accurate readings if the total resistance does not exceed 650 $\Omega$ . Furthermore, any variation of resistance in this range will not change the output current. Any voltage output type transducer can be used, but one that does not need external DC voltage or current excitation to limit the maximum possible load resistance is preferable. Even this problem can be surmounted if the supply power needed by the transducer is compatible with the NE5230. The power goes up the line to the transducer and amplifier while the transducer signal is sent back via the current output of the NE5230 transconductance configuration. The voltage range on the input can be changed for transducers that produce a large output by simply increasing the current sense resistor to get the corresponding 4 to 20mA output current. If a very long line is used which causes high line resistance, a current repeater could be inserted into the line. The same configuration of Figure 5 can be used NE/SA5230 Figure 5 with exception of a resistor across the input and line ground to convert the current back to voltage. Again, the current sensing resistor will set up the transconductance and the part will receive power from the line. ### **TEMPERATURE TRANSDUCER** A variation on the previous circuit makes use of the supply current control pin. The voltage present at this pin is proportional to absolute temperature (PTAT) because it is produced by the amplifier bias current through an internal resistor divider in a PTAT cell. If the control pin is connected to the input pin, the NE5230 itself can be used as a temperature transducer. If the center tap of a resistive pot is connected to the control pin with one side to ground and the other to the inverting input, the voltage can be changed to give different temperature versus output current conditions (see Figure 6). For additional control, the output current is still proportional to the input voltage differential divided by the current sense resistor. When using the NE5230 as a temperature transducer, the thermal considerations in the previous section must be kept in mind. NE/SA5230 # HALF-WAVE RECTIFIER WITH RAIL-TO-GROUND OUTPUT SWING Since the NE5230 input common-mode range includes both positive and negative supply rails and the output can also swing to either supply, achieving half-wave rectifier functions in either direction becomes a simple task. All that is needed are two external resistors; there is no need for diodes or matched resistors. Moreover, it can have either positive- or negative-going outputs, depending on the way the bias is arranged. This can be seen in Figure 7. Circuit (a) is biased to ground, while circuit (b) is biased to the positive supply. This rather unusual biasing does not cause any problems with the NE5230 because of the unique internal saturation detectors incorporated into the part to keep the PNP and NPN output transistors out of "hard" saturation. It is therefore relatively quick to recover from a saturated output condition. Furthermore, the device does not have parasitic current draw when the output is biased to either rail. This makes it possible to bias the NE5230 into "saturation" and obtain half-wave rectification with good recovery. The simplicity of biasing and the railto-ground half-sine wave swing are unique to this device. The circuit gain can be changed by the standard op amp gain equations for an inverting configuration. It can be seen in these configurations that the op amp cannot respond to one-half of the incoming waveform. It cannot respond because the waveform forces the amplifier to swing the output beyond either ground or the positive supply rail, depending on the biasing, and, also, the output cannot disengage during this half cycle. During the other half cycle, however, the amplifier achieves a half-wave that can have a peak equal to the total supply voltage. The photographs in Figure 8 show the effect of the different biasing schemes, as well as the wide bandwidth (it works over the full audio range), that the NE5230 can achieve in this configuration. By adding another NE5230 in an inverting summer configuration at the output of the half-wave rectifier, a full-wave can be realized. The values for the input and feedback resistors must be chosen so that each peak will have equal amplitudes. A table for calculating values is included in Figure 9. The summing network combines the input signal at the half-wave and adds it to double the half-wave's output, resulting in the full-wave. The output waveform can be referenced to the supply or ground, depending on the halfwave configuration. Again, no diodes are needed to achieve the rectification. This circuit could be used in conjunction with the remote transducer to convert a received AC output signal into a DC level at the full-wave output for meters or chart recorders that need DC levels. ### CONCLUSION The NE5230 is a versatile op amp in its own right. The part was designed to give low voltage and low power operation without the limitations of previously available amplifiers that had a multitude of problems. The previous application examples are unique to this amplifier and save the user money by excluding various passive components that would have been needed if not for the NE5230's special input and output stages. The NE5230 has a combination of novel specifications which allows the designer to implement it easily into existing low-supply voltage designs and to enhance their performance. It also offers the engineer the freedom to achieve greater amplifier system design goals. The low input referenced noise voltage eases the restrictions on designs NE/SA5230 where S/N ratios are important. The wide fullpower bandwidth and output load handling capability allow it to fit into portable audio applications. The truly ample open-loop gain and low power consumption easily lend themselves to the requirements of remote transducer applications. The low, untrimmed typical offset voltage and low offset currents help to reduce errors in signal processing designs. The amplifier is well isolated from changes on the supply lines by its typical power supply rejection ratio of 105dB. ### NE/SA5230 #### REFERENCES Johan H. Huijsing, "Multi-stage Amplifier with Capacitive Nesting for Frequency Compensation," U.S. Patent Application Serial No. 602.234, filed April 19, 1984. Bob Blauschild, "Differential Amplifier with Rail-to-Rail Capability," U.S. Patent Application Serial No. 525.181, filed August 23, 1983. Operational Amplifiers — Characteristics and Applications, Robert G. Irvine, Prentice-Hall, Inc., Englewood Cliffs, NJ 07632, 1981. Transducer Interface Handbook — A Guide to Analog Signal Conditioning, Edited by Daniel H. Sheingold, Analog Devices, Inc., Norwood, MA 02062, 1981. ## AN1511 # Low-Voltage Gated Function Generator: NE5230 Application Note #### **Linear Products** #### INTRODUCTION Described herein is a low-voltage, gated function generator using the NE5230 and two AA batteries. The outputs are a square, triangular and sine wave. The sine wave-generating circuit and the square and triangular circuits are independent. Some ideas for refinement of the circuits are also presented. #### **APPLICATIONS** The use of signal sources is universal. Over the years, a great many practical circuits have been developed which have numerous desirable features. These circuits are typified by high power outputs, or speed, or precision, or combinations of these. They are housed in rugged, handsome cases and are available for a few hundred dollars. Most require AC line cords and are somewhat cumbersome to use. With the advent of low-voltage op amps such as the NE5230, it is now possible to design good, stable, battery-operated signal sources. ### SINE WAVE GENERATOR The circuit used is a Wien bridge sine wave oscillator. This circuit has been used since the days of vacuum tubes (see Figure 1). It is simple, stable and requires few components. The circuit utilizes both positive and negative feedback to achieve balanced operation. The oscillator will stop working if too much negative feedback is used and will saturate in both states if too much positive feedback is used. In the practical implementation, some nonlinear element must be employed to realize this stable condition. The gain of the amplifier must be large enough at the frequency of oscillation to make the input excursions small enough to be compensable by this non-linear element. Among others, diodes and FETs have been used to accomplish this. One of the most popular is the lamp; small, inexpensive and readily available, its voltage variable resistance makes it an ideal candidate for this application. It works like this: as the negative feedback voltage increases across the lamp, its resistance increases, and thereby reduces the output voltage. When the output voltage decreases, the amount of negative feedback voltage across the lamp decreases and thereby increases the resistance of the lamp. This balancing act continues until a stable condition is achieved. It is important to note that the lamp resistance is changing due to the thermal effects caused by the changing voltage across it. The frequency of oscillation is determined by: $$f_{OSC} = \frac{1}{2\pi RC}$$ ### VCO Another classic oscillator circuit uses a comparator and an integrator. The output of the comparator is fed back to the input of the integrator. The output of the integrator is connected to the input of the comparator. Upon application of power, the comparator output goes into one state or the other. This comparator output voltage is fed back into the input of the integrator which begins ramping up or down, depending on the polarity of the first pulse from the comparator. When the voltage threshold of the comparator is reached, the output changes state. The cycle then repeats. If an inversion in the feedback loop can be achieved, and external energy can be introduced at the right time, some interesting modifications of the previously described circuit will result — namely, a voltage-controlled coscillator. It works as follows: the transistor inverts the output of the comparator. This voltage is presented to the inverting input of the integrator to begin the cycle. When the comparator threshold is reached, the comparator changes state as before. This time, however, because the external applied voltage to the same inverting input is present, the amount of current available to the input is controlled by the external voltage and not by the feedback voltage. Once the component values are selected, the applied voltage, V<sub>C</sub>, sets the frequency of oscillation because the current available to the integrating capacitor determines the charging time constant and, therefore, the frequency. The more positive the V<sub>C</sub>, the more current that is available and the higher the frequency of oscillation. The converse is also true with minor differences. It is interesting to note here that other lowvoltage amplifiers are not able to perform as well as the NE5230 in this circuit. One reason is that the NE5230 input voltage swing is able to exceed the rails by 250mV and still operate within its linear region. For a given set of conditions, then, the frequency range of the NE5230 is wider than conventional low-voltage op amps. The frequency of this circuit can also be changed by changing the value of the integrating capacitor. The smaller the capacitor, the higher the frequency for a given set of conditions. Linear Products Application Note ### Low-Voltage Gated Function Generator: NE5230 AN1511 ### **PERFORMANCE** The circuit in Figure 2 is the complete lowvoltage function generator. The measurements were taken at room temperature with only two AA batteries supplying the power. The outputs were loaded with $200\Omega$ for the sine and triangular wave outputs and $50\Omega$ for the square wave output. The output voltage for the sine wave was ± 1V. The square wave output swung from rail to rail while the output voltage of the triangular wave varied with the input voltage, V<sub>C</sub>. This was due, of course, to the collector-emitter voltage requirements of the transistor. The distortion of the Wien bridge was 0.015% at the lowest frequency and 0.09% at the highest. Using the different capacitor values, the frequency was varied from minimum to maximum using the ganged $10k\Omega$ pot. The frequencies could be changed from 20Hz to 2.5kHz. It was necessary to include a $500\Omega$ resistor in each leg of the bridge to prevent the complete saturation of the amplifier when the potentiometer was in one extreme of its travel. In addition, a small adjustment resistor was used in the negative feedback loop to adjust the gain and to compensate for the slow thermal time constant of the lamp. The maximum frequency obtained by the VCO was 9.7kHz with $V_C = 1.65V$ with $\pm 1.4V$ batteries. The frequency varied from 8.4kHz to 1.6kHz with $\pm$ 1 (V<sub>C</sub>) applied with a 0.001 $\mu$ F integrating capacitor. #### CONCLUSIONS Some things could have been done differently to improve the operation of these circuits. The thermal time constant of the non-linear elements was an inhibiting factor in the lowfrequency operation of the Wien bridge. A diode or FET will work better here. Extreme ambient temperature will change the operating point of the lamp and, therefore, the output amplitude. Some non-symmetrical output was seen when operating the VCO at the lower frequencies. This is due to the influence of the transistor, as described previously. Finally, the NE5230 has yet another feature: the bias adjust pin. This pin is intended to be used to control the power supply current. The power supply current is controlled by decreasing the internal bias current of the op amp. When the bias current is decreased, the transconductance, g<sub>M</sub>, of the input stage is reduced; this, in turn, lowers the -3dB bandwidth. In addition, this pin can be used to turn the op amp on or off. If the voltage at the bias adjust pin is moved to 50mV above the voltage at the V<sub>EE</sub> pin, the output becomes severely attenuated. The op amp, for all intents and purpose, is off. If, on the other hand, the bias adjust pin is moved to 50mV below the voltage at the VEE pin, the band width and the slew rate are increased. The user should exercise care when doing this. The NE5230 is a versatile, low-voltage op amp. It has been demonstrated that the device can be used in a variety of different ways. Its ability to swing within 100mV of the output, its input voltage which can exceed the power supply voltage, and its programmable power supply current, make it a leader of lowvoltage op amps. #### REFERENCES: Modern Electronic Circuit Reference Manual, John Markus Raytheon 1984 Data Manual ## NE/SE530 High Slew Rate Operational Amplifier **Product Specification** #### **Linear Products** ### **DESCRIPTION** The 530 is a new generation operational amplifier featuring a high slew rate combined with improved input characteristics. Internally compensated, the SE530 guarantees slew rates of $25V/\mu s$ with 2mV typical offset voltage. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers such as the 741 and LF356 types. #### **FEATURES** - Gain bandwidth product 3MHz - 35V/µs slew rate (gain = −1) - Internal frequency compensation - Low input offset voltage 2mV max. - Low input bias current 60nA max. - Short-circuit protection - Offset null capability - Large common-mode and differential voltage ranges ### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE530N | | 8-Pin Ceramic DIP | 0 to +70°C | NE530FE | | 8-Pin Plastic DIP | -55°C to +125°C | SE530N | | 8-Pin Ceramic DIP | -55°C to +125°C | SE530FE | ### **EQUIVALENT SCHEMATIC EACH AMPLIFIER** **NE/SE530** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------|-------------------------|----------| | V <sub>CC</sub> | Supply voltage<br>SE530<br>NE530 | ± 22<br>± 18 | V<br>V | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still air) <sup>1</sup> F package N package | 780<br>1160 | mW<br>mW | | V <sub>DIFF</sub> | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage | ± 15 | V | | T <sub>A</sub> | Operating temperature range<br>SE530<br>NE530 | -55 to +125<br>0 to +70 | .€ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | I <sub>sc</sub> | Output short circuit | Indefinite | | #### NOTE: ### DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = \pm 15V$ , unless otherwise specified. | | | TEST CONDITIONS | | SE530 | | | NE530 | NE530 | | | |------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|------------|-------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Vos | Input offset voltage | $R_S \leqslant$ 10k $\Omega$<br>Over temperature | | 0.7 | 4.0<br>5.0 | | 2.0 | 6.0<br>7.0 | mV<br>mV | | | $\Delta V_{OS}$ | Temperature coefficient of input offset voltage | Over temperature | | 3 | 15 | | 6 | | μV/°C | | | los | Input offset current | Over temperature | | 5 | 20<br>40 | | 15 | 40<br>80 | nA<br>nA | | | $\Delta I_{OS}$ | Input offset current | Over temperature | | 25 | | | 40 | | pA/°C | | | $I_{BIAS}$ $\Delta I_{BIAS}$ | Input bias current Input current | Over temperature Over temperature | | 45<br>50 | 80<br>200 | | 65<br>80 | 150<br>200 | nA<br>nA<br>pA/°C | | | | | Over temperature | | | | | | | <u> </u> | | | R <sub>IN</sub> | Input resistance | | 3 | 10 | | 1 | 6 | | МΩ | | | $V_{CM}$ | Input common mode voltage range | | ± 12 | ± 13 | | ± 12 | ± 13 | | V | | | A <sub>VOL</sub> | Large signal voltage gain | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$<br>Over temperature | 50<br>25 | 200 | | 50<br>25 | 200 | | V/mV<br>V/mV | | | V <sub>OUT</sub> | Output voltage swing | $R_L \geqslant 10k\Omega$<br>$R_L \geqslant 2k\Omega$ | ± 12<br>± 10 | ± 14<br>± 13 | | ± 12<br>± 10 | ± 14<br>± 13 | | V<br>V | | | Isc | Output short-circuit current | | 10 | 25 | 50 | 10 | 25 | 50 | mA | | | R <sub>OUT</sub> | Output resistance | Topic of the state | | 100 | | | 100 | | Ω | | | lcc | Supply current | Each amplifier<br>Over temperature | | 2.0<br>2.2 | 3.0<br>3.6 | | 2.0<br>2.2 | 3.0 | mA<br>mA | | | CMRR | Common-mode rejection ratio | $R_S \leqslant$ 10k $\Omega$<br>Over temperature | 70 | 90 | | 70 | 90 | | dB | | | PSRR | Power supply rejection ratio | $R_S \leqslant 10k\Omega$<br>Over temperature | | 30 | 150 | | 30 | 150 | μV/V | | <sup>1.</sup> Derate above 25°C, at the following rates: F package at 6.2mW/°C N package at 9.3mW/°C ### **NE/SE530** ### AC ELECTRICAL CHARACTERISTICS $T_A = 25 \, ^{\circ}\text{C}$ , $V_{CC} = \pm \, 15 \text{V}$ , unless otherwise specified. | OVERDOL | PARAMETER | | SE530 | | | NE530 | | | LINUT | |--------------------|------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|------------|-----|----------|------------|-----|--------------| | SYMBOL | | PAHAMETER | PARAMETER TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | | t <sub>R</sub> | Transient Response<br>Small-signal rise time<br>Small-signal overshoot | | | 0.06<br>13 | | | 0.06<br>13 | | μs<br>% | | t <sub>S</sub> | Settling time | To 0.1% (10V step) | | 0.9 | | | 0.9 | | μs | | SR | Slew rate Unity gain inverting Unity gain non-inverting | $\pm$ 15V supply, $V_O = \pm$ 10V, $R_L \ge 2k\Omega$ | 25<br>18 | 35<br>25 | | 20<br>12 | 35<br>25 | | V/μs<br>V/μs | | вw | Power bandwidth | 5% THD, $V_O = \pm 10V$ , $R_L \ge 2k\Omega$ | 360 | 500 | | 280 | 500 | | kHz | | | Small-signal bandwidth | Open-loop | | 3 | | | 3 | | MHz | | V <sub>NOISE</sub> | Input noise voltage | f = 1kHz | | 30 | | | 30 | | nV/√Hz | **NE/SE530** ### TYPICAL PERFORMANCE CHARACTERISTICS **NE/SE530** #### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL CIRCUIT CONNECTION **NE/SE530** ### **TEST LOAD CIRCUITS** **NE/SE530** ### **VOLTAGE WAVEFORMS** ## NE/SE531 High Slew Rate Operational Amplifier **Product Specification** #### **Linear Products** #### **DESCRIPTION** The 531 is a fast slewing high performance operational amplifier which retains DC performance equal to the best general purpose types while providing far superior large-signal AC performance. A unique input stage design allows the amplifier to have a largesignal response nearly identical to its small-signal response. The amplifier is compensated for truly negligible overshoot with a single capacitor. In applications where fast settling and superior large-signal bandwidths are required, the amplifier out-performs conventional designs which have much better smallsignal response. Also, because the small-signal response is not extended, no special precautions need be taken with circuit board layout to achieve stability. The high gain, simple compensation, and excellent stability of this amplifier allow its use in a wide variety of instrumentation applications. #### **FEATURES** - 35V/μs slew rate at unity gain - Pin-for-pin replacement for μA709, μA748, or LM101 - Compensated with a single capacitor - Same low drift offset null circuitry as μA741 - Small-signal bandwidth 1MHz - Large-signal bandwidth 500kHz - True op amp DC characteristics make the 531 the ideal answer to all slew rate limited operational amplifier applications #### PIN CONFIGURATIONS #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|------------------------------------------------------------------------------------------------------------|-------------------------|----------------| | Vs | Supply voltage | ± 22 | V | | P <sub>MAX</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> FE package N package H package | 780<br>1160<br>830 | mW<br>mW<br>mW | | | Differential input voltage | ± 15 | V | | V <sub>CM</sub> | Common-mode input voltage <sup>2</sup> | ± 15 | V | | | Voltage between offset null and V- | ± 0.5 | V | | T <sub>A</sub> | Operating ambient temperature range<br>NE531<br>SE531 | 0 to +70<br>-55 to +125 | ပံ့ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | | Output short-circuit duration <sup>3</sup> | indefinite | | ### NOTES: - 1. The following derating factors should be applied above 25°C: - FE package at 6.2mW/°C - N package at 9.3mW/°C - H package at 6.7mW/°C. - For supply voltages less than ±15V, the absolute maximum input voltage is equal to the supply voltage. - Short-circuit may be to ground or either supply. Rating applies to +125°C case temperature or to +75°C ambient temperature. **NE/SE531** ### **EQUIVALENT SCHEMATIC** ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE531N | | 8-Pin Ceramic DIP | 0 to +70°C | NE531FE | | 8-Pin Metal Can | 0 to +70°C | NE531H | | 8-Pin Plastic DIP | -55°C to +125°C | SE531N | | 8-Pin Ceramic DIP | -55°C to +125°C | SE531FE | | 8-Pin Metal Can | -55°C to +125°C | SE531H | Linear Products Product Specification ### High Slew Rate Operational Amplifier **NE/SE531** ### DC ELECTRICAL CHARACTERISTICS $V_S = \pm 15V$ , unless otherwise specified. | | | | | SE531 | | | NE531 | | UNIT | |--------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|--------------------|------------|-----------|----------------------|-------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | | | V <sub>OS</sub><br>ΔV <sub>OS</sub> | Offset voltage | $R_S \le 10 k\Omega$ , $T_A = 25^{\circ}C$<br>$R_S \le 10 k\Omega$ , over temp<br>Over temp | | 2.0<br>10 | 5.0<br>6.0 | | 2.0<br>10 | 6.0<br>7.5 | mV<br>mV<br>μV/°C | | los<br>Δl <sub>OS</sub> | Offset current | $T_A = 25$ °C<br>$T_A = High$<br>$T_A = Low$<br>Over temp | | 30<br>0.4 | 200<br>200<br>500 | | 50<br>0.4 | 200<br>200<br>300 | nA<br>nA<br>nA<br>nA/°C | | I <sub>BIAS</sub> ΔI <sub>BIAS</sub> | Input bias current | $T = 25^{\circ}C$ $T_{A} = High$ $T_{A} = Low$ Over temp | | 300<br>2 | 500<br>500<br>1500 | | 400 | 1500<br>1500<br>2000 | nA<br>nA<br>nA<br>nA/°C | | V <sub>CM</sub><br>CMRR | Common-mode voltage range<br>Common-mode rejection ratio | $T_A = 25^{\circ}C$<br>$T_A = 25^{\circ}C$ , $R_S \le 10k\Omega$<br>Over temp $R_S \le 10k\Omega$ | ± 10 | 90 | | ± 10<br>70 | 100 | | V<br>dB<br>dB | | R <sub>IN</sub> | Input resistance | T <sub>A</sub> = 25°C | | 20 | | | 20 | | МΩ | | V <sub>OUT</sub> | Output voltage swing | $R_L \geqslant 10k\Omega$ , over temp | ± 10 | ± 13 | | ± 10 | ± 13 | | V | | I <sub>CC</sub> | Supply current Power consumption | T <sub>A</sub> = 25°C<br>T <sub>MAX</sub><br>T <sub>A</sub> = 25°C | | | 7.0<br>7.0<br>210 | | | 10<br>10<br>300 | mA<br>mA<br>mW | | PSRR | Power supply rejection ratio | $R_S \le 10k\Omega$ , $T_A = 25$ °C $R_S \le 10k\Omega$ , over temp | | 10 | 150 | | 10 | 150 | μV/V<br>μV/V | | R <sub>OUT</sub> | Output resistance | T <sub>A</sub> = 25°C | | 75 | | | 75 | | Ω | | A <sub>VOL</sub> | Large-signal voltage gain | $\begin{split} T_A &= 25^{\circ}C, \\ R_L \geqslant 10k\Omega, \ V_{OUT} = \pm 10V \\ R_L \geqslant 10k\Omega, \ V_{OUT} = \pm 10V, \\ \text{over temp} \end{split}$ | 50<br>25 | 100 | | 20<br>15 | 60 | | V/mV<br>V/mV | | V <sub>INN</sub> | Input noise voltage | 25°C, f = 1kHz | | 20 | | | 20 | | nV/√Hz | | Isc | Short-circuit current | 25°C | 5 | 15 | 45 | 5 | 15 | 45 | mA | ### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.<sup>1</sup> | ovupo. | PARAMETER | | | NE531 | | | SE531 | | | |----------------|--------------------------------------------------|----------------------------------------------------------------------------------------|-----|----------------------|-----|----------|----------------------|-----|------------------------------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | BW | Full power bandwidth | | | 500 | | | 500 | | kHz | | ts | Settling time (1%) (0.1%) | $A_V = +1, \ V_{IN} = \pm 10V$ | | 1.5<br>2.5 | | | 1.5<br>2.5 | | μs<br>μs | | | Large-signal overshoot<br>Small-signal overshoot | $A_V = +1, \ V_{IN} = \pm 10V$<br>$A_V = +1, \ V_{IN} = 400 \text{mV}$ | | 2<br>5 | | | 2<br>5 | | %<br>% | | t <sub>R</sub> | Small-signal rise time | $A_V = +1, \ V_{IN} = 400 \text{mV}$ | | 300 | | | 300 | | ns | | SR | Slew rate | $A_V = 100$ $A_V = 10$ $A_V = 1 \text{ (non-inverting)}$ $A_V = 1 \text{ (inverting)}$ | | 35<br>35<br>30<br>35 | | 20<br>25 | 35<br>35<br>30<br>35 | | V/μs<br>V/μs<br>V/μs<br>V/μs | NOTE: <sup>1.</sup> All AC testing is performed in the transient response test circuit. **NE/SE531** ### **TEST LOAD CIRCUITS** ### TYPICAL PERFORMANCE CHARACTERISTICS $V_S = \pm 15V$ , $T_A = +25$ °C, unless otherwise specified. **NE/SE531** ### TYPICAL PERFORMANCE CHARACTERISTICS $V_S = \pm \, 15V$ , $T_A = \, + \, 25^{\circ}C$ , unless otherwise specified. NE/SE531 ### TYPICAL APPLICATIONS **NE/SE531** ### TYPICAL APPLICATIONS ### **NE/SE531** ### CYCLIC A-TO-D CONVERTER One interesting, but much ignored, A/D converter is the cyclic converter. This consists of a chain of identical stages, each of which senses the polarity of the input. The stage then subtracts $V_{\rm REF}$ from the input and doubles the remainder if the polarity was correct. In Figure 1, the signal is full-wave rectified and the remainder of $V_{\rm IN}-V_{\rm REF}$ is doubled. A chain of these stages gives the gray code equivalent of the input voltage in digitized form related to the magnitude of $V_{\rm REF}$ . Pos- sessing high potential accuracy, the circuit using NE531 devices settles in $5\mu$ s. ## TRIANGLE AND SQUARE WAVE GENERATOR The circuit in Figure 2 will generate precision triangle and square waves. The output amplitude of the square wave is set by the output swing of op amp A-1, and R1/R2 sets the triangle amplitude. The frequency of oscillation in either case is: $$f = \frac{1}{4RC} \cdot \frac{R2}{R1} \tag{1}$$ The square wave will maintain 50% duty cycle even if the amplitude of the oscillation is not symmetrical. The use of the NE531 in this circuit will allow good square waves to be generated to quite high frequencies. Since the amplifier A1 runs open-loop, there is no need for compensation. The triangle-generating amplifier must be compensated. The NE5535 device can be used as well, except for the lower frequency response. ## NE/SA/SE532/ LM158/258/358/2904 Low Power Dual Operational Amplifiers **Product Specification** ### **Linear Products** ### **DESCRIPTION** The 532/358/LM2904 consists of two independent, high gain, internally frequency-compensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages. Operation from dual power supplies is also possible, and the low power supply current drain is independent of the magnitude of the power supply voltage. ### **UNIQUE FEATURES** In the linear mode the input commonmode voltage range includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage. The unity gain cross frequency is temperaturecompensated. The input bias current is also temperature-compensated. #### **FEATURES** - Internally frequency-compensated for unity gain - Large DC voltage gain 100dB - Wide bandwidth (unity gain) — 1MHz (temperature-compensated) - Wide power supply range single supply — 3V<sub>DC</sub> to 30V<sub>DC</sub> or dual supplies — ± 1.5V<sub>DC</sub> to ± 15V<sub>DC</sub> - Very low supply current drain (400 μA) — essentially independent of supply voltage (1mW/op amp at +5V<sub>DC</sub>) - Low input blasing current 45nA<sub>DC</sub> temperaturecompensated - Low input offset voltage 2mV<sub>DC</sub> and offset current — 5nA<sub>DC</sub> - Differential input voltage range equal to the power supply voltage - Large output voltage 0V<sub>DC</sub> to V+ 1.5V<sub>DC</sub> swing #### PIN CONFIGURATIONS #### **EQUIVALENT CIRCUIT** ### Low Power Dual Operational Amplifiers ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | NE532D | | 8-Pin Plastic DIP | 0 to +70°C | NE532N | | 8-Pin Ceramic DIP | 0 to +70°C | NE532FE | | 8-Pin Plastic SO | -40°C to +85°C | SA532D | | 8-Pin Plastic DIP | -40°C to +85°C | SA532N | | 8-Pin Ceramic DIP | -40°C to +85°C | SA532FE | | 8-Pin Plastic SO | -40°C to +85°C | LM2904D | | 8-Pin Plastic DIP | -40°C to +85°C | LM2904N | | 8-Pin Plastic DIP | -25°C to +85°C | LM158N | | 8-Pin Ceramic DIP | -25°C to +85°C | LM158FE | | 8-Pin Plastic DIP | -25°C to +85°C | LM258N | | 8-Pin Ceramic DIP | -25°C to +85°C | LM258FE | | 8-Pin Plastic SO | -25°C to +85°C | LM358D | | 8-Pin Plastic DIP | -25°C to +85°C | LM358N | | 8-Pin Ceramic DIP | -25°C to +85°C | LM358FE | | 8-Pin Plastic DIP | ~55°C to +125°C | SE532N | | 8-Pin Ceramic DIP | -55°C to +125°C | SE532FE | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------| | Vs | Supply voltage, V+ | 32 or ±16 | V <sub>DC</sub> | | | Differential input voltage | 32 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | -0.3 to +32 | V <sub>DC</sub> | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (Still air) <sup>1</sup> FE package N package D package | 780<br>1160<br>780 | mW<br>mW<br>mW | | | Output short-circuit to $GND^5$<br>V+ < 15 V <sub>DC</sub> and T <sub>A</sub> = 25°C | Continuous | | | TA | Operating ambient temperature range<br>NE532/LM358<br>LM258<br>SA532/LM2904<br>SE532/LM158 | 0 to +70<br>-25 to +85<br>-40 to +85<br>-55 to +125 | ဂံဂံဂံ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | 1. Derate above 25°C, at the following rates: FE package at 6.2mW/°C N package at 9.3mW/°C D package at 6.2mW/°C ### Low Power Dual Operational Amplifiers ### NE/SA/SE532/ LM158/258/358/2904 ### DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , V+ = +5V, unless otherwise specified. | CVMPO | DADAMETED | TECT CONDITIONS | SE5 | 32, LM15 | 8/258 | NE/SA | 532/LM | 358/2904 | | |-------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|------------|----------------------|----------|------------|----------------------|--------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub> | Offset voltage <sup>1</sup> | $R_S = 0\Omega$<br>$R_S = 0\Omega$ , over temp. | | ± 2 | ± 5<br>± 7 | | ±2 | ± 7<br>± 9 | mV<br>mV | | V <sub>OS</sub> | Drift | $R_S = 0\Omega$ , over temp. | | 7 | | | 7 | | μV/°C | | los | Offset current | l <sub>IN</sub> (+) – l <sub>IN</sub> (–)<br>Over temp. | | ± 3 | ± 30<br>± 100 | | ± 5 | ± 50<br>± 150 | nA<br>nA | | los | Drift | Over temp. | | 10 | | | 10 | | pA/°C | | I <sub>BIAS</sub> | Input current <sup>2</sup> | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)<br>Over temp., l <sub>IN</sub> (+) or l <sub>IN</sub> (-) | | 45<br>40 | 150<br>300 | | 45<br>40 | 250<br>500 | nA<br>nA | | l <sub>B</sub> | Drift | Over temp. | | 50 | | | 50 | | pA/°C | | V <sub>CM</sub> | Common-mode voltage range <sup>3</sup> | V+ = 30V<br>Over temp., V+ = 30V | 0 | | V+ - 1.5<br>V+ - 2.0 | 0 | | V+ - 1.5<br>V+ - 2.0 | V<br>V | | CMRR | Common-mode rejection ratio | V+ = 30V | 70 | 85 | | 65 | 70 | | dB | | V <sub>OH</sub> | Output voltage swing | $R_L \geqslant 20k\Omega$ , V+ = 30V,<br>over temp.<br>$R_L \geqslant 10k\Omega$ , V+ = 30V,<br>over temp. | 26<br>27 | 28 | | 26<br>27 | 28 | | v<br>v | | V <sub>OL</sub> | Output voltage swing | $R_L \ge 10 k\Omega$ , over temp. | | 5 | 20 | | 5 | 20 | mV | | Icc | Supply current | $R_L = \infty$ , V+ = 30V<br>$R_L = \infty$ on all amplifiers,<br>over temp., V+ = 30V | | 0.5<br>0.6 | 1.0<br>1.2 | | 0.5<br>0.6 | 1.0<br>1.2 | mA<br>mA | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L \ge 2k\Omega$ , $V_{OUT} \pm 10V$ ,<br>V+ = 15V<br>(for large $V_O$ swing)<br>over temp. | 50<br>25 | 100 | | 25<br>15 | 100 | | V/mV<br>V/mV | | PSRR | Supply voltage rejection ratio | $R_S = 0\Omega$ | 65 | 100 | | 65 | 100 | | dB | | | Amplifier-to-amplifier coupling <sup>4</sup> | f = 1kHz to 20kHz<br>(input referred) | | -120 | | | -120 | | dB | | l <sub>OUT</sub> | Output current<br>Source | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}$ | 20 | 40 | | 20 | 40 | | mA | | | | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V_{+} = 15V_{DC}, \text{ over temp.}$ | 10 | 20 | | 10 | 20 | | mA | | | Sink | $V_{IN-} = + 1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V_{IN-} = + 15V_{DC},$<br>$V_{IN-} = + 1V_{DC}, V_{IN+} = 0V_{DC},$ | 10 | 20 | | 10 | 20 | | mA | | | | $V_{IN-} = + 1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V_{IN+} = 15V_{DC}, \text{ over temp.}$<br>$V_{IN+} = 0V, V_{IN-} = + 1V_{DC},$ | 5 | 8 | | 5 | 8 | | mA | | | | $V_0 = 200 \text{mV}$ | 12 | 50 | | 12 | 50 | | μΑ | Linear Products Product Specification ### Low Power Dual Operational Amplifiers NE/SA/SE532/ LM158/258/358/2904 #### DC ELECTRICAL CHARACTERISTICS (Continued) T<sub>A</sub> = 25°C, V+ = +5V, unless otherwise specified. | SYMBOL | | | SE5 | 32, LM15 | 8/258 | NE/SA532/LM358/2904 | | | HAUT | |--------------------|-----------------------------------------|---------------------------------|-----|----------|-------|---------------------|-----|-----|--------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | I <sub>SC</sub> | Short circuit current <sup>5</sup> | | | 40 | 60 | | 40 | 60 | mA | | | Differential input voltage <sup>6</sup> | | | | V+ | | | V+ | ٧ | | GBW | Unity gain bandwidth | $T_A = 25^{\circ}C$ | | 1 | | | 1 | | MHz | | SR | Slew rate | $T_A = 25^{\circ}C$ | | 0.3 | | | 0.3 | | V/µs | | V <sub>NOISE</sub> | Input noise voltage | T <sub>A</sub> = 25°C, f = 1kHz | | 40 | | | 40 | | nV/√Hz | #### NOTES: - 1. $V_0 \cong 1.4V$ , $R_S = 0\Omega$ with V+ from 5V to 30V; and over the full input common-mode range (0V to V+ -1.5V). - 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines. - 3. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to +32V without damage. - 4. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitance coupling increases at higher frequencies. - 5. Short-circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V+. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. - 6. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to +32V<sub>DC</sub> without damage. ### Low Power Dual Operational Amplifiers ### NE/SA/SE532/ LM158/258/358/2904 #### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ### TYPICAL APPLICATIONS ## NE/SE538 High Slew Rate Op Amp **Product Specification** #### **Linear Products** #### **DESCRIPTION** The NE/SE538 is a new generation operational amplifier featuring high slew rates combined with improved input characteristics. Internally-compensated for gains of 5 or larger, the SE538 offers guaranteed minimum slew rates of $40V/\mu s$ or larger. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers, such as 748, 101A and 741. ### **FEATURES** - 2mV typical input offset voltage - 80nA max input offset current - Short-circuit protected - Offset null capability - Large common-mode and differential voltage ranges - 60V/µs typical slew rate (gain of +5, -4 min) - 6MHz typical gain bandwidth product (gain +5, -4 minimum) - Internal frequency compensation (gain of +5, -4 minimum) - Pinout: standard single op amp (748, 101A, 741, etc). ### PIN CONFIGURATIONS ### **EQUIVALENT SCHEMATIC (EACH AMPLIFIER)** **NE/SE538** #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE538N | | 8-Pin Ceramic DIP | 0 to +70°C | NE538FE | | 8-Pin Metal Can | 0 to +70°C | NE538H | | 8-Pin Plastic DIP | -55°C to +125°C | SE538N | | 8-Pin Ceramic DIP | -55°C to +125°C | SE538FE | | 8-Pin Metal Can | -55°C to +125°C | SE538H | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------|------------------------|----------| | V <sub>CC</sub> | Supply voltage<br>SE military grade<br>NE commercial grade | ± 22<br>± 18 | V<br>V | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> =25°C (still air) <sup>1</sup> F package N package | 780<br>1160 | mW<br>mW | | V <sub>DIFF</sub> | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage <sup>2</sup> | ± 15 | ٧ | | T <sub>A</sub> | Operating ambient temperature range<br>SE military grade<br>NE commercial grade | -55 to +125<br>0 to 70 | °C | | | Output short-circuit <sup>3</sup> | indefinite | | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: Derate above 25°C, at the following rates: F package at 6.2mW/°C N package at 9.3mW/°C <sup>2.</sup> For supply voltages less than $\pm$ 15V, the absolute maximum input voltage is equal to the supply voltage. <sup>3.</sup> Short-circuit may be to ground or either supply. Rating applies to 125°C case temperature or 75°C ambient Linear Products Product Specification ### High Slew Rate Op Amp **NE/SE538** ### DC ELECTRICAL CHARACTERISTICS $T_A = 25 \, ^{\circ}\text{C}, \ V_S = \pm \, 15 \text{V}, \ \text{unless otherwise specified}.$ | | | | | SE538 | | | NE538 | | UNIT | |-------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | | | Vos | Input offset voltage | $R_S \le 10k\Omega$ $R_S \le 10k\Omega$ , over temp. | | 0.7 | 4.0<br>5.0 | | 2.0 | 6.0<br>7.0 | mV<br>mV | | $\Delta V_{OS}$ | Input offset voltage drift | $R_S = 0\Omega$ , over temp. | | 4.0 | | | 6.0 | | μV/°C | | l <sub>OS</sub><br>Δl <sub>OS</sub> | Input offset current Input offset current | Over temp.<br>Over temp. | | 5<br>25 | 20<br>40 | | 15<br>40 | 40<br>80 | nA<br>nA<br>pA/°C | | l <sub>B</sub><br>Δl <sub>B</sub> | Input current Input current | Over temp.<br>Over temp. | | 45<br>50 | 80<br>200 | | 65<br>80 | 150<br>200 | nA<br>nA<br>pA/°C | | V <sub>CM</sub> | Input common-mode voltage range | | ± 12 | ± 13 | | ± 12 | ± 13 | | ٧ | | CMRR | Common-mode rejection ratio | $R_S \le 10k\Omega$ , over temp. | 70 | 90 | | 70 | 90 | | dB | | PSRR | Power supply rejection ratio | $R_S \le 10k\Omega$ , over temp. | | 30 | 150 | | 30 | 150 | μ٧/٧ | | R <sub>IN</sub> | Input resistance | | 3 | 10 | | 1 | 6 | | МΩ | | A <sub>VOL</sub> | Large-signal voltage gain | $\begin{aligned} R_L & \geq 2k\Omega, \ , \ V_OUT = \pm10V \\ & Over temp., \\ R_L & \geq 2k\Omega, \ V_OUT = \pm10V \end{aligned}$ | 50<br>25 | 200 | | 50<br>25 | 200 | | V/mV<br>V/mV | | V <sub>OUT</sub> | Output voltage | Over temp., $R_L \ge 2k\Omega$<br>Over temp., $R_L \ge 10k\Omega$ | ± 10<br>± 12 | ± 13<br>± 14 | | ± 10<br>± 12 | ± 13<br>± 14 | | V<br>V | | loc | Supply current | Per amplifier<br>Over temp., per amplifier | | 2<br>2.2 | 3<br>3.6 | | 2<br>2.2 | 3<br>3.6 | mA<br>mA | | P <sub>D</sub> | Power dissipation | Per amplifier<br>Over temp., per amplifier | | 60<br>66 | 90<br>108 | | 60<br>66 | 90<br>108 | mW<br>mW | | Isc | Output short-circuit current | | 10 | 25 | 50 | 10 | 25 | 50 | mA | | R <sub>OUT</sub> | Output resistance | | | 100 | | | 100 | | Ω | ### AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise specified. | SYMBOL | | TEST CONDITIONS | | SE538 | | | NE538 | | | |--------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----------|-----|-----|-----------|-----|---------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | GBW | Gain bandwidth product (Gain +5, -4 minimum) | | | 6 | | | 6 | | MHz | | t <sub>R</sub> | Transient response<br>Small-signal rise time<br>Small-signal overshoot | | | 0.25<br>6 | | | 0.25<br>6 | | μs<br>% | | ts | Settling time | To 0.1% | | 1.2 | | | 1.2 | | μs | | SR | Slew rate | $\begin{array}{c} \text{Minimum gain} = 5 \\ \text{Noninverting } R_L \geq 2k\Omega \end{array}$ | 40 | 60 | | | 60 | | V/μs | | V <sub>NOISE</sub> | Input noise voltage | f = 1kHz, T <sub>A</sub> = 25°C | | 30 | | | 30 | | nV/√Hz | ### TYPICAL PERFORMANCE CHARACTERISTICS ### **NE/SE538** ### TYPICAL PERFORMANCE CHARACTERISTICS **NE/SE538** ### **TEST LOAD CIRCUITS** **NE/SE538** #### **APPLICATIONS** The internal frequency compensation is designed for a minimum inverting gain of 4 and a minimum non-inverting gain of 5. Below these gains the NE538 will be unstable and will need external compensation (see Figures 1 and 2). The higher slew rate of the NE538 has made this device quite appealing for high-speed designs, and the fact that it has a standard pinout will allow it to be used to upgrade existing systems that now use the $\mu$ A741 or $\mu$ 748. ### Equations: $$f_{LAG} = \frac{1 (6MHz)}{10} = \frac{1}{2^{\pi}R_LC_L}$$ $$f_{LEAD} = 6MHz = \frac{1}{2^{\pi}R_{F}C_{F}}$$ #### **VOLTAGE COMPARATOR** Inexpensive voltage comparators with only modest parameters are often needed. The op amp is often used in the configuration because the high gain provides good selectivity. Figure 6 shows a circuit usable with most any op amp. The zener is selected for the output voltage required (5.1 volt for TTL), and the resistor provides some current protection to the op amp output structure. $V_{\rm REF}$ can be any voltage within the wide common-mode range of the amplifier — another advantage of using op amps for comparators. Figure 3. Voltage-Follower With Single Power Source NE538 Figure 4. Inverting Amp With Single Power Supply C<sub>F</sub> R<sub>F</sub> R<sub>F</sub> TC14820S Figure 2. Inverting Configuration ## NE/SE5512 Dual High-Performance Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The 5512 series of high-performance operational amplifiers provides very good input characteristics. These amplifiers feature low input bias and voltage characteristics such as a 108 op amp with improved CMRR and a high differential input voltage limit achieved through the use of a bias cancellation and PNP input circuits with collector-to-emitter clamping. The output characteristics are like those of a 741 op amp with improved slew rate and drive capability, yet have low supply quiescent current. #### **APPLICATIONS** - AC amplifiers - RC active filters - Transducer amplifiers - DC gain block - Battery operation - Instrumentation amplifiers #### **FEATURES** - Low input bias < ± 20nA</li> - Low input offset current ± 20nA - Low input offset voltage < 1mV - Low V<sub>OS</sub> temperature drift 5μV/°C - Low input bias temperature drift 40pA/°C - Low input voltage noise 30nV/ √Hz - Low supply current 1.5mA/amp - High slew rate 1.0V/μs - High CMRR 100dB - ullet High input impedance 100M $\Omega$ - High PSRR 110dB - High differential input voltage limit - No crossover distortion - Indefinite output short circuit protection - Internally-compensated for unity gain - 600 $\Omega$ drive capability #### PIN CONFIGURATIONS ### **EQUIVALENT SCHEMATIC** ### Dual High-Performance Operational Amplifier NE/SE5512 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0°C to +70°C | NE5512D | | 8-Pin Ceramic DIP | 0°C to +70°C | NE5512FE | | 8-Pin Plastic DIP | 0°C to +70°C | NE5512N | | 8-Pin Ceramic DIP | -55°C to +125°C | SE5512FE | | 8-Pin Plastic DIP | -55°C to +125°C | SE5512N | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------|-------------------------|----------------------------------------| | V <sub>CC</sub> | Supply voltage | ± 16 | ٧ | | P <sub>D</sub> | Power dissipation | 500 | mW | | T <sub>A</sub> | Operating ambient temperature range<br>NE5512<br>SE5512 | 0 to +70<br>-55 to +125 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | ## **ELECTRICAL PERFORMANCE CHARACTERISTICS** $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ over temperature range, unless otherwise specified. | 0.41001 | PARAMETER | TEST COMPLETIONS | | SE5512 | | | NE5512 | | | | |---------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|----------------|------------------|----------|----------------|------------------|-------------|-------------|--| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | yp Max UNIT | | | | V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT | Input offset voltage | $R_S = 100\Omega$<br>$T_A = +25$ °C<br>Over temp. | | 0.7<br>1<br>4 | 2<br>3 | | 1<br>1.5<br>5 | 5<br>6 | mV<br>μV/°C | | | los<br>Δlos/ΔT | Input offset current | $R_S = 100k\Omega$<br>$T_A = +25^{\circ}C$<br>Over temp. | | 3<br>4<br>30 | 10<br>20 | | 6<br>8<br>40 | 20<br>30 | nA<br>pA/°C | | | I <sub>BIAS</sub><br>ΔΙ <sub>BIAS</sub> /ΔΤ | Input bias current | $R_S = 100k\Omega$<br>$T = +25^{\circ}C$<br>Over temp. | | 3<br>4<br>30 | 10<br>20 | | 6<br>8<br>40 | 20<br>30 | nA<br>pA/°C | | | R <sub>IN</sub> | Input resistance differential | T <sub>A</sub> = 25°C | | 100 | | 1 | 100 | | МΩ | | | V <sub>CM</sub> | Input common mode range | T <sub>A</sub> = 25°C<br>Over temp. | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 | | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 | | ٧ | | | CMRR | Input common-mode rejection ratio | $V_{CC} = \pm 15V$ $V_{IN} = \pm 13.5V$ (RM) $T_A = 25^{\circ}C$ $V_{IN} = \pm 13V$ (FR) Over temp. | 70 | 100 | | 70 | 100 | | dB | | | A <sub>V</sub> | Large-signal voltage gain | $R_L = 2k\Omega$ $T_A = 25$ °C<br>$V_O = \pm 10V$ over temp. | 50<br>25 | 200 | | 50<br>25 | 200 | | V/mV | | | SR | Slew rate | T <sub>A</sub> = 25°C | 0.6 | 1 | | | 1 | | V/µs | | | GBW | Small-signal unity gain bandwidth | T <sub>A</sub> = 25°C | | 3 | | | 3 | | MHz | | Linear Products Product Specification ### **Dual High-Performance Operational Amplifier** NE/SE5512 ## **ELECTRICAL PERFORMANCE CHARACTERISTICS** $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ over temperature range, unless otherwise specified. | | | | | SE5512 | | | NE5512 | | | | |--------------------|---------------------------------|--------------------------------------------------------------------------|----------------|----------------|----------|----------------|----------------|----------|--------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | $\theta_{M}$ | Phase margin | T <sub>A</sub> = 25°C | | 45 | | | 45 | | degree | | | V <sub>OUT</sub> | Output voltage swing | $R_L = 2k\Omega$<br>$T_A = 25^{\circ}C$<br>Over temp. | ± 13<br>± 12.5 | ± 13.5<br>± 13 | | ± 13<br>± 12.5 | ± 13.5<br>± 13 | | ٧ | | | V <sub>OUT</sub> | Output voltage swing | $R_L = 600\Omega^1$<br>$T_A = 25^{\circ}C$<br>Over temp. | ± 10<br>± 7.5 | ± 11.5<br>± 9 | | ± 10<br>± 8 | ± 11.5<br>± 9 | | ٧ | | | Icc | Power supply current | $R_L = Open$<br>$T_A = 25^{\circ}C$<br>Over temp. | | 3.4<br>3.6 | 5<br>5.5 | | 3.4<br>3.6 | 5<br>5.5 | mA | | | PSRR | Power supply rejection ratio | T <sub>A</sub> = 25°C<br>Over temp. | 80<br>80 | 110<br>100 | | 80<br>80 | 110<br>100 | | dB | | | AA | Amplifier-to-amplifier coupling | f = 1 kHz to 20 kHz,<br>$T_A = 25^{\circ}\text{C}$ | | -120 | | | -120 | | dB | | | THD | Total harmonic distortion | f = 10kHz<br>T <sub>A</sub> = 25°C<br>V <sub>O</sub> = 7V <sub>RMS</sub> | | 0.01 | | | 0.01 | | % | | | V <sub>NOISE</sub> | Input noise voltage | f = 1kHz<br>T <sub>A</sub> = 25°C | | 30 | | | 30 | | nV/√Hz | | | I <sub>NOISE</sub> | Input noise current | f = 1kHz<br>T <sub>A</sub> = 25°C | | 0.2 | | | 0.2 | | pA/√Hz | | | Isc | Short-circuit current | ± 15V, T <sub>A</sub> = 25°C | | 40 | | | 40 | | mA | | #### NOTE: <sup>1.</sup> For operation at elevated temperature, N package must be derated based on a thermal resistance of 120°C/W junction-to-ambient. Thermal resistance of the FE package is 125°C/W. # AN144 Applications for the NE5512 Application Note #### **Linear Products** #### DESCRIPTION The NE/SE5512 series of high-performance operational amplifiers provides very good input characteristics. These amplifiers feature low input bias and voltage characteristics such as a 108 op amp with improved CMRR and a high differential input voltage limit achieved through the use of a bias cancellation and PNP input circuits with collector-to-emitter clamping. The output characteristics are like those of a 741 op amp with improved slew rate and drive capability, yet have low supply quiescent current. ## BRIDGE TRANSDUCER AMPLIFIER In applications involving strain gauges, accelerometers and thermal sensors, a bridge transducer is often used. Frequently the sensor elements are high resistance units requiring equally high bridge resistance for good sensitivity. This type of circuit then demands an amplifier with high input impedance, low bias current and low drift. The circuit shown represents a possible solution to these general requirements (Figure 1). For $V_S$ = 10V, the common-mode voltage is approximately +5V, well within the common-mode limits of the NE5512. The sensitivity of the input stage is approximately $$\frac{R_F \cdot V_S}{2R}$$ to a change in transducer resistance $\Delta R$ . This gives a gain factor of $\cong$ 50 for $V_S=$ 10V and $R=25\mathrm{k}\Omega$ . The second stage gain is $\times$ 100 giving a total gain of $\cong$ 5000. Noise is minimized by shielding the transducer leads and taking special care to determine a good signal ground. Common-mode noise rejection is particularly important, making matched differential impedance critical. The NE5512 typically provides 100dB of commonmode rejection and will considerably reduce this undesirable effect. The following are sensitivity figures for the transducer circuits. | | $\Delta R$ | $\Delta E_{OUT}$ | |-------|------------|------------------| | Leg 1 | 10Ω | -2.6V | | | $5\Omega$ | -1.3V | | Leg 2 | 10Ω | + 2.4V | | | $5\Omega$ | + 1.2V | Temperature compensation of the bridge element is accomplished by using low drift metal film resistors and also by providing a complimentary non-active sensor element to thermally track the offset in the active element. High frequency roll-off provides attenuation of unwanted noise above the pass band of the transducer. The shunt capacitors across both stage feedback resistors are for this purpose. ## CURRENT-TO-VOLTAGE CONVERTER Taking advantage of the very low bias current and offset of the NE5512 is demonstrated in ### Applications for the NE5512 **AN144** its adaptation to a current-to-voltage converter as shown in Figure 2. The lower limit of measuring accuracy is determined by $l_{\rm B}$ (inverting), which is typically 6nA. In order to attain a measurement accuracy of 1%, the following inequality must hold: $$I_B \leq (0.01) I_{Smin}$$ Where $I_B$ = input bias current and $I_{Smin}$ = minimum measured current. For $I_B$ = 6nA and $I_{Smin}$ = 1 $\mu$ A, 6nA $\leq$ (0.01) 1 $\mu$ A = 10nA and the inequality hold. DC offset and current noise gain is determined by $$\frac{R_F + R_S}{R_S}$$ which $\cong$ 1 for R<sub>S</sub>>>R<sub>F</sub>. The measured results for this circuit appear below ( $V_{CC} = \pm 15V$ ). | INPUT CURRENT | OUTPUT VOLTAGE | |---------------|----------------| | 1μΑ | 1.008V | | 5μΑ | 5.00V | | 10.00μΑ | 10.00V | ## NE5512 OPERATIONAL DIFFERENTIATOR By utilizing the very high input impedance characteristic of the NE5512, an excellent active differentiator can be realized. Using the circuit shown (Figure 3), good results were obtained as shown by the waveforms in Figures 4, 5 and 6. One of the primary problems with such circuits is the tendency towards instability and distortion either due to loading caused by input bias currents or amplifier non-linearity. In addition, gain increases with frequency, requiring low input noise in the amplifier. The relative stability is shown by the output signal waveforms mentioned above. Adding $R_1$ provides added compensation in the form of a zero near the amplifier unity gain frequency. Frequency range is 100Hz to 10kHz. In order to obtain good differentiation, the network time constant, RC, must be small relative to the period of the highest frequency present at the input. Since the differentiator will attenuate the signal by a factor of $\omega$ RC, which may be 100:1 in the operating region, the second amplifier stage is used to compensate for this loss. Various circuits are easily interfaced with the differentiator block due to the inherently low output impedance of the NE5512. #### DIFFERENTIATOR WAVEFORMS ## THE OPERATIONAL INTEGRATOR The operational complement of the active differentiator is the active integrator. The NE5512 is easily adapted to this function as shown in the circuit below (Figure 7). To obtain satisfactory integration, the time constant must fulfill the following requirement: Where T is the period of the input waveform. For the ideal integrator $$e_{out} = \frac{1}{RC} \int e_{in} dt$$ The factor 1/RC represents an attenuation of the input signal. The low signal level is increased by using the second half of the NE5512 as a gain stage following the operational integration. The waveforms in Figures 8 and 9 show the input-output relationship for both a sine wave and a square wave function. A good integrator must exhibit a phase shift of $\geq$ 89° for sine wave input over the active frequency range. For a square wave, the resultant output must be a linear ramp. The circuit shown fulfills this requirement (see Figure 7). No external compensation is required since the amplifier is unity gain stable. ### **DIFFERENTIATOR WAVEFORMS** ### INTEGRATOR WAVEFORMS # NE/SE5514 Quad High-Performance Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE5514 family of quad operational amplifiers sets new standards in bipolar quad amplifier performance. The amplifiers feature low input bias current and low offset voltages. Pinout is identical to LM324/LM348 which facilitates direct product substitution for improved system performance. Output characteristics are similar to a µA741 with improved slew and drive capability. #### **FEATURES** - Low input bias current: < ± 3nA</li> - Low input offset current: < ± 3nA - Low input offset voltage: < 1mV - Low supply current: 1.5mA/A - 1V/μs slew rate - ullet High input impedance: 100M $\Omega$ - ullet High common-mode impedance: 10G $\Omega$ - Internal compensation for unity gain - 600Ω drive capability (7V<sub>RMS</sub>) #### **APPLICATIONS** - AC amplifiers - RC active filters - Transducer amplifiers - DC gain block - Instrumentation amplifier #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------------------|-------------------|------------| | 16-Pin Plastic SOL package | 0 to +70°C | NE5514D | | 14-Pin Ceramic DIP | 0 to +70°C | NE5514F | | 14-Pin Plastic DIP | 0 to +70°C | NE5514N | | 14-Pin Ceramic DIP | -55°C to +125°C | SE5514F | | 14-Pin Plastic DIP | -55°C to +125°C | SE5514N | ### PIN CONFIGURATIONS Linear Products Product Specification ### **Quad High-Performance Operational Amplifier** NE/SE5514 ### **EQUIVALENT SCHEMATIC** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------| | V <sub>CC</sub> | Supply voltage | ± 16 | ٧ | | V <sub>DIFF</sub> | Differential input voltage | 32 | ٧ | | V <sub>IN</sub> | Input voltage | 0 to 32 | ٧ | | | Output short to ground | Continuous | | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | T <sub>A</sub> | Operating ambient temperature range<br>NE5514<br>SE5514 | 0 to 70<br>-55 to +125 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | | P <sub>MAX</sub> | Maximum power disspation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1250 | mW<br>mW<br>mW | #### NOTE: <sup>1.</sup> The following derating factors should be applied above 25°C: F package at 9.5mW/°C N package at 11.4mW/°C D package at 10.0mW/°C. Linear Products Product Specification ### **Quad High-Performance Operational Amplifier** NE/SE5514 ### **ELECTRICAL CHARACTERISTICS** $V_{CC} = \pm \, 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | | | | | SE5514 | | | NE5514 | | | |-----------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------|----------------|------------------|----------|----------------|------------------|----------|-------------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub><br>ΔV <sub>OS</sub> | Input offset voltage | $R_S$ = 100 $\Omega$ , $T_A$ = +25°C,<br>Over temp.<br>Over temp. | | 0.7<br>1<br>4 | 2<br>3 | | 1<br>1.5<br>5 | 5<br>6 | mV<br>μV/°C | | los<br>Δl <sub>OS</sub> | Input offset current | $R_S = 100 k \Omega$ , $T_A = +25 ^{\circ} C$ ,<br>Over temp.<br>Over temp. | | 3<br>4<br>30 | 10<br>20 | | 6<br>8<br>40 | 20<br>30 | nA<br>pA/°C | | I <sub>BIAS</sub><br>ΔI <sub>BIAS</sub> | Input bias current | $R_S$ = 100kΩ, $T_A$ = +25°C,<br>Over temp.<br>Over temp. | | 3<br>4<br>30 | 10<br>20 | | 6<br>8<br>40 | 20<br>30 | nA<br>pA/°C | | R <sub>IN</sub> | Input resistance differential | T <sub>A</sub> = 25°C | | 100 | | | 100 | | мΩ | | V <sub>CM</sub> | Input common mode range | T <sub>A</sub> = 25°C,<br>Over temp. | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 | | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 | | ٧ | | CMRR | Input common-mode rejection ratio | $V_{CC} = \pm 15V$ , c, $V_{IN} = \pm 13.5V$ @ $T_A = 25^{\circ}C$ , $V_{IN} = \pm 13V$ @ Over temp. | 70 | 100 | | 70 | 100 | | dB | | A <sub>V</sub> | Large-signal voltage gain | $R_L = 2k\Omega$ , $T_A = 25$ °C<br>$V_C = \pm 10V$ , Over temp. | 50<br>25 | 200 | | 50<br>25 | 200 | | V/mV | | SR | Slew rate | T <sub>A</sub> = 25°C | 0.6 | 1 | | 0.6 | 1 | | V/µs | | GBW | Small-signal unity gain bandwidth | T <sub>A</sub> = 25°C | | 3 | | | 3 | | MHz | | $\theta_{M}$ | Phase margin | T <sub>A</sub> = 25°C | | 45 | | | 45 | | Degr | | V <sub>OUT</sub> | Output voltage swing | $R_L = 2k\Omega$ , $T_A = 25$ °C,<br>Over temp. | ± 13<br>± 12.5 | ± 13.5<br>± 13 | | ± 13<br>± 12.5 | ± 13.5<br>± 13 | | ٧ | | V <sub>OUT</sub> | Output voltage swing | $R_L = 600\Omega$ , $T_A = 25$ °C,<br>Over temp. | ± 10<br>± 7.5 | ± 11.5<br>± 9 | | ± 10<br>± 8 | ± 11.5<br>± 9 | | ٧ | | Icc | Power supply current | $R_L = Open, T_A = 25$ °C,<br>Over temp. | | 6<br>7 | 10<br>12 | | 6<br>7 | 10<br>12 | mA | | PSRR | Power supply rejection ratio | Over temp. | 80 | 110 | | 80 | 110 | | dB | | AA | Amplifier to amplifier coupling | f = 1kHz to 20kHz, T <sub>A</sub> = 25°C | | -120 | | | -120 | | dB | | THD | Total harmonic distortion | $f = 10kHz$ , $T_A = 25$ °C,<br>$V_O = 7V_{RMS}$ | | 0.01 | | | 0.01 | | % | | V <sub>NOISE</sub> | Input noise voltage | f = 1kHz, T <sub>A</sub> = 25°C | | 30 | | | 30 | | nV/√H: | | Isc | Short-circuit current | T <sub>A</sub> = 25°C | 10 | 40 | 60 | 10 | 40 | 60 | mA | # AN1441 Applications for the NE5514 Application Note ### **Linear Products** #### **NE5514 DESCRIPTION** The SE/NE5514 family of Quad Operational Amplifiers sets new standards in Bipolar Quad Amplifier Performance. The amplifiers feature low input bias current and low offset voltages. Pinout is identical to LM324/LM348, which facilitates direct product substitution for improved system performance. Output characteristics are similar to a µA741 with improved slew and drive capability. ### FOUR-QUADRANT PHOTO-CONDUCTIVE DETECTOR AMPLIFIER When operating a photo diode in the photoconductive mode (reverse-biased) very small currents in the microampere range must be sensed in the photo active operating region. Dark currents in the nanoamperes are common. Generally, for this reason, JFET input preamps are used to prevent interaction and accuracy degradation due to input bias currents. The 5514 has sufficiently low input bias current (6nA) to allow its use under these circuit constraints as shown in a possible design used to sense four-quadrant motion of a light source. By proper summing of the signals from the X and Y axes, four-quadrant output may be fed to an X-Y plotter, oscilloscope or computer for simulation (see Figure 1). The wide input common-mode voltage range of the device allows a +10V supply to be used to drive the signal bridge giving high sensitivity and improved signal-to-noise. Obviously, input balancing is critical to achieving common-mode signal rejection in addition to adequate shielding of the sensor leads. The sensor head itself must be shielded and the shield grounded to signal common to avoid unwanted noise pick-up from power line and other local noise sources. Amplifier response may be shaped to aid in noise reduction by more complex filter configurations. If possible the 5514 should be located in close proximity to the sensor head. System balance may be done under dark field conditions if adequate photo detector tracking results. However, for high accuracy systems, a bipolar balance adjust added to the non-inverting output stage is more desirable. With this latter method, the signal bridge is balanced for a null output under uniform light field conditions using the bridge balance pot as shown. DC offset is then adjusted using the balance pot on the output amplifier under dark field conditions. ### MULTI-TONE BANDPASS FILTER FOR PLL TONE DECODER In the design of a multiple tone signaling system, particularly where signals are transmitted over long lines, noise and adjacent channel interference may be a significant barrier to reliable communications. By the use of narrow-band active pre-filters to attain selectivity and gain, the effective signal to noise ratio is greatly improved. The NE/SE5514 is easily adapted to such filter configurations due to its inherent stability. In addition, its very high input impedance drastically reduces loading to the passive networks and allows for increased "Q" and large value resistors. The circuit in Figure 2 demonstrates multiple feedback filters operating at four of the standard signaling frequencies. More channels may be added to increase the capacity of the system. Linear Products Test results obtained from the filter configuration were as follows: Wide-band signal-to-noise 63dB Gain (Mid band) 30dB Q (effective) ≈ 30 Output 0dBM (0.775V<sub>RMS</sub>) Note that the amplifiers are operated from a single +12V supply and are biased to half $V_{\rm CC}$ by a simple resistive divider at point B which connects to all non-inverting inputs. ### 4-STATION 0 - 50° TEMPERATURE SENSOR By using an NPN transistor as a temperature sensing element, the NE5514 forms the basis for a multi-station temperature sensor as shown in Figure 3. The principle used is fundamental to the current voltage relationship of a forward-biased junction. The current flow across the base-emitter junction is determined by absolute temperature in the following way: $$\begin{array}{ccc} & I_E = -(I_C + I_B) \\ \text{and} & I_E \infty I_S \exp{(V_{BE}/V_T)}; \ V_T = \frac{kt}{q} \\ \text{therefore,} & V_{BE} \infty V_T \ In \ I_E/I_S \end{array}$$ Where $l_E$ is the forward current and $l_S$ is the saturation current inherent in the junction, $l_E$ must be high enough such that the $l_S$ variation with temperature is small relative to $l_E$ ( $l_E >> l_S$ ). $l_S$ is typically 0.05pA, therefore, setting $l_E$ to 1 or 2 $\mu$ A gives the desired condition. Diode $D_1$ serves to substantially reduce error due to power supply variation by giving a fixed voltage reference. To calibrate the sensor adjust $R_4$ for "0" volts output from the NE5514 at 0°C. Adjust $R_6$ tracking resistor for a scale factor of 100mV°C output. Only the transistor need be placed in the temperature-controlled environment. Figure 4 shows the addition of an A/D converter and display to give a digital thermometer. ### Applications for the NE5514 ### AN1441 ## NE/SE5532/5532A Internally-Compensated Dual Low Noise Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The 5532 is a dual high-performance low noise operational amplifier. Compared to most of the standard operational amplifiers, such as the 1458, it shows better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths. This makes the device especially suitable for application in high-quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers. The op amp is internally compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the 5532A version be used because it has guaranteed noise voltage specifications. #### **FEATURES** - Small-signal bandwidth: 10MHz - Output drive capability: 600Ω, 10V<sub>RMS</sub> - Input noise voltage: 5nV/√Hz (typical) - DC voltage gain: 50000 - AC voltage gain: 2200 at 10kHz - Power bandwidth: 140kHz - Slew rate: 9V/μs - Large supply voltage range: ±3 to ±20V - Compensated for unity gain #### PIN CONFIGURATIONS ### **EQUIVALENT SCHEMATIC (EACH AMPLIFIER)** Linear Products Product Specification # Internally-Compensated Dual Low Noise Operational Amplifier NE/SE5532/5532A ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to 70°C | NE5532N | | 8-Pin Ceramic DIP | 0 to 70°C | NE5532FE | | 8-Pin Plastic DIP | 0 to 70°C | NE5532AN | | 8-Pin Ceramic DIP | 0 to 70°C | NE5532AFE | | 8-Pin Ceramic DIP | -55°C to +125°C | SE5532FE | | 8-Pin Ceramic DIP | -55°C to +125°C | SE5532AFE | | 16-Pin Plastic SOL | 0 to 70°C | NE5532D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------------------|------------------------|----------------| | Vs | Supply voltage | ± 22 | ٧ | | V <sub>IN</sub> | Input voltage | ± V <sub>SUPPLY</sub> | ٧ | | V <sub>DIFF</sub> | Differential input voltage <sup>1</sup> | ± 0.5 | ٧ | | T <sub>A</sub> | Operating temperature range<br>NE5532/A<br>SE5532/A | 0 to 70<br>-55 to +125 | ဗင | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | TJ | Junction temperature | 150 | °C | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C, (still-air) <sup>2</sup> N package F package D package | 1200<br>1000<br>1200 | mW<br>mW<br>mW | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | ### NOTES: N package at 100°C/W. F package at 125°C/W. D package at 100°C/W. Diodes protect the inputs against over-voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to ±10mA. <sup>2.</sup> Thermal resistances of the above packages are as follows: Linear Products Product Specification # Internally-Compensated Dual Low Noise Operational Amplifier ### NE/SE5532/5532A ### DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified. 1, 2, 3 | | | | SE | SE5532/5532A | | NE5532/5532A | | | | |---------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|------------|------------------------------|------------------------------|-------------|------------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | $V_{OS}$ $\Delta V_{OS}/\Delta T$ | Offset voltage | Over temperature | | 0.5<br>5 | 2<br>3 | | 0.5<br>5 | 4<br>5 | mV<br>mV<br>μV/°C | | los<br>Δl <sub>OS</sub> /ΔT | Offset current | Over temperature | | 200 | 100<br>200 | | 10<br>200 | 150<br>200 | nA<br>nA<br>pA/°C | | l <sub>B</sub><br>Δl <sub>B</sub> /ΔT | Input current | Over temperature | | 200<br>5 | 400<br>700 | | 200<br>5 | 800<br>1000 | nA<br>nA<br>mA/°C | | Icc | Supply current | Over temperature | | | 13 | | 8 | 16 | mA<br>mA | | $V_{CM}$ | Common-mode input range | | ± 12 | ± 13 | | ± 12 | ± 13 | | ٧ | | CMRR | Common-mode rejection ratio | | 80 | 100 | | 70 | 100 | | dB | | PSRR | Power supply rejection ratio | | | 10 | 50 | | 10 | 100 | μV/V | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L \geqslant 2k\Omega, V_O = \pm 10V$<br>Over temperature<br>$R_L \geqslant 600\Omega, V_O = \pm 10V$<br>Over temperature | 50<br>25<br>40<br>20 | | | 25<br>15<br>15<br>10 | 100<br>50 | | V/mV<br>V/mV<br>V/mV<br>V/mV | | V <sub>OUT</sub> | Output swing | $\begin{array}{c} R_L\geqslant 600\Omega\\ \text{Over temperature}\\ R_L\geqslant 600\Omega,\ V_S=\pm18V\\ \text{Over temperature}\\ R_L\geqslant 2k\Omega\ \text{over temp}. \end{array}$ | ± 15 | ± 16 | | ± 12<br>± 10<br>± 12<br>± 10 | ± 13<br>± 12<br>± 14<br>± 13 | | V<br>V<br>V | | R <sub>IN</sub> | Input resistance | | 30 | 300 | | 30 | 300 | | kΩ | | I <sub>SC</sub> | Output short circuit current | | 10 | 38 | 60 | 10 | 38 | 60 | mA | ### NOTES: Diodes protect the inputs against overvoltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to ±10mA. <sup>2.</sup> For operation at elevated temperature, derate packages based on the package thermal resistance. Output may be shorted to ground at V<sub>S</sub> = ± 15V, T<sub>A</sub> = 25°C. Temperature and/or supply voltages must be limited to ensure dissipation rating is not exceeded. # Internally-Compensated Dual Low Noise Operational Amplifier ### NE/SE5532/5532A ### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm\,15$ V, unless otherwise specified. | 0.04501 | 24244 | | | NE/SE5532/5532A | | | |------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|---------|-----------------|-----|------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min Typ | | Max | UNIT | | R <sub>OUT</sub> | Output resistance | $A_V = 30$ dB Closed-loop<br>f = 10kHz, $R_L = 600\Omega$ | | 0.3 | | Ω | | | Overshoot | Voltage-follower $V_{IN}$ = 100mV <sub>P-P</sub> $C_L$ = 100pF, $R_L$ = 600 $\Omega$ | | 10 | | % | | | Gain | f = 10kHz | | 2.2 | | V/mV | | BW | Gain bandwidth product | $C_{L} = 100 pF, R_{L} = 600 \Omega$ | | 10 | | MHz | | SR | Slew rate | | | 9 | | V/μs | | | Power bandwidth | $\begin{aligned} V_{OUT} &= \pm 10V \\ V_{OUT} &= \pm 14V, \ R_L = 600\Omega, \\ V_{CC} &= \pm 18V \end{aligned}$ | | 140<br>100 | | kHz<br>kHz | ### **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified. | | | | NE/SE5532 | | | | | 2A | | |--------------------|---------------------|--------------------------------------------|-----------|------------|-----|-----|------------|---------|------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>NOISE</sub> | Input noise voltage | $f_O = 30Hz$<br>$f_O = 1kHz$ | | 8<br>5 | | | 8<br>5 | 12<br>6 | nV/√Hz<br>nV/√Hz | | I <sub>NOISE</sub> | Input noise current | $f_O = 30Hz$<br>$f_O = 1kHz$ | | 2.7<br>0.7 | | | 2.7<br>0.7 | | pA/√Hz<br>nV/√Hz | | | Channel separation | $f = 1 \text{kHz}, R_S = 5 \text{k}\Omega$ | | 110 | | | 110 | | dB | # Internally-Compensated Dual Low Noise Operational Amplifier ### NE/SE5532/5532A ### TYPICAL PERFORMANCE CHARACTERISTICS # Internally-Compensated Dual Low Noise Operational Amplifier ### NE/SE5532/5532A ### **TEST CIRCUITS** # NE5533/5533A NE/SA/ SE5534/5534A Dual and Single Low Noise Op Amp Product Specification #### **Linear Products** #### DESCRIPTION The 5533/5534 are dual and single highperformance low noise operational amplifiers. Compared to other operational amplifiers, such as TL083, they show better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths. This makes the devices especially suitable for application in high quality and professional audio equipment, in instrumentation and control circuits and telephone channel amplifiers. The op amps are internally compensated for gain equal to, or higher than, three. The frequency response can be optimized with an external compensation capacitor for various applications (unity gain amplifier, capacitive load, slew rate, low overshoot, etc.) If very low noise is of prime importance, it is recommended that the 5533A/5534A version be used which has guaranteed noise specifications. ### **FEATURES** - Small-signal bandwidth: 10MHz - Output drive capability: 600 $\Omega$ , 10V<sub>RMS</sub> at V<sub>S</sub> = $\pm$ 18V - Input noise voltage: 4nV/√Hz - DC voltage gain: 100000 - AC voltage gain: 6000 at 10kHz - Power bandwith: 200kHz - Slew rate: 13V/μs - Large supply voltage range: ±3 to ±20V ### PIN CONFIGURATIONS #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE5533N | | 16-Pin Plastic SO package | 0 to +70°C | NE5533AD | | 14-Pin Plastic DIP | 0 to +70°C | NE5533AN | | 16-Pin Plastic SO package | 0 to +70°C | NE5533D | | 8-Pin Plastic SO package | 0 to +70°C | NE5534D | | 8-Pin Hermetic Cerdip | 0 to +70°C | NE5534FE | | 8-Pin Plastic DIP | 0 to +70°C | NE5534N | | 8-Pin Plastic SO package | 0 to +70°C | NE5534AD | | 8-Pin Hermetic Cerdip | 0 to +70°C | NE5534AFE | | 8-Pin Plastic DIP | 0 to +70°C | NE5534AN | | 8-Pin Plastic DIP | -40°C to +85°C | SA5534N | | 8-Pin Plastic DIP | -40°C to +85°C | SA5534AN | | 8-Pin Hermetic Cerdip | -55°C to +125°C | SE5534AFE | | 8-Pin Plastic DIP | -55°C to +125°C | SE5534N | | 8-Pin Hermetic Cerdip | -55°C to +125°C | SE5534AFE | | 8-Pin Plastic DIP | -55°C to +125°C | SE5534AN | NE5533/5533A NE/SA/SE5534/5534A ### **EQUIVALENT SCHEMATIC** NE5533/5533A NE/SA/SE5534/5534A ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------|---------------------------------------|----------------| | Vs | Supply voltage | ± 22 | ٧ | | V <sub>IN</sub> | Input voltage | ± V supply | V | | V <sub>DIFF</sub> | Differential input voltage <sup>1</sup> | ± 0.5 | V . | | T <sub>A</sub> | Operating temperature range<br>SE<br>SA<br>NE | -55 to +125<br>-40 to +85<br>0 to +70 | <b>ိ</b> ဂိ ဂိ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TJ | Junction temperature | 150 | °C | | P <sub>D</sub> | Power dissipation at 25°C <sup>2</sup><br>5533N, 5534N, 5534FE | 800 | mW | | | Output short-circuit duration <sup>3</sup> | Indefinite | | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: - Diodes protect the inputs against over voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to ±10mA. - For operation at elevated temperature, derate packages based on the following junction-to-ambient thermal resistance: 8-pin ceramic DIP 150°C/W 8-pin plastic DIP 105°C/W 8-pin plastic SO 160°C/W 14-pin ceramic DIP 100°C/W 14-pin plastic DIP 80°C/W 16-pin plastic SO 90°C/W 3. Output may be shorted to ground at $V_S = \pm 15V$ , $T_A = 25^{\circ}C$ . Temperature and/or supply voltages must be limited to ensure dissipation rating is not exceeded. Product Specification Linear Products ### Dual and Single Low Noise Op Amp ### NE5533/5533A NE/SA/SE5534/5534A ### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified. 1, 2 | SYMBOL | PARAMETER | TEST CONDITIONS | SE | 5534/55 | 34A | | 533/553<br>34/553 | UNIT | | |-----------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------|-------------|--------------------------------------|------------------------------------------|--------------|-------------------| | | | | Min | Тур | Max | Min | Тур | Max | | | V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT | Offset voltage | Over temperature | | 0.5<br>5 | 2<br>3 | | 0.5<br>5 | 4<br>5 | mV<br>mV<br>μV/°C | | l <sub>OS</sub><br>Δl <sub>OS</sub> /ΔT | Offset current | Over temperature | | 10<br>200 | 200<br>500 | | 20<br>200 | 300<br>400 | nA<br>nA<br>pA/°C | | Ι <sub>Β</sub><br>ΔΙ <sub>Β</sub> /ΔΤ | Input current | Over temperature | | 400<br>5 | 800<br>1500 | | 500<br>5 | 1500<br>2000 | nA<br>nA<br>nA/°C | | Icc | Supply current per op amp | Over temperature | | 4 | 6.5<br>9 | | 4 | 8<br>10 | mA<br>mA | | V <sub>CM</sub><br>CMRR<br>PSRR | Common mode input range<br>Common mode rejection ratio<br>Power supply rejection ratio | | ± 12<br>80 | ± 13<br>100<br>10 | 50 | ± 12<br>70 | ± 13<br>100<br>10 | 100 | V<br>dB<br>μV/V | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L \geqslant 600\Omega$ , $V_O = \pm 10V$<br>Over temperature | 50<br>25 | 100 | | 25<br>15 | 100 | | V/mV<br>V/mV | | V <sub>OUT</sub> | Output swing<br>5534 only | $\begin{array}{l} R_L\geqslant 600\Omega \\ \text{Over temperature} \\ R_L\geqslant 600\Omega, \ V_S=\pm18V \\ R_L\geqslant 2k\Omega \\ \text{Over temperature} \end{array}$ | ± 12<br>± 10<br>± 15<br>± 13<br>± 12 | ± 13<br>± 12<br>± 16<br>± 13.5<br>± 12.5 | | ± 12<br>± 10<br>± 15<br>± 13<br>± 12 | ± 13<br>± 12<br>± 16<br>± 13.5<br>± 12.5 | | V<br>V<br>V | | R <sub>IN</sub> | Input resistance | | 50 | 100 | | 30 | 100 | | kΩ | | Isc | Output short circuit current | | | 38 | | | 38 | | mA | <sup>1.</sup> For NE5533/5533A/5534/5534A, T<sub>MIN</sub> = 0°C, T<sub>MAX</sub> = 70°C. 2. For SE5534/5534A, T<sub>MIN</sub> = -55°C, T<sub>MAX</sub> = + 125°C. Linear Products Product Specification ### Dual and Single Low Noise Op Amp ### NE5533/5533A NE/SA/SE5534/5534A ### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = 15$ V, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | SE5534/5534A | | | NE5 | UNIT | | | |------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----|-----|-----------------|-----|-------------------| | | | | Min | Тур | Max | Min | Тур | Max | | | R <sub>OUT</sub> | Output resistance | $A_V$ = 30dB closed-loop<br>f = 10kHz, $R_L$ = 600 $\Omega$ ,<br>$C_C$ = 22pF | | 0.3 | | | 0.3 | | Ω | | | Transient response | Voltage-follower, $V_{\text{IN}} = 50 \text{mV}$ $R_{\text{L}} = 600 \Omega, C_{\text{C}} = 22 \text{pF},$ $C_{\text{L}} = 100 \text{pF}$ | | | | | | | | | t <sub>R</sub> | Rise time | | | 20 | | | 20 | | ns | | | Overshoot | | | 20 | | | 20 | | % | | | Transient response | $V_{IN}$ = 50mV, $R_L$ = 600 $\Omega$<br>$C_C$ = 47pF, $C_L$ = 500pF | | | | | | | | | t <sub>R</sub> | Rise time | | | 50 | | | 50 | | ns | | | Overshoot | | | 35 | | | 35 | | % | | A <sub>V</sub> | Gain | $f = 10kHz, C_C = 0$<br>$f = 10kHz, C_C = 22pF$ | | 6<br>2.2 | | | 6<br>2.2 | | V/mV<br>V/mV | | BW | Gain bandwidth product | $C_C = 22pF, C_L = 100pF$ | | 10 | | | 10 | | mHz | | SR | Slew rate | $C_C = 0$<br>$C_C = 22pF$ | | 13<br>6 | | | 13<br>6 | | V/μs<br>V/μs | | | Power bandwidth | $V_{OUT} = \pm 10V, \ C_C = 0$<br>$V_{OUT} = \pm 10V, \ C_C = 22pF$<br>$V_{OUT} = \pm 14V, \ R_L = 600\Omega$<br>$C_C = 22pF, \ V_{CC} = \pm 18V$ | | 200<br>95<br>70 | | | 200<br>95<br>70 | | kHz<br>kHz<br>kHz | ### **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_S = 15V$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | | 5533/553 | 4 | 55 | | | | |--------------------|------------------------|--------------------------------------|-----|------------|-----|-----|------------|----------|------------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>NOISE</sub> | Input noise voltage | $f_O = 30Hz$<br>$f_O = 1kHz$ | | 7 | | | 5.5<br>3.5 | 7<br>4.5 | nV/√Hz<br>nV/√Hz | | I <sub>NOISE</sub> | Input noise current | $f_O = 30$ Hz<br>$f_O = 1$ kHz | | 2.5<br>0.6 | | | 1.5<br>0.4 | | pA/√Hz<br>pA/√Hz | | | Broadband noise figure | $f = 10Hz - 20kHz,$ $R_S = 5k\Omega$ | | | | | 0.9 | | dB | | | Channel separation | $f = 1kHz$ , $R_S = 5k\Omega$ | | 110 | | | 110 | | dB | ### NE5533/5533A NE/SA/SE5534/5534A ### TYPICAL PERFORMANCE CHARACTERISTICS NE5533/5533A NE/SA/SE5534/5534A ### TYPICAL PERFORMANCE CHARACTERISTICS ### **TEST LOAD CIRCUITS** ### NE5533/5533A NE/SA/SE5534/5534A ### NOISE TEST BLOCK DIAGRAM Application Note **Linear Products** ## AUDIO CIRCUITS USING THE NE5532/33/34 The following will explain some of Signetics' low noise op amps and show their use in some audio applications. #### DESCRIPTION The 5532 is a dual high-performance low noise operational amplifier. Compared to most of the standard operational amplifiers, such as the 1458, it shows better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths. This makes the device especially suitable for application in high quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers. The op amp is internally-compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the 5532A version be used which has guaranteed noise voltage specifications. #### **APPLICATIONS** The Signetics 5532 High-Performance Op Amp is an ideal amplifier for use in high quality and professional audio equipment which requires low noise and low distortion. The circuit included in this application note has been assembled on a PC board, and tested with actual audio input devices (Tuner and Turntable). It consists of an RIAA (Recording Industry Association of America) preamp, input buffer, 5-band equalizer, and mixer. Although the circuit design is not new, its performance using the 5532 has been improved. The RIAA preamp section is a standard compensation configuration with low frequency boost provided by the Magnetic cartridge and the RC network in the op amp feedback loop. Cartridge loading is accomplished via R1. 47k was chosen as a typical value, and may differ from cartridge to cartridge. The Equalizer section consists of an input buffer, 5 active variable band pass/notch (depending on R9's setting) filters, and an output summing amplifier. The input buffer is a standard unity gain design providing impedance matching between the preamplifier and the equalizer section. Because the 5532 is internally-compensated, no external compensation is required. The 5-band active filter section is actually five individual active filters with the same feedback design for all five. The main difference in all five stages is the values of C5 and C6, which are responsible for setting the center frequency of each stage. Linear pots are recommended for R9. To simplify use of this circuit, a component value table is provided, which lists center frequencies and their associated capacitor values. Notice that C5 equals (10) C6, and that the Value of R8 and R10 are related to R9 by a factor of 10 as well. The values listed in the table are common and easily found standard values. ### RIAA EQUALIZATION AUDIO PREAMPLIFIER USING NE5532A With the onset of new recording techniques with sophisticated playback equipment, a new breed of low noise operational amplifiers was developed to complement the state-of-the-art in audio reproduction. The first ultra-low noise op amp introduced by Signetics was called the NE5534A. This is a single operational amplifier with less than '4nV/√Hz input noise voltage. The NE5534A is internally-compensated at a gain of three. This device has been used in many audio preamp and equalizer (active filter) applications since its introduction early last year. AN142 #### **COMPONENT VALUES FOR FIGURE 1** | R7 | R8 = 25k<br>' = 2.4k R9 = 2 | 240k | R7 | R8 = 50k<br>= 5.1k R9 = | 510k | R8 = 100k<br>R7 = 10k R9 = 1meg | | | |----------------|-----------------------------|----------|---------|-------------------------|-----------|---------------------------------|----------|----------| | f <sub>O</sub> | C5 | C6 | fo | C5 | C6 | fo | C5 | C6 | | 23Hz | 1μF | 0.1μF | 25Hz | 0.47μF | 0.047µF | 12Hz | 0.47μF | 0.047μF | | 50Hz | 0.47μF | 0.047μF | 36Hz | 0.33μF | 0.033μF | 18Hz | 0.33μF | 0.033μF | | 72Hz | 0.33μF | 0.033μF | 54Hz | 0.22μF | 0.022µF | 27Hz | 0.22μF | 0.022μF | | 108Hz | 0.22µF | 0.022μF | 79Hz | 0.15μF | 0.015µF | 39Hz | 0.15μF | 0.015μF | | 158Hz | 0.15μF | 0.015μF | 119Hz | 0.1μF | 0.01 µF | 59Hz | 0.1µF | 0.01μF | | 238Hz | 0.1µF | 0.01µF | 145Hz | 0.082μF | 0.0082µF | 72Hz | 0.082µF | 0.0082µF | | 290Hz | 0.082μF | 0.0082μF | 175Hz | 0.068µF | 0.0068µF | 87Hz | 0.068µF | 0.0068µF | | 350Hz | 0.068μF | 0.0068µF | 212Hz | 0.056μF | 0.0056 μF | 106Hz | 0.056µF | 0.0056µF | | 425Hz | 0.056μF | 0.0056µF | 253Hz | 0.047µF | 0.0047µF | 126Hz | 0.047µF | 0.0047µF | | 506Hz | 0.047μF | 0.0047μF | 360Hz | 0.033µF | 0.0033µF | 180Hz | 0.033µF | 0.0033µF | | 721Hz | 0.033μF | 0.0033μF | 541Hz | 0.022µF | 0.0022µF | 270Hz | 0.022µF | 0.0022µF | | 1082Hz | 0.022µF | 0.0022µF | 794Hz | 0.015μF | 0.0015µF | 397Hz | 0.015µF | 0.0015μF | | 1588Hz | 0.015μF | 0.0015μF | 1191Hz | 0.01µF | 0.001µF | 595Hz | 0.01µF | 0.001µF | | 2382Hz | 0.01µF | 0.001μF | 1452Hz | 0.0082µF | 820pF | 726Hz | 0.0082µF | 820pF | | 2904Hz | 0.0082µF | 820pF | 1751Hz | 0.0068µF | 680pF | 875Hz | 0.0068µF | 680pF | | 3502Hz | 0.0068μF | 680pF | 2126Hz | 0.0056μF | 560pF | 1063Hz | 0.0056µF | 560pF | | 4253Hz | 0.0056μF | 560pF | 2534Hz | 0.0047μF | 470pF | 1267Hz | 0.0047µF | 470pF | | 5068Hz | $0.0047 \mu F$ | 470pF | 3609Hz | 0.0033μF | 330pF | 1804Hz | 0.0033µF | 330pF | | 7218Hz | 0.0033µF | 330pF | 5413Hz | 0.0022µF | 220pF | 2706Hz | 0.0022µF | 220pF | | 10827Hz | $0.0022 \mu F$ | 220pF | 7940Hz | 0.0015μF | 150pF | 3970Hz | 0.0015μF | 150pF | | 15880Hz | 0.0015μF | 150pF | 11910Hz | 0.001µF | 100pF | 5955Hz | 0.001 µF | 100pF | | 23820Hz | 0.001μF | 100pF | 14524Hz | 820pF | 82pF | 7262Hz | 820pF | 82pF | | | | | 17514Hz | 680pF | 68pF | 8757Hz | 680pF | 68pF | | | | | 21267Hz | 560pF | 56pF | 10633Hz | 560pF | 56pF | | | | | 1 | , | • | 12670Hz | 470pF | 47pF | | | | | | | | 18045Hz | 330pF | 33pF | Many of the amplifiers that are being designed today are DC-coupled. This means that very low frequencies (2 – 15Hz) are being amplified. These low frequencies are common to turntables because of rumble and tone arm resonancies. Since the amplifiers can reproduce these sub-audible tones, they become quite objectionable because the speakers try to reproduce these tones. This causes non-linearities when the actual recorded material is amplified and converted to sound waves. The RIAA has proposed a change in its standard playback response curve in order to alleviate some of the problems that were previously discussed. The changes occur primarily at the low frequency range with a slight modification to the high frequency range (See Figure 2). Note that the response peak for the bass section of the playback curve now occurs at 31.5Hz and begins to roll off below that frequency. The roll-off occurs by introducing a fourth RC network with a 7950 µs time constant to the three existing networks that make up the equalization circuit. The high end of the equalization curve is extended to 20kHz, because recordings at these frequencies are achievable on many current discs. #### NE5533/34 DESCRIPTION the 5533/5534 are dual and single highperformance low noise operational amplifiers. Compared to other operational amplifiers, such as TL083, they show better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths. This makes the devices especially suitable for application in high quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers. The op amps are internally-compensated for gain equal to, or higher than, three. The frequency response can be optimized with an external compensation capacitor for various applications (unity gain amplifier, capacitive load, slew rate, low overshoot, etc.) If very low noise is of prime importance, it is recommended that the 5533A/5534A version be used which has guaranteed noise specifications ### **APPLICATIONS** #### **Diode Protection of Input** The input leads of the device are protected from differential transients above ±0.6V by internal back-to-back diodes. Their presence imposes certain limitations on the amplifier dynamic characteristics related to closed-loop gain and slew rate. Consider the unity gain follower as an example: Assume a signal input square wave with dV/dt of 250V/ $\mu$ s and 2V peak amplitude as shown. If a 22pF compensation capacitor is inserted and the R<sub>1</sub> C<sub>1</sub> circuit deleted, the device slew rate falls to approximately 7V/ $\mu$ s. The input waveform will reach 2V/250V/ $\mu$ s or 8ns, while the output will have changed (8 $\times$ 10<sup>-3</sup>) only 56mV. The differential input signal is then (V<sub>IN</sub> – V<sub>O</sub>) R<sub>I</sub>/R<sub>I</sub> + R<sub>F</sub> or approximately 1V. The diode limiter will definitely be active and output distortion will occur; therefore, $V_{\text{IN}} < 1V$ as indicated. Next, a sine wave input is used with a similar circuit. The slew rate of the input waveform now depends on frequency and the exact expression is $$\frac{dv}{dt} = 2\omega \cos \omega t$$ The upper limit before slew rate distortion occurs for *small-signal* ( $V_{IN} < 100 \text{mV}$ ) conditions is found by setting the slew rate to 7V/ $\mu$ s. That is: $$7 \times 10^6 \text{V}/\mu\text{s} = 2\omega \cos \omega \text{t}$$ at $$\omega t = 0$$ $$\omega_{\text{LIMIT}} = \frac{7 \times 10^6}{2} = 3.5 \times 10^6 \text{ rad/s}$$ $$f_{LIMIT} = \frac{3.5 \times 10^6}{2\pi} \cong 560 \text{kHz}$$ # External Compensation Network Improves Bandwidth By using an external lead-lag network, the follower circuit slew rate and small-signal bandwidth can be increased. This may be useful in situations where a closed-loop gain less than 3 to 5 is indicated. A number of examples are shown in subsequent figures. The principle benefit of using the network approach is that the full slew rate and bandwidth of the device is retained, while impulse-related parameters such as damping and phase margin are controlled by choosing the appropriate circuit constants. For example, consider the following configuration: The major problem to be overcome is poor phase margin leading to instability. By choosing the lag network break frequency one decade below the unity gain crossover frequency (30 – 50MHz), the phase and gain margin are improved. An appropriate value for R is $270\Omega$ . Setting the lag network break frequency at 5MHz, C may be calculated $$C = \frac{1}{2\pi \cdot 270 \cdot 5 \times 10^6}$$ = 118pF ### **RULES AND EXAMPLES** ## Compensation Using Pins 5 and 8 (Limited Bandwidth and Slew Rate) A single-pole and zero inserted in the transfer function will give an added 45° of phase margin, depending on the network values. #### Calculating the Lead-Lag Network $$C_1 = \frac{1}{2\pi F_1 R_1}$$ Let $R_1 = \frac{R_{1N}}{10}$ where $$F_1 = \frac{1}{10} \text{ (UGBW)}$$ UGBW = 30MHz # External Compensation for Wide-Band Voltage-Follower **Shunt Capacitance Compensation** $$C_F = \frac{1}{2\pi F_F R_F}$$ . $F_F \cong 30MHz$ or $$C_F \cong \frac{C_{DIST}}{A_{CI}}$$ C<sub>DIST</sub> ≅ Distributed Capacitance ≅ 2-3pF Many audio circuits involve carefully-tailored frequency responses. Pre-emphasis is used in all recording mediums to reduce noise and produce flat frequency response. The most often used de-emphasis curves for broadcast and home entertainment systems are shown in Figure 7. Operational amplifiers are well suited to these applications because of their high gain and easily-tailored frequency response. # RIAA PREAMP USING THE NE5534 TC08610S The preamplifier for phono equalization is shown in Figure 8 with the theoretical and actual circuit response. Low frequency boost is provided by the inductance of the magnetic cartridge with the V<sub>IN</sub> O V<sub>OUT</sub> Figure 5. Unity Gain Inverting Confliguration AN142 RC network providing the necessary break points to approximate the theoretical RIAA curve. ### **RUMBLE FILTER** Following the amplifier stage, rumble and scratch filters are often used to improve overall quality. Such a filter designed with op amps uses the 2-pole Butterworth approach and features switchable break points. With the circuit of Figure 9, any degree of filtering from fairly sharp to none at all is switch-selectable. ### **AN142** **AN142** Figure 10. Tone Control Circuit for Operational Amplifiers ### TONE CONTROL Tone control of audio systems involves altering the flat response in order to attain more low frequencies or more high ones, dependent upon listener preference. The circuit of Figure 10 provides 20dB of bass or treble boost or cut as set by the variable resistance. The actual response of the circuit is shown also. ## BALANCE AND LOUDNESS AMPLIFIER Figure 11 shows a combination of balance and loudness controls. Due to the non-linearity of the human hearing system, the low frequencies must be boosted at low listening levels. Balance, level, and loudness controls provide all the listening controls to produce the desired music response. AN142 # VOLTAGE AND CURRENT OFFSET ADJUSTMENTS Many IC amplifiers include the necessary pin connections to provide external offset adjustments. Many times, however, it becomes necessary to select a device not possessing external adjustments. Figures 12, 13, and 14 suggest some possible arrangements for offset voltage adjust and bias current nulling circuitry. The circuitry of Figure 14 provides sufficient current into the input to cancel the bias current requirement. Although more simplified arrangements are possible, the addition of Q2 and Q3 provide a fixed current level to Q1, thus, bias cancellation can be provided without regard to input voltage level. # NE/SE5535 Dual High Slew Rate Op Amp **Product Specification** ### **Linear Products** #### DESCRIPTION The NE/SE5535 is a new generation operational amplifier featuring high slew rates combined with improved input characteristics. The 5535 is a dual configuration. Internally compensated for unity gain, the SE5535 features a guaranteed unity gain slew rate of $10V/\mu s$ with 2mV maximum offset voltage. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers, such as 747 and 1558. #### **FEATURES** - 15V/μs unity gain slew rate - Internal frequency compensation - Low input offset voltage 2mV - Low input bias current 80nA max - Short-circuit protected - Large common-mode and differential voltage ranges - Pin compatibility 5535 747,1558 - Dual configuration - Low noise current 0.15pA/√Hz typ. #### PIN CONFIGURATION ### **EQUIVALENT SCHEMATIC (One Amplifier)** Linear Products Product Specification ### Dual High Slew Rate Op Amp NE/SE5535 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE5535N | | 8-Pin Plastic DIP | -55°C to +125°C | SE5535N | | 14-Pin Cerdip | 0 to +70°C | NE5535F | | 14-Pin Cerdip | -55 to +125°C | SE5535F | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | SE5535 | NE5535 | UNIT | |-------------------|-------------------------------------------------------------------|-------------|-------------|----------| | Vs | Supply voltage | ± 22 | ± 18 | ٧ | | P <sub>D</sub> | Internal power dissipation <sup>1</sup><br>N package<br>F package | 500<br>1000 | 500<br>1000 | mW<br>mW | | V <sub>IN</sub> | Differential input voltage | ± 30 | ± 30 | V | | V <sub>IN</sub> | Input voltage <sup>2</sup> | ± 15 | ± 15 | ٧ | | T <sub>A</sub> | Operating temperature range | -55 to +125 | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | 300 | °C | | I <sub>SC</sub> | Output short-circuit <sup>3</sup> | Indefinite | Indefinite | | #### NOTES: Rating applies for thermal resistances junction to ambient of 100°C/W and 110°C/W for N and F packages, respectively. Maximum junction temperature is 150°C. <sup>2.</sup> For supply voltages less than $\pm$ 15V, the absolute maximum input voltage is equal to the supply voltage. <sup>3.</sup> Short-circuit may be to ground or either supply. Rating applies to 125°C case temperature or 75°C ambient temperature. Linear Products **Product Specification** ### Dual High Slew Rate Op Amp NE/SE5535 ### DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, unless otherwise specified.\* | SYMBOL | PARAMETER | TEST CONDITIONS | | SE5535 | | | | | | |------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|------------|--------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | $R_S \le 10k\Omega$ $R_S \le 10k\Omega$ , over temp. | | 0.7 | 4.0<br>5.0 | | 2.0 | 6.0<br>7.0 | mV<br>mV | | ΔV <sub>OS</sub> | Input offset voltage drift | $R_S = 0\Omega$ , over temp. | | 4.0 | | | 6.0 | | μV/°C | | los | Input offset current | Over temp. | | 5 | 20<br>40 | | 15 | 40<br>80 | nA<br>nA | | ΔI <sub>OS</sub> | Input offset current | Over temp. | | 25 | | | 40 | | pA/°C | | l <sub>B</sub> | Input current | Over temp. | 45 80<br>200 | | | 65 | 150<br>200 | nA<br>nA | | | $\Delta I_{B}$ | Input current | Over temp. | | 50 | | | 80 | 100 | pA/°C | | V <sub>СМ</sub> | Common-mode voltage range | | ± 12 | ± 13 | | ± 12 | ± 13 | | V | | CMRR | Common-mode rejection ratio | $R_S \le 10k\Omega$ , over temp. | 70 | 90 | | 70 | 90 | | dB | | PSRR | Power supply rejection ratio | $R_S \le 10k\Omega$ , over temp. | | 30 | 150 | | 30 | 150 | μV/V | | R <sub>IN</sub> | Input resistance | | 3 | 10 | | 1 | 6 | | МΩ | | A <sub>VOL</sub> | Large-signal voltage gain | $\begin{aligned} R_L \geqslant 2k\Omega, \ V_{OUT} = \pm 10V \\ R_L = 2k\Omega, \ V_{OUT} = \pm 10V, \\ over \ \ temp. \end{aligned}$ | 50<br>25 | 500 | | 50<br>25 | 500 | | V/mV<br>V/mV | | V <sub>OUT</sub> | Output voltage | $R_L \geqslant 2k\Omega$ , over temp. $R_L \geqslant 10k\Omega$ , over temp. | ± 10<br>± 12 | ± 13<br>± 14 | | ± 10<br>± 12 | ± 13<br>± 14 | | >> | | lcc | Supply current | Per amplifier Per amplifier, over temp. | | 1.8<br>2 | 2.8<br>3.3 | | 1.8<br>2 | 2.8 | mA<br>mA | | P <sub>D</sub> | Power dissipation | Per amplifier Per amplifier, over temp. | | 54<br>60 | 84<br>99 | | 54<br>60 | 84 | mW<br>mW | | Isc | Output short-circuit current | | 10 | 25 | 50 | 10 | 25 | 50 | mA | | Rout | Output resistance | | | 100 | | | 100 | | Ω | #### NOTE: SE types $-55^{\circ}\text{C} \le T_{\text{A}} \le 125^{\circ}\text{C}$ NE types $0^{\circ}\text{C} \le T_{\text{A}} \le 70^{\circ}\text{C}$ ### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, unless otherwise specified. | | PARAMETER | TEST CONDITIONS | SE5535 | | | NE5535 | | | | |----------------|--------------------------------------------------------------------------------|------------------------------------------------------|--------|----------------|-----|--------|----------------|-----|---------------| | SYMBOL | | | Min | Тур | Max | Min | Тур | Max | UNIT | | BW | Gain/bandwidth product | | | 1 | | | 1 | | MHz | | t <sub>R</sub> | Transient response Small-signal rise time Small-signal overshoot Settling time | To 0.1% | | 0.25<br>6<br>3 | | | 0.25<br>6<br>3 | | μs<br>%<br>μs | | SR | Slew rate | R <sub>L</sub> ≥ 10kΩ, unity gain, non-<br>inverting | 10 | 15 | | 10 | 15 | | V/μs | | | Input noise voltage | f = 1kHz, T <sub>A</sub> = 25°C | | 30 | | | 30 | | nV/√Hz | Temperature range: ### Dual High Slew Rate Op Amp ### NE/SE5535 ### TYPICAL PERFORMANCE CHARACTERISTICS ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ## **NE/SE5535** ### **VOLTAGE WAVEFORMS** ### **TEST CIRCUITS** NE/SE5535 #### INTRODUCTION The NE5535 is a new generation monolithic op amp which features improved input characteristics. The device is compensated to unity gain and has a minimum guaranteed unity gain slew rate of $10V\mu s$ . This is achieved by employing a clamped super beta input stage which has lower input bias current. Figure 1. Capacitance Multiplier #### **APPLICATIONS** These improved parameters can be put to good use in applications such as sample and hold circuits which require low input current and in voltage-follower circuits which require high slew rates. The circuit that follows will vield maximum small-signal transient response and slew rate for the NE5535 at unity It is always good practice in designing a system to use dual tracking regulators to power the dual-supply op amps. This will guarantee the positive and negative supply voltage will be equal during power-up. With the NE5535, it is possible to degrade the input circuit characteristics by not applying the power supplies simultaneously. The NE5535 is capable of directly replacing the μA741 with higher input resistance which will improve such designs as active filters, sample and hold, as well as voltage-followers. The NE5535 can be used either with single or split power supplies. #### Capacitance Multiplier The circuit in Figure 1 can be used to simulate large capacitances using small value components. With the values shown and $C = 10 \mu F$ , an effective capacitance of 10,000 µF was obtained. The Q available is limited by the effective series resistance. So R1 should be as large as practical. ### Simulated Inductor With a constant current excitation, the voltage dropped across an inductance increases with frequency. Thus, an active device whose output increases with frequency can be characterized as an inductance. The circuit of Figure 2 yields such a response with the effective inductance being equal to: $L = R_1R_2C$ The Q of this inductance depends upon R<sub>1</sub> being equal to R2. At the same time, however, the positive and negative feedback paths of the amplifier are equal leading to the distinct possibility of instability at high frequencies. R1 should therefore always be slightly smaller than R2 to assure stable operation. ### **Power Amplifier** For most applications, the available power from op amps is sufficient. There are times when more power handling capability is necessary. A simple power booster capable of driving moderate loads is offered in Figure 3. The circuit as shown uses an NE5535 device. Other amplifiers may be substituted only if R1 values are changed because of the I<sub>CC</sub> current required by the amplifier. R<sub>1</sub> should be calculated from the expression $$R_1 = \frac{600 \text{mV}}{I_{CC}}$$ ### NE/SE5535 ### **Voltage-to-Current Converters** A simple voltage-to-current converter is shown in Figure 4. The current out is $I_{OUT}\cong V_{IN}/R.$ For negative currents, a PNP can be used and, for better accuracy, a Darlington pair can be substituted for the transistor. With careful design, this circuit can be used to control currents of many amps. Unity gain compensation is necessary. The circuit in Figure 5 has a different input and will produce either polarity of output current. The main disadvantages are the error current flowing in $\rm R_2$ and the limited current available. ### **Active Clamp-Limiting Amplifier** The modified inverting amplifier in Figure 6 uses an active clamp to limit the output swing with precision. Allowance must be made for the $V_{\rm BE}$ of the transistors. The swing is limited by the base-emitter breakdown of the transistors. A simple circuit uses two back-to-back zener diodes across the feedback resistor, but tends to give less precise limiting and cannot be easily controlled. ### **Absolute Value Amplifier** The circuit in Figure 7 generates a positive output voltage for either polarity of input. For positive signals, it acts as a noninverting amplifier and for negative signals, as an inverting amplifier. The accuracy is poor for input voltages under 1V, but for less stringent applications, it can be effective. ### Half-Wave Rectifier Figure 8 provides a circuit for accurate half-wave rectification of the incoming signal. For positive signals, the gain is 0; for negative signals, the gain is -1. By reversing both diodes, the polarity can be inverted. This circuit provides an accurate output, but the output impedance differs for the two input polarities and buffering may be needed. The output must slew through two diode drops when the input polarity reverses. The NE5535 device will work up to 10kHz with less than 5% distortion. ### NE/SE5535 ### **Precision Full-Wave Rectifier** The circuit in Figure 9 provides accurate full-wave rectification. The output impedance is low for both input polarities, and the errors are small at all signal levels. Note that the output will not sink heavy currents, except a small amount through the $10k\Omega$ resistors. Therefore, the load applied should be referenced to ground or a negative voltage. Reversal of all diode polarities will reverse the polarity of the output. Since the outputs of the amplifiers must slew through two diode drops when the input polarity changes, 741 type devices give 5% distortion at about 300Hz. ### Two-Phase Sine Wave Oscillator The circuit (refer to Figure 10) uses a 2-pole pass Butterworth, followed by a phase-shifting single-pole stage, fed back through a voltage limiter to achieve sine and cosine outputs. The values shown using the µA741 amplifiers give about 1.5% distortion at the sine output and about 3% distortion at the cosine output. By careful trimming of C<sub>G</sub> and/or the limiting network, better distortion figures are possible. The component values shown give a frequency of oscillation of about 2kHz. The values can be readily selected for other frequencies. The NE5535 should be used at higher frequencies to reduce distortion due to slew limiting. # $\mu$ A741/ $\mu$ A741C/SA741C General Purpose Operational Amplifier **Product Specification** #### **Linear Products** ### DESCRIPTION The $\mu$ A741 is a high performance operational amplifier with high open-loop gain, internal compensation, high common mode range and exceptional temperature stability. The $\mu$ A741 is short-circuit-protected and allows for nulling of offset voltage. #### **FEATURES** - Internal frequency compensation - Short circuit protection - Excellent temperature stability - High input voltage range ### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | -55°C to +125°C | μΑ741N | | 8-Pin Plastic DIP | 0 to +70°C | μΑ741CN | | 8-Pin Plastic DIP | -40°C to +85°C | SA741CN | | 8-Pin Cerdip | -55°C to +125°C | μΑ741F | | 8-Pin Cerdip | 0 to +70°C | μΑ741CF | | 8-Pin SO | 0 to +70°C | μΑ741CD | ### **EQUIVALENT SCHEMATIC** Linear Products Product Specification # General Purpose Operational Amplifier # μΑ741/μΑ741C/SA741C ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------|---------------------------------------|----------------| | Vs | Supply voltage<br>μΑ741C<br>μΑ741 | ± 18<br>± 22 | V<br>V | | P <sub>D</sub> | Internal power dissipation D package N package F package | 500<br>1000<br>1000 | mW<br>mW<br>mW | | VIN | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage <sup>1</sup> | ± 15 | ٧ | | Isc | Output short-circuit duration | Continuous | | | T <sub>A</sub> | Operating temperature range<br>μΑ741C<br>SA741C<br>μΑ741 | 0 to +70<br>-40 to +85<br>-55 to +125 | ာ့<br>သို့ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | ° | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: ### DC ELECTRICAL CHARACTERISTICS ( $\mu$ A741, $\mu$ A741C) T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, unless otherwise specified. | | | | μΑ741 μΑ741C | | | ; | | | | |--------------------------|---------------------------------|---------------------------------------------------------|--------------|-----------|------------|------|------|------------|--------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Offset voltage | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temp. | | 1.0 | 5.0<br>6.0 | | 2.0 | 6.0<br>7.5 | mV<br>mV | | $\Delta V_{OS}/\Delta T$ | | | | 10 | | | 10 | | μV/°C | | los | Offset current | | | 20 | 200 | | 20 | 200 | nA | | | | Over temp. | l | | | | | 300 | nA | | | | $T_A = +125^{\circ}C$ | 1 | 7.0<br>20 | 200<br>500 | | | | nA<br>nA | | $\Delta I_{OS}/\Delta T$ | | T <sub>A</sub> = -55°C | | 200 | 500 | | 200 | | pA/°C | | IBIAS | Input bias current | | | 80 | 500 | | 80 | 500 | nA | | Birto | | Over temp. | | | l | | | 800 | nA | | | | $T_A = +125^{\circ}C$ | 1 | 30 | 500 | | | | nA | | | | $T_A = -55^{\circ}C$ | | 300 | 1500 | | | | nA | | $\Delta I_{B}/\Delta T$ | | | | 1 | | | 1 | | nA/°C | | V <sub>OUT</sub> | Output voltage swing | $R_L = 10k\Omega$ | ± 12 | ± 14 | 1 | ± 12 | ± 14 | | ٧ | | <b>V</b> OU1 | Output Voltage Swing | $R_L = 2k\Omega$ , over temp. | ± 10 | ± 13 | | ± 10 | ± 13 | | ٧ | | | | $R_L = 2k\Omega$ , $V_O = \pm 10V$ | 50 | 200 | | 20 | 200 | | V/mV | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L = 2k\Omega$ , $V_O = \pm 10V$ , over temp. | 25 | İ | | 15 | | | V/mV | | | | Over temp. | 25 | | | 13 | | | | | | Offset voltage adjustment range | | | ± 30 | | | ± 30 | | mV | | PSRR | Supply voltage rejection ratio | $R_S \le 10k\Omega$<br>$R_S \le 10k\Omega$ , over temp. | | 10 | 150 | | 10 | 150 | μV/V<br>μV/V | | CMRR | Common-mode rejection ratio | Over temp. | 70 | 90 | | | | | dB | | | Tojodion ratio | | | | | | | | dB | | | | $T_A = +125^{\circ}C$ | | 1.4 | 2.8 | | | | mA | | Icc | Supply current | $T_A = -55$ °C | | 1.5 | 2.5 | | 1.4 | 2.8 | mA | | | | | 1 | 2.0 | 3.3 | | | | mA | For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage. Linear Products Product Specification ## General Purpose Operational Amplifier ## μΑ741/μΑ741C/SA741C ### DC ELECTRICAL CHARACTERISTICS ( $\mu$ A741, $\mu$ A741C) T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, unless otherwise specified. | OVMDOL | PARAMETER | TEST CONDITIONS | μ <b>Α741</b> | | | μ <b>Α741</b> C | | | UNIT | |------------------------------------|-----------------------------------------|---------------------------------------------------|---------------|----------------|-----------------|-----------------|-------------|-----|----------------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNII | | V <sub>IN</sub><br>R <sub>IN</sub> | Input voltage range<br>Input resistance | (μA741, over temp.) | ± 12<br>0.3 | ± 13<br>2.0 | | ± 12<br>0.3 | ± 13<br>2.0 | | V | | P <sub>D</sub> | Power consumption | T <sub>A</sub> = +125°C<br>T <sub>A</sub> = -55°C | | 50<br>45<br>45 | 80<br>75<br>100 | | 50 | 85 | mW<br>mW<br>mW | | R <sub>OUT</sub> | Output resistance | | | 75 | | | 75 | | Ω | | Isc | Output short-circuit current | | 10 | 25 | 60 | 10 | 25 | 60 | mA | ### DC ELECTRICAL CHARACTERISTICS (SA741C) $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified. | | | | SA741C | | | | | |--------------------------|---------------------------------|------------------------------------------------------------------------------------------|-----------|------|-------------|--------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min Typ M | | Max | ax UNIT | | | V <sub>OS</sub> | Offset voltage | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temp. | | 2.0 | 6.0<br>7.5 | mV<br>mV | | | $\Delta V_{OS}/\Delta T$ | | | | 10 | | μV/°C | | | los | Offset current | Over temp. | | 20 | 200<br>500 | nA<br>nA | | | $\Delta I_{OS}/\Delta T$ | | · | | 200 | | pA/°C | | | I <sub>BIAS</sub> | Input him ourrent | Over tomp | | 80 | 500<br>1500 | nA<br>nA | | | $\Delta I_{B}/\Delta T$ | Input bias current | Over temp. | | 1 | 1500 | nA/°C | | | V <sub>OUT</sub> | Output voltage swing | $R_L = 10k\Omega$ | ± 12 | ± 14 | | ٧ | | | •001 | Capat voltage swillig | $R_L = 2k\Omega$ , over temp. | ± 10 | ± 13 | | ₩ | | | A <sub>VOL</sub> | Large-signal voltage gain | $R_L = 2k\Omega, \ V_O = \pm 10V$ $R_L = 2k\Omega, \ V_O = \pm 10V, \ \text{over temp.}$ | 20<br>15 | 200 | | V/mV<br>V/mV | | | | Offset voltage adjustment range | | | ± 30 | | mV | | | PSRR | Supply voltage rejection ratio | $R_S \leq 10 k\Omega$ | | 10 | 150 | μV/V | | | V <sub>IN</sub> | Input voltage range | (μA741, over temp.) | ± 12 | ± 13 | | ٧ | | | R <sub>IN</sub> | Input resistance | | 0.3 | 2.0 | | МΩ | | | P <sub>d</sub> | Power consumption | | | 50 | 85 | mW | | | R <sub>OUT</sub> | Output resistance | | | 75 | | Ω | | | I <sub>SC</sub> | Output short-circuit current | | | 25 | | mA | | ### AC ELECTRICAL CHARACTERISTICS $T_A$ = 25°C, $V_S$ = $\pm 15 V$ , unless otherwise specified. | OVMBO | PARAMETER | TEST COMPLETIONS | μΑ | μΑ741, μΑ741C | | | |-----------------|---------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------|---------------|------|---------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min Typ Max | | UNIT | | | C <sub>IN</sub> | Parallel input capacitance | Open-loop, f = 20Hz | 1.4 | | pF | | | | Unity gain crossover frequency | Open-loop | | 1.0 | | MHz | | t <sub>R</sub> | Transient response unity gain<br>Rise time<br>Overshoot | $V_{IN} = 20$ mV, $R_L = 2$ k $\Omega$ , $C_L \le 100$ pF | $V_{IN} = 20 \text{mV}, \ R_L = 2 \text{k}\Omega, \ C_L \le 100 \text{pF}$ 0.3 5.0 | | | μs<br>% | | SR | Slew rate | $C \le 100 pF$ , $R_L \ge 2 k\Omega$ , $V_{IN} = \pm 10 V$ | | 0.5 | | V/µs | ### **General Purpose Operational Amplifier** ### μΑ741/μΑ741C/SA741C ### TYPICAL PERFORMANCE CHARACTERISTICS ### General Purpose Operational Amplifier ### μA741/μA741C/SA741C #### TYPICAL PERFORMANCE CHARACTERISTICS # **General Purpose Operational Amplifier** # μΑ741/μΑ741C/SA741C ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) # $\mu$ A747/747C/SA747C Dual Operational Amplifier **Product Specification** ### **Linear Products** #### DESCRIPTION The 747 is a pair of high-performance monolithic operational amplifiers constructed on a single silicon chip. High common-mode voltage range and absence of "latch-up" make the 747 ideal for use as a voltage-follower. The high gain and wide range of operating voltage provides superior performance in integrator, summing amplifier, and general feedback applications. The 747 is shortcircuit protected and requires no external components for frequency compensation. The internal 6dB/octave roll-off insures stability in closed-loop applications. For single amplifier performance, see µA741 data sheet. ### **FEATURES** - No frequency compensation required - Short-circuit protection - Offset voltage null capability - Large common-mode and differential voltage ranges - Low power consumption - No latch-up ### PIN CONFIGURATION ### **EQUIVALENT SCHEMATIC** # μA747/747C/SA747C ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | -55°C to +125°C | μΑ747Ν | | 14-Pin Plastic DIP | 0 to +70°C | μΑ747CN | | 14-Pin Plastic DIP | -45°C to +85°C | SA747CN | | 14-Pin Cerdip | -55°C to +125°C | μA747F | | 14-Pin Cerdip | 0 to +70°C | μΑ747CF | | 14-Pin SO | 0 to +70°C | μΑ747CD | ### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------|---------------------------------------|----------| | V <sub>S</sub> | Supply voltage<br>μΑ747<br>μΑ747C<br>SA747C | ± 22<br>± 18<br>± 18 | V<br>V | | P <sub>D</sub> | Internal power dissipation D Package N, F Packages | 700<br>900 | mW<br>mW | | V <sub>IN</sub> | Differential input voltage | ± 30 | ٧ | | V <sub>IN</sub> | Input voltage | ± 15 | ٧ | | | Voltage between offset null and V~ | ± 0.5 | ٧ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>A</sub> | Operating temperature range<br>μΑ747<br>μΑ747C<br>SA747C | -55 to +125<br>0 to +70<br>-40 to +85 | °C<br>°C | | T <sub>SOLD</sub> | Lead temperature<br>(soldering, 10sec) | 300 | °C | | Isc | Output short-circuit duration | Indefinite | | Linear Products Product Specification # **Dual Operational Amplifier** # $\mu$ A747/747C/SA747C ### DC ELECTRICAL CHARACTERISTICS ( $\mu$ A747, $\mu$ 747C) T<sub>A</sub> = 25°C, V<sub>CC</sub> = ±15V unless otherwise specified. | OVMO | DADAMETED | TEST CONDITIONS | | μ <b>Α747</b> | | | μ <b>Α747</b> C | ; | | |-----------------------------------------|---------------------------------|------------------------------------------------------------------------------|------------------|------------------------|--------------------|------------------|------------------|------------|-------------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT | Offset voltage | $R_S \le 10 k\Omega$<br>$R_S \le 10 k\Omega$ , over temp. | | 2.0<br>3.0<br>10 | 5.0<br>6.0 | | 2.0<br>3.0<br>10 | 6.0<br>7.5 | mV<br>mV<br>μV/°C | | l <sub>OS</sub><br>Δl <sub>OS</sub> /ΔT | Offset current | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature | | 20<br>7.0<br>85<br>200 | 200<br>200<br>500 | | 7.0<br>200 | 200<br>300 | nA<br>nA<br>nA<br>nA<br>pA/°C | | I <sub>BIAS</sub> ΔΙ <sub>Β</sub> /ΔΤ | Input current | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature | | 80<br>30<br>300 | 500<br>500<br>1500 | | 80<br>30<br>1 | 500<br>800 | nA<br>nA<br>nA<br>nA<br>nA/°C | | V <sub>OUT</sub> | Output voltage swing | $R_L \geqslant 2k\Omega$ , over temp. $R_L \geqslant 10k\Omega$ , over temp. | ± 10<br>± 12 | ± 13<br>± 14 | | ± 10<br>± 12 | ± 13<br>± 14 | | V<br>V | | Icc | Supply current each side | $T_A = +125$ °C $T_A = -55$ °C Over temperature | | 1.7<br>1.5<br>2.0 | 2.8<br>2.5<br>3.3 | | 2.0 | 2.8 | mA<br>m<br>mA<br>mA | | P <sub>d</sub> | Power consumption | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature | | 50<br>45<br>60 | 85<br>75<br>100 | | 50<br>60 | 85<br>100 | mW<br>mW<br>mW<br>mW | | C <sub>IN</sub> | Input capacitance | | | 1.4 | | | 1.4 | | pF | | | Offset voltage adjustment range | | | ± 15 | | | ± 15 | | <b>V</b> | | R <sub>OUT</sub> | Output resistance | | | 75 | | | 75 | | Ω | | | Channel separation | | | 120 | | | 120 | | dB | | PSRR | Supply voltage rejection ratio | $R_S \le 10k\Omega$ , over temp. | | 30 | 150 | | 30 | 150 | μV/V | | A <sub>VOL</sub> | Large-signal voltage gain (DC) | $R_L \geqslant 2k\Omega$ , $V_{OUT} = \pm 10V$<br>Over temperature | 50,000<br>25,000 | | | 25,000<br>15,000 | | | V/V<br>V/V | | CMRR | Common-mode rejection ratio | $R_S \le 10k\Omega$ , $V_{CM} = \pm 12V$<br>Over temperature | 70 | | | 70 | | | dB | Linear Products Product Specification ## **Dual Operational Amplifier** # μΑ747/747C/SA747C ### DC ELECTRICAL CHARACTERISTICS (SA747C) $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ unless otherwise specified. | | PARAMETER | | | SA747C | | | |-------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------|--------------|------------------|-------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>OS</sub> ΔV <sub>OS</sub> /<br>ΔT | Offset voltage | $R_S = 10\Omega$ $R \le 10k\Omega$ , over temperature | | 2.0<br>3.0<br>10 | 6.0<br>7.5 | mV!n | | l <sub>OS</sub> Δl <sub>OS</sub> /<br>ΔT | Offset current | R <sub>S</sub> = 10Ω | | 2.0<br>3.0<br>10 | 6.0<br>7.5 | mV<br>mV<br>μC/°C | | I <sub>BIAS</sub> ΔI <sub>B</sub> /<br>ΔΤ | Input bias current | Over temperature | | 1 | 500<br>1500 | nA<br>nA<br>pA/°C | | V <sub>OUT</sub> | Output voltage swing | $R_L \geqslant 2k\Omega$ , over temperature $R_L \geqslant 10k\Omega$ , over temperature | ± 10<br>± 12 | ± 13<br>± 14 | | | | Icc | Supply current | Over temperature | | 1.7<br>2.0 | 2.8<br>3.3 | mA<br>mA | | P <sub>d</sub> | Power consumption | Over temperature | | 50<br>60 | 85<br>100 | mW<br>mW | | C <sub>IN</sub> | Input capacitance | | | 1.4 | | pF | | | Offset voltage adjustment range | | | ± 15 | | ٧ | | R <sub>OUT</sub> | Output resistance | | | 75 | | Ω | | | Channel separation | | | 120 | | dB | | PSRR | Supply voltage rejection ratio | $R_S \le 10 k\Omega$ , over temperature | | 30 | 150 | μV/V | | A <sub>VOL</sub> | Large signal voltage gain (DC) | $R_L \geqslant 2k\Omega$ , $V_{OUT} = \pm 10V$ | 25,000 | | | V/V | | CMRR | Common-mode rejection ratio | $R_S \le 10k\Omega$ , $V_{CM} = \pm 12V$<br>Over temperature | 70 | | | dB | | I <sub>SC</sub> | Output short-circuit current | | 10 | 25 | 60 | mA | ### AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | | μ <b>Α747/μΑ747C/</b><br>SA747C | | UNIT | |----------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------|-----|---------| | | | | Min | Тур | Max | | | t <sub>R</sub> | Transient response Rise time Overshoot | $V_{\rm IN}$ = 20mV, R <sub>1</sub> = 2k $\Omega$ , C <sub>1</sub> < 100pF<br>Unity gain C <sub>L</sub> $\leq$ 100pF<br>Unity gain C <sub>L</sub> $\leq$ 100pF | | 0.3<br>5.0 | | μs<br>% | | SR | Slew rate | $R_L > 2k\Omega$ | | 0.5 | | V/μs | ### μΑ747/747C/SA747C ### TYPICAL PERFORMANCE CHARACTERISTICS ## μΑ747/747C/SA747C ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ## μΑ747/747C/SA747C ### TYPICAL PERFORMANCE CHARACTERISTICS ### **TEST CIRCUITS** # NE/SA5204 Wide-band High-Frequency Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SA5204 is a high-frequency amplifier with a fixed insertion gain of 20dB. The gain is flat to $\pm$ 0.5dB from DC to 200MHz. The -3dB bandwidth is greater than 350MHz. This performance makes the amplifier ideal for cable TV applications. The NE/SA5204 operates with a single supply of 6V, and only draws 25mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8dB in a 75 $\Omega$ system and 6dB in a 50 $\Omega$ system. The NE/SA5204 is a relaxed version of the NE5205. Minimum guaranteed bandwidth is relaxed to 350MHz and the "S" parameter Min/Max limits are specified as typicals only. Until now, most RF or high-frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high-frequency gain stages. These include high power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/SA5204 solves these problems by incorporating a wideband amplifier on a single monolithic chip. The part is well matched to 50 or $75\Omega$ input and output impedances. The standing wave ratios in 50 and $75\Omega$ systems do not exceed 1.5 on either the input or output over the entire DC to 350MHz operating range. Since the part is a small, monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8-pin small-outline (SO) package to further reduce parasitic effects. No external components are needed other than AC-coupling capacitors because the NE/SA5204 is internally compensated and matched to 50 and $75\Omega$ . The amplifier has very good distortion specifications, with second and third-order intermodulation intercepts of +24dBm and +17dBm, respectively, at 100MHz. The part is well matched for $50\Omega$ test equipment such as signal generators, oscilloscopes, frequency counters, and all kinds of signal analyzers. Other applications at $50\Omega$ include mobile radio, CB radio, and data/video transmission in fiber optics, as well as broadband LANs and telecom systems. A gain greater than 20dB can be achieved by cascading additional NE/SA5204s in series as required, without any degradation in amplifier stability. #### **FEATURES** - 200MHz (min.), ± 0.5dB bandwidth - 20dB insertion gain - 4.8dB (6dB) noise figure Z<sub>O</sub> = 75Ω (Z<sub>O</sub> = 50Ω) - No external components required - Input and output impedances matched to 50/75Ω systems - Surface-mount package available - Cascadable #### PIN CONFIGURATION ### **APPLICATIONS** - Antenna amplifiers - Amplified splitters - Signal generators - Frequency counters - Oscilloscopes - Signal analyzers - Broadband LANs - Networks - Modems - Mobile radio - CB radio - Telecommunications ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------------|-------------------|------------| | | 0 to +70°C | NE5204N | | 8-Pin Plastic DIP | -40 to +85°C | SA5204N | | | 0 to +70°C | NE5204D | | 8-Pin Plastic SO package | -40 to +85°C | SA5204D | NE/SA5204 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-------------------------------------------------------------------------------------------------|------------------------|------------------| | V <sub>CC</sub> | Supply voltage | 9 | ٧ | | V <sub>IN</sub> | AC input voltage | 5 | V <sub>P-P</sub> | | T <sub>A</sub> | Operating ambient temperature range<br>NE grade<br>SA grade | 0 to +70<br>-40 to +85 | °C | | $P_D$ | Maximum power dissipation <sup>1, 2</sup> T <sub>A</sub> = 25°C (still-air) N package D package | 1160<br>780 | mW<br>mW | | TJ | Junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -55 to +150 | °C | | T <sub>SOLD</sub> | Lead temperature (soldering 60s) | 300 | °C | #### NOTES: - 1. Derate above 25°C, at the following rates - N package at 9.3mW/°C - D package at 6.2mW/°C. - 2. See "Power Dissipation Considerations" section. ### **EQUIVALENT SCHEMATIC** **DC ELECTRICAL CHARACTERISTICS** at $V_{CC}$ = 6V, $Z_S$ = $Z_L$ = $Z_O$ = $50\Omega$ and $T_A$ = $25^{\circ}C$ , in all packages, unless otherwise specified. | | PARAMETER | | | LIMITS | | | |-----------------|-------------------------------------------------|------------------------------|-----|---------|-----|------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Operating supply voltage range | Over temperature | 5 | | 8 | ٧ | | Icc | Supply current | Over temperature | 19 | 24 | 31 | mA | | S21 | Insertion gain | f = 100MHz, over temperature | 16 | 19 | 22 | dB | | 011 | | f = 100MHz | | 25 | | dB | | S11 | Input return loss | DC -550MHz | | 12 | | dB | | | | f = 100MHz | | 27 | | dB | | S22 | Output return loss | DC -550MHz | | 12 | | dB | | | Isolation | f = 100MHz | | -25 | | dB | | S12 | | DC -550MHz | | -18 | | dB | | BW | Bandwidth | ± 0.5dB | 200 | 200 350 | | MHz | | BW | Bandwidth | -3dB | 350 | 550 | | MHz | | | Noise figure (75Ω) | f = 100MHz | | 4.8 | | dB | | | Noise figure (50Ω) | f = 100MHz | | 6.0 | | dB | | | Saturated output power | f = 100MHz | | +7.0 | | dBm | | | 1dB gain compression | f = 100MHz | | +4.0 | | dBm | | | Third-order intermodulation intercept (output) | f = 100MHz | | +17 | | dBm | | | Second-order intermodulation intercept (output) | f = 100MHz | | +24 | | dBm | ### NE/SA5204 ### THEORY OF OPERATION The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation: $$\frac{V_{OUT}}{V_{IN}} = (R_{F1} + R_{E1})/R_{E1}$$ (1 which is series-shunt feedback. There is also shunt-series feedback due to $R_{F2}$ and $R_{E2}$ which aids in producing wide-band terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance, $R_{E1}$ and the base resistance of $Q_1$ are kept as low as possible, while $R_{F2}$ is maximized. The noise figure is given by the following equation: NF = 10Log $$\left\{ 1 + \frac{\left[ r_b + R_{E1} + \frac{KT}{2ql_{C1}} \right]}{R_0} \right\}_{dB}^{dB}$$ (2) where I<sub>C1</sub> = 5.5mA, R<sub>E1</sub> = $12\Omega$ , r<sub>b</sub> = $130\Omega$ , KT/q = 26mV at $25^{\circ}\text{C}$ and R<sub>0</sub> = 50 for a $50\Omega$ system and 75 for a $75\Omega$ system. The DC input voltage level V<sub>IN</sub> can be determined by the equation: $$V_{IN} = V_{BE1} + (I_{C1} + I_{C3}) R_{E1}$$ (3) where $R_{E1}$ = 12 $\Omega$ , $V_{BE}$ = 0.8V, $I_{C1}$ = 5mA and $I_{C3}$ = 7mA (currents rated at $V_{CC}$ = 6V). Under the above conditions, $V_{\text{IN}}$ is approximately equal to 1V. Level shifting is achieved by emitter-follower $Q_3$ and diode $Q_4$ , which provide shunt feedback to the emitter of $Q_1$ via $R_{F1}$ . The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shunt-feedback loading on the output. The value of $R_{F1} = 140\Omega$ is chosen to give the desired nominal gain. The DC output voltage $V_{OUT}$ can be determined by: $$V_{OUT} = V_{CC} - (I_{C2} + I_{C6})R2,$$ (4) where $\rm V_{CC}$ = 6V, $\rm R_2$ = 225 $\Omega$ , $\rm I_{C2}$ = 7mA and $\rm I_{C6}$ = 5mA. From here, it can be seen that the output voltage is approximately 3.3V to give relatively equal positive and negative output swings. Diode $Q_5$ is included for bias purposes to allow direct coupling of $R_{\rm F2}$ to the base of $Q_1$ . The dual feedback loops stabilize the DC operating point of the amplifier. The output stage is a Darlington pair ( $Q_6$ and $Q_2$ ) which increases the DC bias voltage on the input stage ( $Q_1$ ) to a more desirable value, and also increases the feedback loop gain. Resistor $R_0$ optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors $L_1$ and $L_2$ are bondwire and lead inductances which are roughly 3nH. These improve the high-frequency impedance matches at input and output by partially resonating with 0.5pF of pad and package capacitance. # POWER DISSIPATION CONSIDERATIONS When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package. At the nominal supply voltage of 6V, the typical supply current is 25mA (30mA max). For operation at supply voltages other than 6V, see Figure 1 for I<sub>CC</sub> versus V<sub>CC</sub> curves. The supply current is inversely proportional to temperature and varies no more than 1mA between 25°C and either temperature extreme. The change is 0.1% per °C over the The recommended operating temperature ranges are air-mount specifications. Better heat-sinking benefits can be realized by mounting the SO and N package bodies against the PC board plane. #### PC BOARD MOUNTING In order to realize satisfactory mounting of the NE5204 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all GND and V<sub>CC</sub> pins on the package). The power supply should be decoupled with a capacitor as close to the V<sub>CC</sub> pins as possible, and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the input and output should be AC-coupled. This is because at $V_{CC} = 6V$ , the input is approximately at 1V while the output is at 3.3V. The output must be decoupled into a low-impedance system, or the DC bias on the output of the amplifier will be loaded down, causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high-frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design itself. Both of the evaluation boards that will be discussed next do not have input and output capacitors because it is assumed the user will use AC-coupled test systems. Chip or foil capacitors can easily be inserted between the part and connector if the board trace is removed. NE/SA5204 ### $50\Omega$ EVALUATION BOARD The evaluation board layout shown in Figure 17 produces excellent results. The board is to scale and is for the SO package. Both top and bottom are copper clad and the ground planes are bonded together through $50\Omega$ SMA cable connectors. These are solder mounted on the sides of the board so that the signal traces line up straight to the connector Solid copper tubing is soldered through the flange holes between the two connectors for increased strength and grounding characteristics. Two- or four-hole flanges can be used. A flat, round decoupling capacitor is placed in the board's round hole and soldered between the bottom V<sub>CC</sub> plane and the top side ground. The capacitor is as thin or thinner than the PC board thickness and has insulation around its side to isolate $V_{CC}$ and ground. The square hole is for the SO package which is put in upside-down through the bottom of the board so that the leads are kept in position for soldering. Both holes are just slightly larger than the capacitor and IC to provide for a tight fit. This board should be tested in a system with $50\Omega$ input and output impedance for correct #### 75 $\Omega$ EVALUATION BOARD Another evaluation board is shown in Figure 18. This system uses the same PC board as presented in Figure 17, but makes use of $75\Omega$ female N-type connectors. The board is mounted in a nickel plated box\* that is used to support the N-type connectors. This is an excellent way to test the part for cable TV applications. Again, the board should be tested in a system with $75\Omega$ input- and outputimpedance for correct operation. #### NOTE: \*The box and connectors are available as a "MOD-PACK SYSTEM" from the ANZAC division of ADAMS-RUSSELL CO., INC., 80 Cambridge Street, Burlington, MA 01803. #### SCATTERING PARAMETERS The primary specifications for the NE5204 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the source, amplifier, and load as well as transmission losses. The parameters for a two-port network are defined in Figure 19. Actual S-parameter measurements, using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B), are shown in Figure 20. These were obtained with the device mounted in a PC board as described in Figures 17 and 18. For $50\Omega$ system measurements, SMA connectors were used. The 75 $\Omega$ data was obtained using N-connectors. Values for Figure 20 are measured and specified in the data sheet to ease adaptation and comparison of the NE5204 to other highfrequency amplifiers. The most important parameter is S21. It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below: $$Z_D = Z_{IN} = Z_{OUT} \text{ for the NE5204}$$ $$P_{IN} = \frac{V_{IN}^2}{Z_D} \circ - \frac{NE5204}{Z_D} = P_{OUT} = \frac{V_{OUT}^2}{Z_D} \quad \text{OUTPUT VSWR} = \frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$$ P<sub>I</sub> = Insertion Power Gain V<sub>I</sub> = Insertion Voltage Gain Measured value for the $NE5204 = |S_{21}|^2 = 100$ $$\therefore P_{I} = \frac{P_{OUT}}{P_{IN}} = |S_{21}|^{2} = 100$$ and $V_{I} = \frac{V_{OUT}}{V_{IN}} = \sqrt{P_{I}} = S_{21} = 10$ In decibels: $$P_{I(dB)} = 10Log |S_{21}|^2 = 20dB$$ $$V_{I(dB)} = 20Log S_{21} = 20dB$$ $$P_{I(dB)} = V_{I(dB)} = S_{21(dB)} = 20dB$$ Also measured on the same system are the respective voltage standing-wave ratios. These are shown in Figure 21. The VSWR can be seen to be below 1.5 across the entire operational frequency range. Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as fol- INPUT RETURN LOSS = $$S_{11}dB$$ $S_{11}dB = 20Log |S_{11}|$ OUTPUT RETURN LOSS = $$S_{22}dB$$ $S_{22}dB = 20Log |S_{22}|$ INPUT VSWR = $$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$ OUTPUT VSWR = $$\frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$$ ### 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER The 1dB gain compression is a measurement of the output power level where the smallsignal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to non-linearities in the amplifier, an indication of the point of transition between small-signal operation and the large-signal mode The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven. This includes the sum of the power in all harmonics. # INTERMODULATION INTERCEPT The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure 22, which shows product output levels plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1dB to 1dB slope. The second and third order products lie below the fundamentals and exhibit a 2:1 and 3:1 slope, respectively. The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output. The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second-order IMR is equal to the difference between the second-order intercept and the fundamental output level. The third-order IMR is equal to twice the difference between the third-order intercept and the fundamental output level. These are expressed as: $$IP_2 = P_{OUT} + IMR_2$$ $$IP_3 = P_{OUT} + IMR_3/2$$ where $P_{OUT}$ is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second- and thirdorder output intercepts in dBm, and IMR2 and IMR3 are the second- and third- order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small-signal operat- NE/SA5204 ing range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into large-signal operation. At this point, the intermodulation products no longer follow the straight-line output slopes, and the intercept description is no longer valid. It is therefore important to measure IP $_2$ and IP $_3$ at output levels well below 1dB compression. One must be careful, however, not to select levels which are too low, because the test equipment may not be able to recover the signal from the noise. For the NE5204, an output level of $-10.5 \rm dm$ was chosen with fundamental frequencies of 100.000 and 100.01MHz, respectively. # ADDITIONAL READING ON SCATTERING PARAMETERS For more information regarding S-parameters, please refer to *High-Frequency Amplifiers*; by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985, published by John Wiley & Sons, Inc. S-Parameter Techniques for Faster, More S-Parameter Design, HP App Note 154, 1972. Accurate Network Design, HP App Note 95-1, Richard W. Anderson, 1967, HP Journal. # NE/SA/SE5205 Wide-band High-Frequency Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SA/SE5205 is a High Frequency Amplifier with a fixed insertion gain of 20dB. The gain is flat to ± 0.5dB from DC to 450MHz, and the -3dB bandwidth is greater than 600MHz in the EC package. This performance makes the amplifier ideal for cable TV applications. For lower frequency applications, the part is also available in industrial standard dual inline and small outline packages. The NE/SA/SE5205 operates with a single supply of 6V, and only draws 25mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8dB in a 75 $\Omega$ system and 6dB in a $50\Omega$ system. Until now, most RF or high frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high frequency gain stages. These include high power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/SA/SE5205 solves these problems by incorporating a wide-band amplifier on a single monolithic chip. The part is well matched to 50 or $75\Omega$ input and output impedances. The Standing Wave Ratios in 50 and $75\Omega$ systems do not exceed 1.5 on either the input or output from DC to the -3dB bandwidth limit. Since the part is a small monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8-pin small-outline (SO) package to further reduce parasitic effects. A TO-46 metal can is also available that has a case connection for RF grounding which increases the -3dB frequency to 650MHz. The metal can and Cerdip package are hermetically sealed, and can operate over the full -55°C to +125°C range. No external components are needed other than AC coupling capacitors because the NE/SA/SE5205 is internally compensated and matched to 50 and $75\Omega$ . The amplifier has very good distortion specifications, with second and third-order intermodulation intercepts of +24dBm and +17dBm respectively at 100MHz. The device is ideally suited for $75\Omega$ cable television applications such as decoder boxes, satellite receiver/decoders, and front-end amplifiers for TV receivers. It is also useful for amplified splitters and antenna amplifiers. The part is matched well for $50\Omega$ test equipment such as signal generators, oscilloscopes, frequency counters and all kinds of signal analyzers. Other applications at $50\Omega$ include mobile radio, CB radio and data/video transmission in fiber optics, as well as broad-band LANs and telecom systems. A gain greater than 20dB can be achieved by cascading additional NE/SA/SE5205s in series as required, without any degradation in amplifier stability. #### **FEATURES** - 650MHz bandwidth - 20dB insertion gain - 4.8dB (6dB) noise figure Z<sub>O</sub> = 75Ω (Z<sub>O</sub> = 50Ω) - No external components required - Input and output impedances matched to 50/75Ω systems - Surface mount package available - Excellent performance in cable TV 75Ω systems ### **APPLICATIONS** - 75 $\Omega$ cable TV decoder boxes - Antenna amplifiers - Amplified splitters - Signal generators - Frequency counters - Oscilloscopes - Signal analyzers - Broad-band LANs - Fiber-optics - Modems - Mobile radio - CB radio - Telecommunications ### PIN CONFIGURATIONS # NE/SA/SE5205 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | NE5205D | | 8-Pin Metal can | 0 to +70°C | NE5205EC | | 4-Pin Cerdip | 0 to +70°C | NE5205FE | | 8-Pin Plastic DIP | 0 to +70°C | NE5205N | | 8-Pin Plastic SO | -40°C to +85°C | SA5205D | | 8-Pin Plastic DIP | -40°C to +85°C | SA5205N | | 8-Pin Cerdip | -40°C to +85°C | SA5205FE | | 8-Pin Cerdip | -55°C to +125°C | SE5205FE | ### **EQUIVALENT SCHEMATIC** NE/SA/SE5205 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-----------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | V <sub>CC</sub> | Supply voltage | 9 | ٧ | | V <sub>AC</sub> | AC input voltage | 5 | | | T <sub>A</sub> | Operating ambient temperature range<br>NE grade<br>SA grade<br>SE grade | 0 to +70<br>-40 to +85<br>-55 to +125 | °C<br>°C | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1, 2</sup> FE package N package D package EC package | 780<br>1160<br>780<br>1250 | mW<br>mW<br>mW | #### NOTES: 1. Derate above 25°C, at the following rates: FE package at 6.2mW/°C N package at 9.3mW/°C D package at 6.2mW/°C EC package at 10.0mW/°C 2. See "Power Dissipation Considerations" section. **DC ELECTRICAL CHARACTERISTICS** at $V_{CC}$ = 6V, $Z_S$ = $Z_L$ = $Z_O$ = 50 $\Omega$ and $T_A$ = 25°C, in all packages, unless otherwise specified. | SYMBOL | PARAMETER | | SE5205 | | | NE/SA/SE5205 | | | | |--------|--------------------------------|--------------------------------|------------|-----|------------|--------------|-----|------------|----------| | | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Operating supply voltage range | Over temperature | 5<br>5 | | 6.5<br>6.5 | 5<br>5 | | 8<br>8 | V | | Icc | Supply current | Over temperature | 20<br>19 | 24 | 30<br>31 | 20<br>19 | 24 | 30<br>31 | mA<br>mA | | S21 | Insertion gain | f = 100MHz<br>Over temperature | 17<br>16.5 | 19 | 21<br>21.5 | 17<br>16.5 | 19 | 21<br>21.5 | dB | | S11 | Input return loss | f = 100MHz D, N, FE | | 25 | | | 25 | | dB | | | | DC-f <sub>MAX</sub> D, N, FE | 12 | | | 12 | | | dB | | S11 | Input return loss | f = 100MHz EC package | | | | | 24 | | dB | | | | DC-f <sub>MAX</sub> EC | | | | 10 | | | dB | | S22 | Output return loss | f = 100MHz D, N, FE | | 27 | | | 27 | | dB | | | | DC - f <sub>MAX</sub> | 12 | | | 12 | | | dB | | S22 | Output return loss | f = 100MHz EC package | | | | | 26 | | dB | | | | DC - F <sub>MAX</sub> | | | | 10 | | | dB | | S12 | Isolation | f = 100MHz | | -25 | | | -25 | | dB | | | | DC – f <sub>MAX</sub> | -18 | | | -18 | | | dB | # NE/SA/SE5205 **DC ELECTRICAL CHARACTERISTICS** at $V_{CC}$ = 6V, $Z_S$ = $Z_L$ = $Z_O$ = 50 $\Omega$ and $T_A$ = 25°C, in all packages, unless otherwise specified. | | PARAMETER TEST CONDITIO | | | SE5205 | | | NE/SA/SE5205 | | | |------------------|-------------------------------------------------|-----------------|-----|--------|-----|-----|--------------|-----|------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | BW | Bandwidth | ± 0.5dB D, N | | | | | 450 | | MHz | | f <sub>MAX</sub> | Bandwidth | -3dB D, N | | | | 550 | | | MHz | | f <sub>MAX</sub> | Bandwidth | ± 0.5dB EC | | 300 | | | 500 | | MHz | | f <sub>MAX</sub> | Bandwidth | ± 0.5dB FE | | 300 | | | 300 | | MHz | | f <sub>MAX</sub> | Bandwidth | -3dB EC | | | | 600 | | | MHz | | f <sub>MAX</sub> | Bandwidth | -3dB FE | 400 | | | 400 | | | MHz | | | Noise figure (75Ω) | f = 100MHz | | 4.8 | | | 4.8 | | dB | | | Noise figure (50Ω) | f = 100MHz | | 6.0 | | | 6.0 | | dB | | | Saturated output power | f = 100MHz | | +7.0 | | | +7.0 | | dBm | | | 1dB gain compression | f = 100MHz | | +4.0 | | | +4.0 | | dBm | | | Third-order intermodulation intercept (output) | f = 100MHz | | + 17 | | | +17 | | dBm | | | Second-order intermodulation intercept (output) | f = 100MHz | | +24 | | | +24 | | dBm | ### Wide-band High-Frequency Amplifier ### NE/SA/SE5205 ### NE/SA/SE5205 ### NE/SA/SE5205 #### THEORY OF OPERATION The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation: $$\frac{V_{OUT}}{V_{IN}} = (R_{F1} + R_{E1})/R_{E1} \tag{1}$$ which is series-shunt feedback. There is also shunt-series feedback due to $R_{\rm F2}$ and $R_{\rm E2}$ which aids in producing wideband terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance, $R_{\rm E1}$ and the base resistance of $Q_1$ are kept as low as possible while $R_{\rm F2}$ is maximized. The noise figure is given by the following equation: NF = 10 Log $$\left\{ 1 + \frac{\left[ r_b + R_{E1} + \frac{KT}{2ql_{C1}} \right]}{R_0} \right\} dB \quad (2)$$ where I<sub>C1</sub> = 5.5mA, R<sub>E1</sub> = $12\Omega$ , r<sub>b</sub> = $130\Omega$ , KT/q = 26mV at $25^{\circ}\text{C}$ and R<sub>0</sub> = 50 for a $50\Omega$ system and 75 for a $75\Omega$ system. The DC input voltage level V<sub>IN</sub> can be determined by the equation: $$V_{IN} = V_{BE1} + (I_{C1} + I_{C3}) R_{E1}$$ where $R_{E1} = 12\Omega$ , $V_{BE} = 0.8V$ , $I_{C1} = 5mA$ and $I_{C3} = 7mA$ (currents rated at $V_{CC} = 6V$ ). Under the above conditions, $V_{\text{IN}}$ is approximately equal to 1V. Level shifting is achieved by emitter-follower $Q_3$ and diode $Q_4$ which provide shunt feedback to the emitter of $Q_1$ via $R_{\text{F1}}$ . The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shunt feedback loading on the output. The value of $R_{\text{F1}}=140\Omega$ is chosen to give the desired nominal gain. The DC output voltage $V_{\text{OUT}}$ can be determined by: $$V_{OUT} = V_{CC} - (I_{C2} + I_{C6})R2,$$ (4) where $V_{CC} = 6V$ , $R_2 = 225\Omega$ , $I_{C2} = 7mA$ and $I_{CC} = 5mA$ From here it can be seen that the output voltage is approximately 3.3V to give relatively equal positive and negative output swings. Diode $Q_5$ is included for bias purposes to allow direct coupling of $R_{\rm F2}$ to the base of $Q_1$ . The dual feedback loops stabilize the DC operating point of the amplifier. The output stage is a Darlington pair ( $Q_6$ and $Q_2$ ) which increases the DC bias voltage on the input stage ( $Q_1$ ) to a more desirable value, and also increases the feedback loop gain. Resistor $R_0$ optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors $L_1$ and $L_2$ are bondwire and lead inductances which are roughly 3nH. These improve the high frequency impedance matches at input and output by partially resonating with 0.5pF of pad and package capacitance. # POWER DISSIPATION CONSIDERATIONS When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package. At the nominal supply voltage of 6V, the typical supply current is 25mA (30mA Max). For operation at supply voltages other than 6V, see Figure 1 for $I_{\rm CC}$ versus $V_{\rm CC}$ curves. The supply current is inversely proportional to temperature and varies no more than 1mA between 25°C and either temperature extreme. The change is 0.1% per °C over the range. The recommended operating temperature ranges are air-mount specifications. Better heat sinking benefits can be realized by mounting the D and EC package body against the PC board plane. #### PC BOARD MOUNTING In order to realize satisfactory mounting of the NE5205 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all ### NE/SA/SE5205 GND and V<sub>CC</sub> pins on the SO package). In addition, if the EC package is used, the case should be soldered to the ground plane. The power supply should be decoupled with a capacitor as close to the V<sub>CC</sub> pins as possible and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the input and output should be AC coupled. This is because at V<sub>CC</sub> = 6V, the input is approximately at 1V while the output is at 3.3V. The output must be decoupled into a low impedance system or the DC bias on the output of the amplifier will be loaded down causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design Both of the evaluation boards that will be discussed next do not have input and output capacitors because it is assumed the user will use AC coupled test systems. Chip or foil capacitors can easily be inserted between the part and connector if the board trace is removed. #### $50\Omega$ EVALUATION BOARD The evaluation board layout shown in Figure 17 produces excellent results. The board is to scale and is for the SO package but can be used for the EC package as well. Both top and bottom are copper clad and the ground planes are bonded together through $50\Omega$ SMA cable connectors. These are solder mounted on the sides of the board so that the signal traces line up straight to the connector signal pins. Solid copper tubing is soldered through the flange holes between the two connectors for increased strength and grounding characteristics. Two or four hole flanges can be used. A flat round decoupling capacitor is placed in the board's round hole and soldered between the bottom $V_{\rm CC}$ plane and the top side ground. The capacitor is as thin or thinner than the PC board thickness and has insulation around its side to isolate $V_{\rm CC}$ and ground. The square hole is for the SO package which is put in upside down through the bottom of the board so that the leads are kept in ### Wide-band High-Frequency Amplifier ### NE/SA/SE5205 position for soldering. Both holes are just slightly larger than the capacitor and IC to provide for a tight fit. This board should be tested in a system with $50\Omega$ input and output impedance for correct operation. #### 75 $\Omega$ EVALUATION BOARD Another evaluation board is shown in Figure 18. This system uses the same PC board as presented in Figure 17, but makes use of $75\Omega$ female N-type connectors. The board is mounted in a nickel plated box\* that is used to support the N-type connectors. This is an excellent way to test the part for cable TV applications. Again, the board should be tested in a system with $75\Omega$ input and output impedance for correct operation. \*The box and connectors are available as a "MOD-PACK SYSTEM" from the ANZAC division of ADAMS-RUSSELL CO., INC., 80 Cambridge Street, Burlington, MA 01803. #### **SCATTERING PARAMETERS** The primary specifications for the NE/SA/ SE5205 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the source, amplifier and load as well as transmission losses. The parameters for a two-port network are defined in Figure 19. ### NE/SA/SE5205 Figure 19b Actual S-parameter measurements using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B) are shown in Figure 20. These were obtained with the device mounted in a PC board as described in Figures 17 and 18. For $50\Omega$ system measurements, SMA connectors were used. The $75\Omega$ data was obtained using N-connectors. Values for the figures below are measured and specified in the data sheet to ease adaptation and comparison of the NE/SA/SE5205 to other high frequency amplifiers. NE/SA/SE5205 The most important parameter is S21. It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below: $$Z_{D} = Z_{IN} = Z_{OUT} \text{ for the NE/SA/SE5205} \qquad \text{INPUT VSWR} = \frac{|1 + S_{11}|}{|1 - S_{11}|} \leqslant 1.5$$ $$P_{IN} = \frac{V_{IN}^{2}}{Z_{D}} \circ - \frac{NE/SA/}{Z_{D}} \circ - \frac{V_{OUT}^{2}}{Z_{D}} \frac{V_{OUT}^{$$ P<sub>I</sub> = Insertion Power Gain V<sub>I</sub> = Insertion Voltage Gain Measured value for the $NE/SA/SE5205 = |S_{21}|^2 = 100$ $$\therefore \ P_{I} = \frac{P_{OUT}}{P_{IN}} = |\ S_{21}|^{2} = 100$$ and $V_{I} = \frac{V_{OUT}}{V_{IN}} = \sqrt{P_{I}} = S_{21} = 10$ In decibels: $$P_{I(dB)} = 10 \text{ Log } |S_{21}|^2 = 20dB$$ $V_{I(dB)} = 20 \text{ Log } S_{21} = 20dB$ $\therefore P_{I(dB)} = V_{I(dB)} = S_{21(dB)} = 20dB$ Also measured on the same system are the respective voltage standing wave ratios. These are shown in Figure 21. The VSWR can be seen to be below 1.5 across the entire operational frequency range. Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows: INPUT RETURN LOSS = S11dB $S_{11}dB = 20 \text{ Log } |S_{11}|$ OUTPUT RETURN LOSS = S22dB $S_{22}dB = 20 \text{ Log } |S_{22}|$ INPUT VSWR = $$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$ OUTPUT VSWR = $$\frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$$ #### 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER The 1dB gain compression is a measurement of the output power level where the smallsignal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to nonlinearities in the amplifier, an indication of the point of transition between small-signal operation and the large signal mode. The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven. This includes the sum of the power in all harmonics. #### INTERMODULATION INTERCEPT **TESTS** The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure 22, which shows product output levels plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1dB to 1dB slope. The second and third order products lie below the fundamentals and exhibit a 2:1 and 3:1 slope, respectively. The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output. The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second order IMR is equal to the difference between the second order intercept and the fundamental output level. The third order IMR is equal to twice the difference between the third order intercept and the fundamental output level. These are expressed as: $$IP_2 = P_{OUT} + IMR_2$$ $$IP_3 = P_{OUT} + IMR_3/2$$ where POUT is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second and third order output intercepts in dBm, and IMR2 and IMR3 are the second and third order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into largesignal operation. At this point the intermodulation products no longer follow the straight line output slopes, and the intercept description is no longer valid. It is therefore important to measure IP2 and IP3 at output levels well below 1dB compression. One must be careful, however, not to select too low levels because the test equipment may not be able to recover the signal from the noise. For the NE/SA/SE5205 we have chosen an output level of -10.5dBm with fundamental frequencies of 100.000 and 100.01MHz, respectively. a. Input VSWR vs Frequency b. Output VSWR vs Frequency Figure 21. Input/Output VSWR vs Frequency ### NE/SA/SE5205 # ADDITIONAL READING ON SCATTERING PARAMETERS For more information regarding S-parameters, please refer to *High-Frequency Amplifiers* by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985; published by John Wiley & Sons, Inc. "S-Parameter Techniques for Faster, More Accurate Network Design", HP App Note 95-1, Richard W. Anderson, 1967, HP Journal. "S-Parameter Design", HP App Note 154, 1972. # NE/SE5539 Ultra-High Frequency Operational Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE5539 is a very wide bandwidth, high slew rate, monolithic operational amplifier for use in video amplifiers, RF amplifiers, and extremely high slew rate amplifiers. Emitter-follower inputs provide a true differential high input impedance device. Proper external compensation will allow design operation over a wide range of closed-loop gains, both inverting and non-inverting, to meet specific design requirements. #### **FEATURES** - Gain bandwidth product: 1.2GHz at 17dB - Slew rate: 600/Vμs - Full power response: 48MHz - Avol: 52dB typical - 350MHz unity gain #### **APPLICATIONS** - Fast pulse amplifiers - RF oscillators - Fast sample and hold - High gain video amplifiers (BW > 20MHz) #### PIN CONFIGURATION #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE5539N | | 14-Pin Plastic SO | 0 to +70°C | NE5539D | | 14-Pin Cerdip | 0 to +70°C | NE5539F | | 14-Pin Plastic DIP | -55°C to +125°C | SE5539N | | 14-Pin Cerdip | -55°C to +125°C | SE5539F | #### ABSOLUTE MAXIMUM RATINGS1 | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------|------------------------|------| | V <sub>CC</sub> | Supply voltage | ± 12 | V | | PD | Internal power dissipation | 550 | mW | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TJ | Max junction temperature | 150 | °C | | T <sub>A</sub> | Operating temperature range<br>NE<br>SE | 0 to 70<br>-55 to +125 | °C | | T <sub>SOLD</sub> | Lead temperature (10sec max) | 300 | °C | #### NOTE: Differential input voltage should not exceed 0.25V to prevent excessive input bias current and common-mode voltage 2.5V. These voltage limits may be exceeded if current is limited to less than 10mA. NE/SE5539 #### **EQUIVALENT CIRCUIT** #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 8V$ , $T_A = 25$ °C, unless otherwise specified. | | EN A DET ON THE PERSON OF THE | 7707 00117171 | | | SE5539 | | | NE5539 | | | |------------------|-------------------------------|----------------------------------|------------------------|----|--------|-----|-----|--------|-----|-------| | SYMBOL | PARAMETER | TEST CONDITIONS | | | Тур | Max | Min | Тур | Max | UNIT | | | Input offset voltage | V - 0V B - 1000 | Over temp | | 2 | 5 | | | | | | Vos | | $V_O = 0V$ , $R_S = 100\Omega$ | T <sub>A</sub> = 25°C | | 2 | 3 | | 2.5 | 5 | mV | | | $\Delta V_{OS}/\Delta T$ | | | | 5 | | | 5 | | μV/°C | | los | Input offset current | | Over temp | | 0.1 | 3 | | | | | | | | | T <sub>A</sub> = 25°C | | 0.1 | 1 | | | 2 | μΑ | | | ΔI <sub>OS</sub> /ΔT | | | | 0.5 | | | 0.5 | | nA/°C | | | | | Over temp | | 6 | 25 | | | | | | l <sub>B</sub> | Input bias current | | $T_A = 25^{\circ}C$ | | 5 | 13 | | 5 | 20 | μΑ | | | $\Delta I_B/\Delta T$ | | | | 10 | | | 10 | | nA/°C | | CMRR | Common-mode rejection ratio | $F = 1kHz$ , $R_S = 100\Omega$ , | V <sub>CM</sub> ± 1.7V | 70 | 80 | | 70 | 80 | | dB | | | | | Over temp | 70 | 80 | | | | | dB | | R <sub>IN</sub> | Input impedance | | | | 100 | | | 100 | | kΩ | | R <sub>OUT</sub> | Output impedance | | | | 10 | | | 10 | | Ω | ### NE/SE5539 ### DC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm\,8V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | | | | TEST CONDITIONS | | | SE5539 | | | NE5539 | | | | |------------------|--------------------------------|--------------------------------|------------------------------|-----------------------|------|--------|------|------|--------|------|------|--| | SYMBOL | PARAMETER | TES | T CONDITIO | NS | Min | Тур | Max | Min | Тур | Max | UNIT | | | V | Output valtage suing | $R_L = 150\Omega$ to | GND and | + Swing | | | | +2.3 | +2.7 | | V | | | V <sub>OUT</sub> | Output voltage swing | 470Ω to | -V <sub>CC</sub> | -Swing | | | | -1.7 | -2.2 | | ٧ | | | | | | Over temp | + Swing | +2.3 | +3.0 | | | | | V | | | | Output valtage suring | $R_L = 2k\Omega$ to | Over temp | -Swing | -1.5 | -2.1 | | | | | • | | | V <sub>OUT</sub> | Output voltage swing | T <sub>A</sub> = 25°C | + Swing | +2.5 | +3.1 | | | | | V | | | | | | | 1 <sub>A</sub> = 25°C | -Swing | -2.0 | -2.7 | | | | | V | | | | D14: | $V_0 = 0, R_1 = \infty$ | Over temp | | 14 | 18 | | | | mA | | | | lcc+ | Positive supply current | $v_0 = 0, R_1 = \infty$ | | T <sub>A</sub> = 25°C | | 14 | 17 | | 14 | | 18 | | | | NI | $V_0 = 0, R_1 = \infty$ | | Over temp | | 11 | 15 | | | | 1 | | | lcc- | Negative supply current | $\mathbf{v}_0 = 0, \mathbf{F}$ | 1 <sub>1</sub> = w | T <sub>A</sub> = 25°C | | 11 | 14 | | 11 | 15 | mA | | | PSRR | Davier average valuation value | AV - | + 4\/ | Over temp | | 300 | 1000 | | | | μV/V | | | PORR | Power supply rejection ratio | ΔV <sub>CC</sub> = | TIV | T <sub>A</sub> = 25°C | | | | | 200 | 1000 | μν/ν | | | A <sub>VOL</sub> | Large signal voltage gain | | = +2.3V, -1.7<br>to GND, 470 | | | | | 47 | 52 | 57 | dB | | | | | $V_0 = +2.3$ | V, -1.7V | | | | | | | | 45 | | | A <sub>VOL</sub> | Large signal voltage gain | $R_L = 2\Omega$ to GND | | T <sub>A</sub> = 25°C | | | | 47 | 52 | 57 | dB | | | | 1!!! | $V_0 = +2.5V, -2.0V$ | | Over temp | 46 | | 60 | | | | 10 | | | A <sub>VOL</sub> | Large signal voltage gain | $R_L = 2k\Omega$ | to GND | T <sub>A</sub> = 25°C | 48 | 53 | 58 | | | | dB | | ### DC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm\,6V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | | | | | | SE5539 | | | | |------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|--------|------|------|------| | SYMBOL | PARAMETER | TEST C | TEST CONDITIONS | | | Тур | Max | UNIT | | ., | land offer to the second | | | Over temp | | 2 | 5 | | | Vos | Input offset voltage | | | T <sub>A</sub> = 25°C | | 2 | 3 | mV | | | land effect surrent | | | Over temp | | 0.1 | 3 | | | los | Input offset current | | | T <sub>A</sub> = 25°C | | 0.1 | 1 | μΑ | | , | land big grant | | | Over temp | | 5 | 20 | | | lΒ | Input bias current | | | T <sub>A</sub> = 25°C | | 4 | 10 | μΑ | | CMRR | Common-mode rejection ratio | $V_{CM} = \pm 1.3V, R_{S} = 100\Omega$ | | | 70 | 85 | | dB | | | D. W. | | | Over temp | | 11 | 14 | mA | | Icc+ | Positive supply current | • | | T <sub>A</sub> = 25°C | | 11 | 13 | | | | Nonetice complete company | | | Over temp | | 8 | 11 | | | lcc- | Negative supply current | | | T <sub>A</sub> = 25°C | | 8 | 10 | mA | | PSRR | Bower supply rejection ratio | ۸۷/ _ + 1 | ., | Over temp | | 300 | 1000 | | | POHH | Power supply rejection ratio | $\Delta V_{CC} = \pm 1$ | V | T <sub>A</sub> = 25°C | | | | μV/V | | | | | 0 | + Swing | +1.4 | +2.0 | | | | V | Output voltage ewing | age swing $ \begin{array}{c c} R_L = 150\Omega \text{ to GND} \\ \text{and } 390\Omega \text{ to } -V_{CC} \end{array} \begin{array}{c c} \text{Over temp} \\ \hline \\ T_A = 25^{\circ}\text{C} \end{array} $ | Over temp | -Swing | -1.1 | -1.7 | | V | | V <sub>OUT</sub> | Output voltage swing | | T - 05°C | + Swing | +1.5 | +2.0 | | " | | | | | -Swing | -1.4 | -1.8 | | | | NE/SE5539 #### AC ELECTRICAL CHARACTERISTICS $V_{CC}=\pm 8V,~R_L=150\Omega$ to GND & 470 $\Omega$ to $-V_{CC}$ , unless otherwise specified. | | PARAMETER | TEST CONDITIONS | SE5539 | | | | NE5539 | | UNIT | |-----------------|------------------------|------------------------------------|--------|------|-----|-----|--------|-----|--------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNII | | BW | Gain bandwidth product | $A_{CL} = 7$ , $V_0 = 0.1 V_{P-P}$ | | 1200 | | | 1200 | | MHz | | | Small-signal bandwidth | $A_{CL} = 2$ , $R_L = 150\Omega^1$ | | 110 | | | 110 | | MHz | | ts | Settling time | $A_{CL} = 2$ , $R_L = 150\Omega^1$ | | 15 | | | 15 | | ns | | SR | Slew rate | $A_{CL} = 2$ , $R_L = 150\Omega^1$ | | 600 | | | 600 | | V/μs | | t <sub>PD</sub> | Propagation delay | $A_{CL} = 2$ , $R_L = 150\Omega^1$ | | 7 | | | 7 | | ns | | | Full power response | $A_{CL} = 2$ , $R_L = 150\Omega^1$ | | 48 | | | 48 | | MHz | | | Full power response | $A_V = 7$ , $R_L = 150\Omega^1$ | | 20 | | | 20 | | MHz | | | Input noise voltage | $R_S = 50\Omega$ | | 4 | | | 4 | | nV/√Hz | #### NOTE: #### AC ELECTRICAL CHARACTERISTICS $V_{CC}=\pm 6V,~R_L=150\Omega$ to GND and $390\Omega$ to $-V_{CC}$ , unless otherwise specified. | | | | | SE5539 | | | | |----------------------------------------|------------------------|----------------------------------|-----|-------------------------------------------|------|------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Typ Max 700 120 | UNIT | | | | BW | Gain bandwidth product | A <sub>CL</sub> = 7 | | 700 | | MHz | | | | Small-signal bandwidth | A <sub>CL</sub> = 2 <sup>1</sup> | | 120 | | MHz | | | ts | Settling time | A <sub>CL</sub> = 2 <sup>1</sup> | | 23 | | ns | | | SR | Slew rate | A <sub>CL</sub> = 2 <sup>1</sup> | | 330 | | V/μs | | | t <sub>PD</sub> | Propagation delay | A <sub>CL</sub> = 2 <sup>1</sup> | | 4.5 | | ns | | | ************************************** | Full power response | A <sub>CL</sub> = 2 <sup>1</sup> | | 20 | | MHz | | #### NOTE: #### **TYPICAL PERFORMANCE CURVES** <sup>1.</sup> External compensation. <sup>1.</sup> External compensation. NE/SE5539 #### TYPICAL PERFORMANCE CURVES NE/SE5539 # CIRCUIT LAYOUT CONSIDERATIONS As may be expected for an ultra-high frequency, wide gain bandwidth amplifier, the physi- cal circuit layout is extremely critical. Breadboarding is not recommended. A doublesided copper-clad printed cirucit board will result in more favorable system operation. An example utilizing a 28dB non-inverting amp is shown in Figure 1. ### **Ultra-High Frequency Operational Amplifier** NE/SE5539 # NE5539 COLOR VIDEO AMPLIFIER The NE5539 wideband operational amplifier is easily adapted for use as a color video amplifier. A typical circuit is shown in Figure 2 along with vector-scope¹ photographs shown ing the amplifier differential gain and phase response to a standard five-step modulated staircase linearity signal (Figures 3, 4 and 5). As can be seen in Figure 4, the gain varies less than 0.5% from the bottom to the top of the staircase. The maximum differential phase shown in Figure 5 is approximately + 0.1°. The amplifier circuit was optimized for a $75\Omega$ input and output termination impedance with a gain of approximately 10 (20dB). #### NOTE: 1. The input signal was 200mV and the output 2V. $V_{CC}$ was $\pm\,8V.$ #### NOTE: 1. Instruments used for these measurements were Tektronix, 146 NTSC test signal generator, 520A NTSC vectorscope, and 1480 waveform monitor. ### NE/SE5539 #### **APPLICATIONS** Application Note #### **Linear Products** #### **NE5539 DESCRIPTION** The Signetics NE/SE5539 ultra-high frequency operational amplifier is one of the fastest monolithic amplifiers made today. With a unity gain bandwidth of 350MHz and a slew rate of 600V/µs, it is second to none. Therefore, it is understandable that to attain this speed, standard internal compensation would have to be left out of its design. As a consequence, the op amp is not unconditionally stable for all closed-loop gains and must be externally compensated for gains below 17dB. Properly done, compensation need not limit slew rate. The following will explain how to use the methods available with the NE/SE5539. # LEAD AND LAG-LEAD COMPENSATION A useful method for compensating the device for closed-loop gains below seven is to use lag-lead and lead networks as shown in Figure 1. The lead network is primarily concerned with compensating for loss of phase margin caused by distributed board capacitance and input capacitance, while lag-lead is mainly for optimizing transient response. Lead compensation modifies the feedback network and adds a zero to the overall transfer function. This increases the phase, but does not greatly change the gain magnitude. This zero improves the phase margin. To determine components, it can be shown that the optimal conditions for amplifier stability occur when: However, when the stability criteria is obtained, it should be noted that the actual bandwidth of the closed-loop amplifier will be reduced. Based on using a double-sided copper-clad printed circuit board with a distributed capacitance of 3.5pF and a unity gain configuration, C<sub>LEAD</sub> would be 3.5pF. Another way of stating the relationship between the distributed capacitance closed-loop gain and the lead compensation capacitor is: $$C_{LEAD} = C_{DIST} \frac{R1}{R_E}$$ (2) When bandwidth is of primary concern, the lead compensation will usually be adequate. For closed-loop gains less than seven, laglead compensation is necessary for stability. If transient response is also a factor in design, a lag-lead compensation network may be necessary (Reference Figure 1). For practical applications, the following equations can be used to determine proper lag-lead components: $$\frac{R_F}{R1/R_{LAG}} \geqslant 7 \tag{4}$$ Therefore, $$R_{LAG} \leqslant \frac{R_F}{7 - R_F / R1} \tag{5}$$ Using the above equation will insure a closedloop gain of seven above the network break frequency. C<sub>LAG</sub> may now be approximated using: $$W_{LAG} \cong \frac{2\pi(GBW)}{10} Rad/Sec$$ (6) $$W_{LAG} = \frac{\pi(GBW)}{5} Rad/Sec$$ (7) where $$W_{LAG} = \frac{1}{(R_{LAG})(C_{LAG})}$$ (8) therefore, $$\frac{\pi(GBW)}{5} = \frac{1}{(R_{LAG})(C_{LAG})}$$ (9) and $$C_{LAG} = \frac{5}{\pi R_{LAG}(GBW)} \tag{10}$$ a. Closed-Loop Inverting Gain of Seven Gain-Phase Response (Uncompensated) b. Open-Loop Phase Figure 2 **AN140** This method adds a pole and zero to the transfer function of the device, causing the actual open-loop gain and phase curve to be reshaped, thus creating a progressive improvement above the critical frequency where phase changes rapidly. (Near 70MHz, see Figures 2a and 2b.) But also, the lag-lead network can be adjusted to optimize gain peaking for transient responses. Therefore, rise time, overshoot, and settling time can be changed for various closed-loop gains. The result of using this technique is shown for a pulse amplifier in Figure 3. Linear Products Application Note ### Compensation Techniques for Use With the NE/SE5539 **AN140** #### **USING PIN 12 COMPENSATION** An alternate method of external compensation is obtained by use of the NE/SE5539 frequency compensation pin. The circuits in Figure 4 show the correct way to use this pin. As can be seen, this method saves the use of one capacitor as compared to standard laglead and lead compensation as shown in Figure 1. But, most importantly, both methods are equally effective; i.e., a good wide-band amplifier below 17dB, with control over ringing and overshoot. For example, inverting and non-inverting amplifier circuits using Pin 12 are shown in Figure 5. The corresponding pulse response for each circuit is shown in Figures 6 and 7 for the network values recommended. As shown by the response photos, the overshoot and settling time can be controlled by adjusting $\rm R_{\rm C}$ and $\rm C_{\rm C}$ . In damping the overshoot, rise time is slightly decreased. Also, the non-inverting configuration (Figure 6) gives a very fast response time compared to the inverting mode. If it is important to reduce output offset voltage and noise, an additional capacitor, $C_O$ , can be added in series with the resistor ( $R_C$ ) across the inputs. This should be a large value to block DC but not affect the benefits of the compensation components at high frequencies. A value of $0.01\mu F$ as shown in Figure 8 is sufficient. # INTERNAL CHARACTERISTICS OF THE NE/SE5539 In order to better understand the compensation procedure, a detailed discussion of the amplifier follows. The complete amplifier schematic is shown in Figure 9. To clarify the effect of the compensation pin, the schematic is split into five main parts as shown in Figure 10. Each segment in Figure 10 is defined as follows: starting from the non-inverting input, Section $A_1$ is the amplification from the input to the base of transistor $Q_4$ . $A_2$ is from the base of $Q_4$ to the summation point at the collector of $Q_3$ . Furthermore, $A_3$ represents the gain from the non-inverting input to the summation point via the common emitter side of $Q_2$ and $Q_3$ . Finally, $B_F$ is the feedback factor of the positive feedback loop from the collector of $Q_3$ to the base of $Q_4$ . From Figure 10, it can be seen that the total gain $(A_T)$ is: $$A_{T} = \frac{A_{1} A_{2}}{1 - (B_{F} A_{2})} + A_{3} (1 + B_{F} A_{2})$$ Each term in this equation plays a role at different frequencies to determine the total transfer function of the device. Of particular importance is the pole in A<sub>3</sub> (near 340MHz) which causes a roll-off of 12dB/octave and loss of phase margin just before unity gain. This can be seen in the Bode plot in Figure 11a. To overcome this pole, a capacitor and resistor are connected as shown in Figures 12a and 12b. The compensation pin is connected to the emitter of Q5, which is in an emitter-follower configuration. Therefore, a reactance connected to Pin 12 acts essentially as if it were connected at the base of Q5. Since the capacitor is connected here, it is now a component of B<sub>F</sub> and a zero is added to the transfer function. The resistor across the input pins controls overall gain and causes AT to cross 0dB at a lower frequency; the capacitor in the feedback loop controls phase shift and gain peaking. To further explain, Bode plots of open-loop response using varying capacitor values and corresponding pulse responses are shown in Figures 13a through 13f. The changes in gain and phase can readily be seen, as is the effect on bandwidth. ### **AN140** #### **AN140** Application Note #### **COMPUTER ANALYSIS** The open-loop and pulse response plots were generated using an IBM 370 computer and SPICE, a general-purpose circuit simulation program. Each transistor in the part is mathematically modeled after actual device parameters, which were measured in the laboratory. These models are then combined with the resistors and voltage sources through node numbers so that the computer knows where each is connected. To indicate the accuracy of this system, the actual open-loop gain is compared to the computer plots in Figures 14 and 15. The real payoff for this system is that once a credible simulation is achieved, any outside circuit can be modeled around the op amp. This would be used to check for feasibility before bread-boarding in the lab. The internal circuit can be treated like a black box and the outside circuit program altered to whatever application the user would like to examine. b. Pin 12 Compensation Showing Internal Connections - Non-Inverting Figure 12 **AN140** - 1. J. Millman and C. C. Halkias: Integrated Electronics: Analog and Digital Circuits and Systems, McGraw-Hill Book Company, New York, 1972. - 2. A. Vladimirescu, Kaihe Zhang, A. R. Newton, D. O. Peterson, A. Sanquiovanni-Vincentelli: "Spice Version 2G," University of California, Berkeley, California, August 10, 1981. - Signetics: Analog Data Manual 1983, Signetics Corporation, Sunnyvale, California 1983. # NE5592 Video Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5592 is a dual monolithic, twostage, differential output, wideband video amplifier. It offers a fixed gain of 400 without external components and an adjustable gain from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a high-pass, lowpass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers. #### **FEATURES** - 120MHz bandwidth - Adjustable gain from 0 to 400 - Adjustable pass band - No frequency compensation required - Wave shaping with minimal external components #### **APPLICATIONS** - Floppy disk head amplifier - Video amplifier - Pulse amplifier in communications - Magnetic memory - Video recorder systems #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to 70°C | NE5592N | | 14-Pin SO package | 0 to 70°C | NE5592D | #### **EQUIVALENT CIRCUIT** ### Video Amplifier NE5592 ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25^{\circ}\text{C}$ , unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |------------------|---------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | ±8 | ٧ | | V <sub>IN</sub> | Differential input voltage | ± 5 | ٧ | | V <sub>CM</sub> | Common mode Input voltage | ± 6 | ٧ | | lout | Output current | 10 | mA | | T <sub>A</sub> | Operating temperature range<br>NE5592 | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | PD | Power dissipation | 500 | mW | # DC ELECTRICAL CHARACTERISTICS $T_A = +25^{\circ}C$ , $V_{SS} = \pm 6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltage is $V_S = \pm 6.0V$ , and gain select pins are connected together. | SYMBOL | PARAMETER | TEST COMPLETIONS | | LIMITS | | UNITS | |-------------------|---------------------------------------------|-----------------------------------------------------------------------------|-------|-------------|-------------|----------| | SYMBOL | PAHAMETER | TEST CONDITIONS | Min | Тур | Max | | | | Differential voltage gain | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 400 | 480 | 600 | V/V | | R <sub>IN</sub> | Input resistance | | 3 | 14 | | kΩ | | C <sub>IN</sub> | Input capacitance | | | 2.5 | | pF | | los | Input offset current | | | 0.3 | 3 | μΑ | | I <sub>BIAS</sub> | Input bias current | | | 5 | 20 | μΑ | | | Input noise voltage | BW 1kHz to 10MHz | | 4 | | nV/√Hz | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ٧ | | CMRR | Common-mode rejection ratio | $V_{CM} \pm 1V$ , f < 100kHz<br>$V_{CM} \pm 1V$ , f = 5MHz | 60 | 93<br>87 | | dB<br>dB | | PSRR | Supply voltage rejection ratio | $\Delta V_S = \pm 0.5V$ | 50 | 85 | | dB | | | Channel separation | $V_{OUT} = 1V_{P-P}$ ; $f = 100kHz$<br>(output referenced) $R_L = 1k\Omega$ | 65 | 75 | | dB | | V <sub>OS</sub> | Output offset voltage gain select pins open | R <sub>L</sub> = ∞<br>R <sub>L</sub> = ∞ | | 0.5<br>0.25 | 1.5<br>0.75 | "V<br>V | | V <sub>CM</sub> | Output common-mode voltage | R <sub>L</sub> = ∞ | 2.4 | 3.1 | 3.4 | V | | V <sub>OUT</sub> | Output differential voltage swing | $R_L = 2k\Omega$ | 3.0 | 4.0 | | V | | R <sub>OUT</sub> | Output resistance | | | 20 | | Ω | | Icc | Power supply current (total for both sides) | R <sub>L</sub> = ∞ | | 35 | 44 | mA | NE5592 DC ELECTRICAL CHARACTERISTICS $V_{SS} = \pm \, 6V, \ V_{CM} = 0, \ 0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C, \ unless otherwise specified.$ Recommended operating supply voltage is $V_{S} = \pm \, 6.0V, \ and \ gain \ select \ pins \ are connected together.$ | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNITS | |------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|-----|-----|-------| | | Differential voltage gain | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 350 | 430 | 600 | V/V | | R <sub>IN</sub> | Input resistance | | 1 | 11 | | kΩ | | los | Input offset current | | | | 5 | μΑ | | IBIAS | Input bias current | | | | 30 | μΑ | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ٧ | | CMRR | Common-mode rejection ratio | $V_{CM} \pm 1V$ , f < 100kHz<br>R <sub>S</sub> = $\phi$ | 55 | | | dB | | PSRR | Supply voltage rejection ratio | $\Delta V_S = \pm 0.5V$ | 50 | | | dB | | | Channel separation | $V_{OUT} = 1V_{P-P}$ ; f = 100kHz<br>(output referenced) R <sub>L</sub> = 1k $\Omega$ | | 75 | | dB | | V <sub>OS</sub> | Output offset voltage<br>gain select pins connected<br>together | R <sub>L</sub> = ∞ | | | 1.5 | ٧ | | | gain select pins open | R <sub>L</sub> = ∞ | | | 1.0 | V | | V <sub>OUT</sub> | Output differential voltage swing | $R_L = 2k\Omega$ | 2.8 | | | V | | Icc | Power supply current (total for both sides) | R <sub>L</sub> = ∞ | | | 47 | mA | # AC ELECTRICAL CHARACTERISTICS $T_A = +25^{\circ}C$ , $V_{SS} = \pm 6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltage $V_S = \pm 6.0V$ . Gain select pins connected together. | OVMBO | | TOT COUNTY ON | | LIMITS | | UNITS | |-----------------|-------------------|--------------------------------------|-----|--------|----|-------| | SYMBOL | PARAMETER | Min | Тур | Max | | | | BW | Bandwidth | V <sub>OUT</sub> = 1V <sub>P-P</sub> | | 25 | 20 | MHz | | t <sub>R</sub> | Rise time | | | 15 | | ns | | t <sub>PD</sub> | Propagation delay | V <sub>OUT</sub> = 1V <sub>P-P</sub> | | 7.5 | 12 | ns | NE5592 #### TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL PERFORMANCE CHARACTERISTICS NE5592 ### **TEST CIRCUITS** $T_A = 25$ °C, unless otherwise specified. # NE/SE592 Video Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE592 is a monolithic, twostage, differential output, wideband video amplifier. It offers fixed gains of 100 and 400 without external components and adjustable gains from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a highpass, low-pass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers. Now available in an 8-pin version with fixed gain of 400 without external components and adjustable gain from 400 to 0 with one external resistor. #### **FEATURES** - 120MHz bandwidth - Adjustable gains from 0 to 400 - Adjustable pass band - No frequency compensation required - Wave shaping with minimal external components #### **APPLICATIONS** - Floppy disk head amplifier - Video amplifier - Pulse amplifier in communications - Magnetic memory - Video recorder systems #### **EQUIVALENT CIRCUIT** #### PIN CONFIGURATIONS ### Video Amplifier **NE/SE592** #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE592N14 | | 14-Pin Cerdip | 0 to +70°C | NE592F14 | | 14-Pin Cerdip | -55°C to +125°C | SE592F14 | | 14-Pin SO | 0 to +70°C | NE592D14 | | 8-Pin Plastic Dip | 0 to +70°C | NE592N8 | | 8-Pin Cerdip | -55°C to +125°C | SE592F8 | | 8-Pin SO | 0 to +70°C | NE592D8 | | 10-Lead Metal Can | 0 to +70°C | NE592H | | 10-Lead Metal Can | -55°C to +125°C | SE592H | #### NOTE: Also N8, N14, D8 and D14 package parts available in "High" gain version by adding "H" before package designation, as: NE592HD8. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = +25^{\circ}C$ , unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------------------------|-------------------------|----------| | V <sub>CC</sub> | Supply voltage | ± 8 | ٧ | | V <sub>IN</sub> | Differential input voltage | ± 5 | ٧ | | V <sub>CM</sub> | Common-mode input voltage | ± 6 | ٧ | | lout | Output current | 10 | mA | | T <sub>A</sub> | Operating temperature range<br>SE592<br>NE592 | -55 to +125<br>0 to +70 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | P <sub>D</sub> | Power dissipation | 500 | mW | ### Video Amplifier **NE/SE592** DC ELECTRICAL CHARACTERISTICS $T_A = \pm 25^{\circ}C$ , $V_{SS} = \pm 6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages $V_S = \pm 6.0V$ . All specifications apply to both standard and high gain parts unless noted differently. | SYMBOL | PARAMETER | TEST CONDITIONS | NE592 | | | SE592 | | | | |--------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------|------------|--------------------|-----------|------------|--------------------|-------------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | A <sub>VOL</sub> | Differential voltage gain,<br>standard part<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 250<br>80 | 400<br>100 | 600<br>120 | 300<br>90 | 400<br>100 | 500<br>110 | V/V<br>V/V | | | High gain part | | 400 | 500 | 600 | | | | V/V | | R <sub>IN</sub> | Input resistance<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | | 10 | 4.0<br>30 | | 20 | 4.0<br>30 | | kΩ<br>kΩ | | C <sub>IN</sub> | Input capacitance <sup>2</sup> | Gain 2 <sup>4</sup> | | 2.0 | | | 2.0 | | pF | | los | Input offset current | | | 0.4 | 5.0 | | 0.4 | 3.0 | μΑ | | I <sub>BIAS</sub> | Input bias current | | | 9.0 | 30 | | 9.0 | 20 | μΑ | | V <sub>NOISE</sub> | Input noise voltage | BW 1kHz to 10MHz | | 12 | | | 12 | | μV <sub>RMS</sub> | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ± 1.0 | | | V | | CMRR | Common-mode rejection ratio<br>Gain 2 <sup>4</sup><br>Gain 2 <sup>4</sup> | $V_{CM}^{\pm}$ 1V, f < 100kHz $V_{CM}^{\pm}$ 1V, f = 5MHz | 60 | 86<br>60 | | 60 | 86<br>60 | | dB<br>dB | | PSRR | Supply voltage rejection ratio<br>Gain 2 <sup>4</sup> | $\Delta V_S = \pm 0.5 V$ | 50 | 70 | | 50 | 70 | | dB | | V <sub>OS</sub> | Output offset voltage<br>Gain 1<br>Gain 2 <sup>4</sup><br>Gain 3 <sup>3</sup> | $R_{L} = \infty$ $R_{L} = \infty$ $R_{L} = \infty$ | | 0.35 | 1.5<br>1.5<br>0.75 | | 0.35 | 1.5<br>1.0<br>0.75 | V<br>V<br>V | | V <sub>CM</sub> | Output common-mode voltage | R <sub>L</sub> = ∞ | 2.4 | 2.9 | 3.4 | 2.4 | 2.9 | 3.4 | V | | V <sub>OUT</sub> | Output voltage swing differential | $R_L = 2k\Omega$ | 3.0 | 4.0 | | 3.0 | 4.0 | | ٧ | | R <sub>OUT</sub> | Output resistance | | | 20 | | | 20 | | Ω | | Icc | Power supply current | R <sub>L</sub> = ∞ | | 18 | 24 | | 18 | 24 | mA | #### NOTES <sup>1.</sup> Gain select Pins $G_{1\text{A}}$ and $G_{1\text{B}}$ connected together. <sup>2.</sup> Gain select Pins $\mathsf{G}_{2\mathsf{A}}$ and $\mathsf{G}_{2\mathsf{B}}$ connected together. <sup>3.</sup> All gain select pins open. <sup>4.</sup> Applies to 10- and 14-pin versions only. ### Video Amplifier **NE/SE592** DC ELECTRICAL CHARACTERISTICS $V_{SS} = \pm 6V$ , $V_{CM} = 0$ , $0^{\circ}C \le T_{A} \le 70^{\circ}C$ for NE592; $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ for SE592, unless otherwise specified. Recommended operating supply voltages $V_{S} = \pm 6.0V$ . All specifications apply to both standard and high gain parts unless noted differently. | SYMBOL | PARAMETER | TEST CONDITIONS | NE592 | | | SE592 | | | | |-------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|-----|-------------------|-----------|-----|-------------------|------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | A <sub>VOL</sub> | Differential voltage gain,<br>standard part<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 250<br>80 | | 600<br>120 | 200<br>80 | | 600<br>120 | V/V<br>V/V | | | High gain part | | 400 | 500 | 600 | | | | V/V | | R <sub>IN</sub> | Input resistance<br>Gain 2 <sup>2, 4</sup> | | 8.0 | | | 8.0 | | | kΩ | | los | Input offset current | | | | 6.0 | | | 5.0 | μΑ | | I <sub>BIAS</sub> | Input bias current | | | | 40 | | | 40 | μΑ | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ± 1.0 | | | ٧ | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> ± 1V, f < 100kHz | 50 | | | 50 | | | dB | | PSRR | Supply voltage rejection ratio<br>Gain 2 <sup>4</sup> | $\Delta V_S = \pm 0.5 V$ | 50 | | | 50 | | | dB | | V <sub>OS</sub> | Output offset voltage<br>Gain 1<br>Gain 2 <sup>4</sup><br>Gain 3 <sup>3</sup> | $R_{L} = \infty$ $R_{L} = \infty$ $R_{L} = \infty$ | | | 1.5<br>1.5<br>1.0 | | | 1.5<br>1.2<br>1.0 | V<br>V | | V <sub>OUT</sub> | Output voltage swing differential | $R_L = 2k\Omega$ | 2.8 | | | 2.5 | | | ٧ | | Icc | Power supply current | R <sub>L</sub> = ∞ | | | 27 | | | 27 | mA | #### NOTES: - 1. Gain select Pins G<sub>1A</sub> and G<sub>1B</sub> connected together. - 2. Gain select Pins $G_{2A}$ and $G_{2B}$ connected together. - 3. All gain select pins open. - 4. Applies to 14-pin version only. ### AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = +25°C, V<sub>SS</sub> = ±6V, V<sub>CM</sub> = 0, unless otherwise specified. Recommended $T_A = \pm 25$ °C, $V_{SS} = \pm 6$ V, $V_{CM} = 0$ , unless otherwise specified. Hecommended operating supply voltages $V_S = \pm 6.0$ V. All specifications apply to both standard and high gain parts unless noted differently. | SYMBOL | PARAMETER | TEST CONDITIONS | NE592 | | | SE592 | | | | |-----------------|--------------------------------------------------------------------|--------------------------------------|-------|-------------|-----|-------|-------------|-----|------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | BW | Bandwidth<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | | | 40<br>90 | | | 40<br>90 | | MHz<br>MHz | | t <sub>R</sub> | Rise time<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | V <sub>OUT</sub> = 1V <sub>P-P</sub> | | 10.5<br>4.5 | 12 | | 10.5<br>4.5 | 10 | ns<br>ns | | t <sub>PD</sub> | Propagation delay<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | V <sub>OUT</sub> = 1V <sub>P-P</sub> | | 7.5<br>6.0 | 10 | | 7.5<br>6.0 | 10 | ns<br>ns | #### NOTES: - 1. Gain select Pins G<sub>1A</sub> and G<sub>1B</sub> connected together. - 2. Gain select Pins G<sub>2A</sub> and G<sub>2B</sub> connected together. - 3. All gain select pins open. - 4. Applies to 10- and 14-pin versions only. #### TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) **NE/SE592** #### TYPICAL PERFORMANCE CHARACTERISTICS **TEST CIRCUITS** T<sub>A</sub> = 25°C, unless otherwise specified. ### **NE/SE592** #### TYPICAL APPLICATIONS # Video Amplifier **NE/SE592** # **FILTER NETWORKS** # AN141 Using the NE/SE592 Video Amplifier Application Note #### **Linear Products** # VIDEO AMPLIFIER PRODUCTS NE/SE592 Video Amplifier The 592 is a two-stage differential output, wide-band video amplifier with voltage gains as high as 400 and bandwidths up to 120MHz. Three basic gain options are provided. Fixed gains of 400 and 100 result from shorting together gain select pins $G_{1A}-G_{1B}$ and $G_{2A}-G_{2B}$ , respectively. As shown by Figure 1, the emitter circuits of the differential pair return through independent current sources. This topology allows no gain in the input stage if all gain select pins are left open. Thus, the third gain option of tying an external resistance across the gain select pins allows the user to select any desired gain from 0 to 400V/V. The advantages of this configuration will be covered in greater detail under the filter application section. Three factors should be pointed out at this time: - The gains specified are differential. Singleended gains are one-half the stated value. - The circuit 3dB bandwidths are a function of and are inversely proportional to the gain settings. - 3. The differential input impedance is an inverse function of the gain setting. In applications where the signal source is a transformer or magnetic transducer, the input bias current required by the 592 may be passed directly through the source to ground. Where capacitive coupling is to be used, the base inputs must be returned to ground through a resistor to provide a DC path for the bias current. Due to offset currents, the selection of the input bias resistors is a compromise. To reduce the loading on the source, the resistors should be large, but to minimize the output DC offset, they should be small — ideally $0\Omega.$ Their maximum value is set by the maximum allowable output offset and may be determined as follows: Define the allowable output offset (assume 1.5V). - Subtract the maximum 592 output offset (from the data sheet). This gives the output offset allowed as a function of input offset currents (1.5V – 1.0V = 0.5V). - Divide by the circuit gain (assume 100).This refers the output offset to the input. - 4. The maximum input resistor size is: $$R_{MAX} = \frac{\text{Input Offset Voltage}}{\text{Max Input Offset Current}}$$ $$= \frac{0.005V}{5\mu A}$$ $$= 1.00k\Omega$$ Of paramount importance during the design of the NE592 device was bandwidth. In a monolithic device, this precludes the use of PNP transistors and standard level-shifting techniques used in lower frequency devices. Thus, without the aid of level shifting, the output common-mode voltage present on the NE592 is typically 2.9V. Most applications, therefore, require capacitive coupling to the load. An exception to the rule is a differential amplifier with an input common-mode range greater than +2.9V as shown in Figure 2. In this circuit, the NE592 drives a NE511B transistor array connected as a differential cascode amplifier. This amplifier is capable of differential output voltages of 48VP-P with a 3dB bandwidth of approximately 10MHz (depending on the capacitive load). For optimum operation, R1 is set for a no-signal level of + 18V. The emitter resistors, R<sub>E</sub>, were selected to give the cascode amplifier a differential gain of 10. The gain of the composite amplifier is adjusted at the gain selected point of the #### Filters As mentioned earlier, the emitter circuit of the NE592 includes two current sources. Since the stage gain is calculated by dividing the collector load impedance by the emitter impedance, the high impedance contributed by the current sources causes the stage gain to be zero with all gain select pins open. As shown by the gain vs. frequency graph of Figure 3, the overall gain at low frequencies is a negative 48dB. Higher frequencies cause higher gain due to distributed parasitic capacitive reactance. This reactance in the first stage emitter circuit causes increasing stage gain until at 10MHz the gain is 0dB, or unity. Referring to Figure 4, the impedance seen looking across the emitter structure includes small $r_{\rm e}$ of each transistor. Any calculations of impedance networks across the emitters then must include this quantity. The collector current level is approximately 2mA, causing the quantity of 2 $\rm r_e$ to be approximately $32\Omega.$ Overall device gain is thus given by $$\frac{V_{O}(s)}{V_{IN}(s)} = \frac{1.4 \times 10^4}{Z_{(S)} + 32}$$ (2) where Z<sub>(S)</sub> can be resistance or a reactive impedance. Table 2 summarizes the possible configurations to produce low, high, and bandpass filters. The emitter impedance is made to vary as a function of frequency by using capacitors or inductors to alter the frequency response. Included also in Table 2 is the gain calculation to determine the voltage gain as a function of frequency. Table 1. Video Amplifier Comparison File | PARAMETER | NE/SE592 | 733 | |-----------------------|-----------|------------| | Bandwidth (MHz) | 120 | 120 | | Gain | 0,100,400 | 10,100,400 | | R <sub>IN</sub> (k) | 4 – 30 | 4 – 250 | | V <sub>P-P</sub> (Vs) | 4.0 | 4.0 | Linear Products Application Note # Using the NE/SE592 Video Amplifier AN141 Figure 3. Voltage Gain as a Function of Frequency (All Gain Select Pins Open) FREQUENCY (MHz #### Differentiation With the addition of a capacitor across the gain select terminals, the NE592 becomes a differentiator. The primary advantage of using the emitter circuit to accomplish differentiation is the retention of the high common mode noise rejection. Disc file playback systems rely heavily upon this common-mode rejection for proper operation. Figure 5 shows a differential amplifier configuration with transfer function. # Disc File Decoding In recovering data from disc or drum files, several steps must be taken to precondition Table 2. Filter Networks | Z NETWORK | FILTER<br>TYPE | V <sub>0</sub> (s) TRANSFER V <sub>1</sub> (s) FUNCTION | |------------------------------|----------------|---------------------------------------------------------------------------------| | <b>0 √ √ √ √ √ √ √ √ √ √</b> | LOW<br>PASS | $\frac{1.4 \times 10^4}{L} \left[ \frac{1}{s + R/L} \right]$ | | C C AF03760S | HIGH<br>PASS | $\frac{1.4 \times 10^4}{R} \left[ \frac{s}{s + 1/RC} \right]$ | | O | BAND<br>PASS | $\frac{1.4 \times 10^4}{L} \left[ \frac{s}{s^2 + R/Ls + 1/LC} \right]$ | | C AF03750S | BAND<br>REJECT | $\frac{1.4 \times 10^4}{R} \left[ \frac{s^2 + 1/LC}{s^2 + 1/LC + s/RC} \right]$ | **NOTE:** In the networks above, the R value used is assumed to include 2 $r_e$ , or approximately 32 $\Omega$ . the linear data. The NE592 video amplifier, coupled with the 8T20 bidirectional one-shot, provides all the signal conditioning necessary for phase-encoded data. When data is recorded on a disc, drum or tape system, the readback will be a Gaussian shaped pulse with the peak of the pulse corresponding to the actual recorded transi- tion point. This readback signal is usually $500\mu V_{P,P}$ to $3m V_{P,P}$ for oxide coated disc files and 1 to $20m V_{P,P}$ for nickel-cobalt disc files. In order to accurately reproduce the data stream originally written on the disc memory, the time of peak point of the Gaussian readback signal must be determined. # Using the NE/SE592 Video Amplifier **AN141** Figure 4. Basic Gain Configuration for NE592, N14 The classical approach to peak time determination is to differentiate the input signal. Differentiation results in a voltage proportional to the slope of the input signal. The zerocrossing point of the differentiator, therefore, will occur when the input signal is at a peak. Using a zero-crossing detector and one-shot, therefore, results in pulses occurring at the input peak points. A circuit which provides the preconditioning described above is shown in Figure 6. Read- back data is applied directly to the input of the first NE592. This amplifier functions as a wide-band AC-coupled amplifier with a gain of 100. The NE592 is excellent for this use because of its high phase linearity, high gain and ability to directly couple the unit with the readback head. By direct coupling of readback head to amplifier, no matched terminating resistors are required and the excellent common-mode rejection ratio of the amplifier is preserved. DC components are also reject- ed because the NE592 has no gain at DC due to the capacitance across the gain select terminals. The output of the first stage amplifier is routed to a linear phase shift low-pass filter. The filter is a single-stage constant K filter, with a characteristic impedance of 200 $\Omega$ . Calculations for the filter are as follows: $$L = {}^{2}P_{1}\omega_{C}$$ #### where $R = characteristic impedance (\Omega)$ $$C = \frac{1}{\omega_C}$$ #### where $\omega_{\mathbb{C}}$ = cut-off frequency (radians/sec) The second NE592 is utilized as a low noise differentiator/amplifier stage. The NE592 is excellent in this application because it allows differentiation with excellent common-mode noise rejection. The output of the differentiator/amplifier is connected to the 8T20 bidirectional monostable unit to provide the proper pulses at the zero-crossing points of the differentiator. The circuit in Figure 6 was tested with an input signal approximating that of a readback signal. The results are shown in Figure 8. Linear Products Application Note # Using the NE/SE592 Video Amplifier AN141 # **Automatic Gain Control** The NE592 can also be connected in conjunction with a MC1496 balanced modulator to form an excellent automatic gain control system. The signal is fed to the signal input of the MC1496 and RC-coupled to the NE592. Unbalancing the carrier input of the MC1496 causes the signal to pass through unattenuated. Rectifying and filtering one of the NE592 outputs produces a DC signal which is proportional to the AC signal amplitude. After filtering; this control signal is applied to the MC1496 causing its gain to change. # Using the NE/SE592 Video Amplifier AN141 # $\mu$ A733/733C Differential Video Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The 733 is a monolithic differential input. differential output, wide-band video amplifier. It offers fixed gains of 10, 100, or 400 without external components, and adjustable gains from 10 to 400 by the use of an external resistor. No external frequency compensation components are required for any gain option. Gain stability, wide bandwidth, and low phase distortion are obtained through use of the classic series-shunt feedback from the emitter-follower outputs to the inputs of the second stage. The emitter-follower outputs provide low output impedance, and enable the device to drive capacitive loads. The 733 is intended for use as a high-performance video and pulse amplifier in communications, magnetic memories, display and video recorder systems. #### **FEATURES** - 120MHz bandwidth - 250kΩ input resistance - Selectable gains of 10, 100, and 400 - No frequency compensation required - MIL-STD-883A, B, C available #### **APPLICATIONS** - Video amplifier - Pulse amplifier in communications - Magnetic memories - Video recorder systems #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE | ORDER CODE | |--------------------|-----------------|------------| | 14-Pin Ceramic DIP | -55°C to +125°C | μA733F | | 14-Pin Plastic DIP | -55°C to +125°C | μA733N | | 14-Pin Plastic DIP | 0 to +70°C | μΑ733CN | | 14-Pin Ceramic DIP | 0 to +70°C | μA733CF | ## CIRCUIT SCHEMATIC Linear Products Product Specification # Differential Video Amplifier μA733/733C # **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------------------|-------------------------|----------| | V <sub>DIFF</sub> | Differential input voltage | ± 5 | ٧ | | V <sub>CM</sub> | Common-mode input voltage | ± 6 | ٧ | | V <sub>CC</sub> | Supply voltage | ±8 | ٧ | | Гоит | Output current | 10 | mA | | TJ | Junction temperature | + 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TA | Operating ambient temperature range<br>μΑ733C<br>μΑ733 | 0 to +70<br>-55 to +125 | ဂံဂံ | | P <sub>MAX</sub> | Maximum power dissipation <sup>1</sup><br>25°C ambient temperature (still-air)<br>F package<br>N package | 1190<br>1420 | mW<br>mW | #### NOTE: **DC ELECTRICAL CHARACTERISTICS** $T_A = +25^{\circ}C$ , $V_S = \pm 6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages $V_S = \pm 6.0V$ . | | | | μ <b>Α733C</b> | | | μ <b>Α733</b> | | | LINIT | |--------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------|--------------------|------------------|----------------|--------------------|------------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Differential voltage gain<br>Gain 1 <sup>2</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup> | $R_I = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 250<br>80<br>8 | 400<br>100<br>10 | 600<br>120<br>12 | 300<br>90<br>9 | 400<br>100<br>10 | 500<br>110<br>11 | V/V<br>V/V<br>V/V | | BW | Bandwidth Gain 1 <sup>1</sup> Gain 2 <sup>2</sup> Gain 3 <sup>3</sup> | | | 40<br>90<br>120 | | | 40<br>90<br>120 | - | MHz<br>MHz<br>MHz | | t <sub>R</sub> | Rise time<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup> | V <sub>OUT</sub> = 1V <sub>P-P</sub> | - | 10.5<br>4.5<br>2.5 | 12 | | 10.5<br>4.5<br>2.5 | 10 | ns<br>ns<br>ns | | t <sub>PD</sub> | Propagation delay<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup> | V <sub>OUT</sub> = 1V <sub>P.P</sub> | | 7.5<br>6.0<br>3.6 | 10 | | 7.5<br>6.0<br>3.6 | 10 | ns<br>ns<br>ns | | R <sub>IN</sub> | Input resistance<br>Gain 1 <sup>2</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup> | | 10 | 4.0<br>30<br>250 | | 20 | 4.0<br>30<br>250 | | kΩ<br>kΩ<br>kΩ | | | Input capacitance <sup>2</sup> | Gain 2 | | 2.0 | | | 2.0 | | pF | | los | Input offset current | | | 0.4 | 5.0 | | 0.4 | 3.0 | μΑ | | I <sub>BIAS</sub> | Input bias current | | | 9.0 | 30 | | 9.0 | 20 | μΑ | | V <sub>NOISE</sub> | Input noise voltage | BW = 1kHz to 10MHz | | 12 | | | 12 | | μV <sub>RMS</sub> | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ± 1.0 | | | ٧ | | CMRR | Common-mode rejection ratio<br>Gain 2<br>Gain 2 | $V_{CM} = \pm 1V, f \le 100kHz$<br>$V_{CM} = \pm 1V, f = 5MHz$ | 60 | 86<br>60 | | 60 | 86<br>60 | | dB<br>dB | | SVRR | Supply voltage rejection ratio<br>Gain 2 | $\Delta V_{S} = \pm 0.5 V$ | 50 | 70 | | 50 | 70 | | dB | <sup>1.</sup> The following derating factors should be applied above 25°C: F package at 9.5mW/°C N package at 11.4mW/°C. Linear Products **Product Specification** # Differential Video Amplifier μA733/733C # DC ELECTRICAL CHARACTERISTICS $T_A=\pm25^{\circ}C,~V_S=\pm6V,~V_{CM}=0,$ unless otherwise specified. Recommended operating supply voltages $V_S=\pm6.0V.$ | | | | | μ <b>Α7330</b> | ; | | | | | |-------------------|-------------------------------------------------------------------------------------|-------------------------------------------|----------------|--------------------|------------------|----------------|-------------------|------------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Output offset voltage<br>Gain 1 <sup>1</sup><br>Gain 2 and 3 <sup>2, 3</sup> | R <sub>L</sub> = ∞ | | 0.6<br>0.35 | 1.5<br>1.5 | | 0.6<br>0.35 | 1.5<br>1.0 | V | | V <sub>CM</sub> | Output common-mode voltage | R <sub>L</sub> = ∞ | 2.4 | 2.9 | 3.4 | 2.4 | 2.9 | 3.4 | V | | | Output voltage swing, differential | $R_L = 2k\Omega$ | 3.0 | 4.0 | | 3.0 | 4.0 | | V <sub>P-P</sub> | | I <sub>SINK</sub> | Output sink current | | 2.5 | 3.6 | | 2.5 | 3.6 | | mA | | R <sub>OUT</sub> | Output resistance | | | 20 | | | 20 | | Ω | | lcc | Power supply current | R <sub>L</sub> = ∞ | | 18 | 24 | | 18 | 24 | mA | | THE FOLL | OWING SPECIFICATIONS APPLY O | VER TEMPERATURE | 0°C | < T <sub>A</sub> < | 70°C | -55°C | ≪T <sub>A</sub> ≪ | ≤ 125°C | | | | Differential voltage gain Gain 1 <sup>1</sup> Gain 2 <sup>2</sup> Gain <sup>3</sup> | $R_{I} = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 250<br>80<br>8 | | 600<br>120<br>12 | 200<br>80<br>8 | | 600<br>120<br>12 | V/V<br>V/V<br>V/V | | R <sub>IN</sub> | Input resistance<br>Gain 2 <sup>2</sup> | | 8 | | | 8 | | | kΩ | | los | Input offset current | · | | | 6 | | | 5 | μΑ | | IBIAS | Input bias current | | | | 40 | | | 40 | μΑ | | V <sub>IN</sub> | Input voltage range | | ± 1.0 | | | ± 1.0 | | | ٧ | | CMRR | Common-mode rejection ratio<br>Gain 2 | V <sub>CM</sub> = ± V, F ≤ 100kHz | | 50 | | | 50 | | dB | | SVRR | Supply voltage rejection ratio<br>Gain 2 | $\Delta V_S = \pm 0.5 V$ | 50 | | | 50 | | | dB | | V <sub>OS</sub> | Output offset voltage<br>Gain 1 <sup>1</sup><br>Gain 2 and 3 <sup>2, 3</sup> | R <sub>L</sub> = ∞ | | | 1.5<br>1.5 | | | 1.5<br>1.2 | V | | V <sub>DIFF</sub> | Output voltage swing, differential | $R_L = 2k\Omega$ | 2.8 | | | 2.5 | | | V <sub>P-P</sub> | | I <sub>SINK</sub> | Output sink current | | 2.5 | | | 2.2 | | | mA | | Icc | Power supply current | R <sub>L</sub> ±∞ | | | 27 | | | 27 | mA | <sup>1.</sup> Gain select pins $G_{1A}$ and $G_{1B}$ connected together. 2. Gain select pins $G_{2A}$ and $G_{2B}$ connected together. 3. All gain select pins open. ## TYPICAL PERFORMANCE CHARACTERISTICS # TYPICAL PERFORMANCE CHARACTERISTICS # Differential Video Amplifier μA733/733C # TYPICAL PERFORMANCE CHARACTERISTICS (Continued) **TEST CIRCUITS** $T_A = 25$ °C, unless otherwise specified. # NE5517/5517A Dual Operational Transconductance Amplifier Preliminary Specification #### **Linear Products** #### DESCRIPTION The NE5517 contains two current-controlled transconductance amplifiers, each with a differential input and pushpull output. The NE5517 offers significant design and performance advantages over similar devices for all types of programmable gain applications. Circuit performance is enhanced through the use of linearizing diodes at the inputs which enable a 10dB signal-to-noise improvement referenced to 0.5% THD. The NE5517 is suited for a wide variety of industrial and consumer applications and is recommended as the preferred circuit in the Dolby\* HX (Headroom Extension) system. Constant impedance buffers on the chip allow general use of the NE5517. These buffers are made of Darlington transistor and a biasing network which changes bias current in dependence of I<sub>ABC</sub>. Therefore, changes of output offset voltages are almost eliminated. This is an advantage of the NE5517 compared to LM13600. With the LM13600, a burst in the bias current I<sub>ABC</sub> guides to an audible offset voltage change at the output. With the constant impedance buffers of the NE5517 this effect can be avoided and makes this circuit preferable for high quality audio applications. ## **FEATURES** - Constant impedance buffers - △V<sub>BE</sub> of buffer is constant with amplifier I<sub>BIAS</sub> change - Pin compatible with LM13600 - Excellent matching between amplifiers - Linearizing diodes - High output signal-to-noise ratio #### **APPLICATIONS** - Multiplexers - Timers - Electronic music synthesizers - Dolby<sup>TM</sup> HX Systems - Current-controlled amplifiers, filters - Current-controlled oscillators, impedances Dolby is a registered trademark of Dolby Laboratories Inc., San Francisco, Calif. ## PIN CONFIGURATION ## PIN DESIGNATION | PIN NO. | SYMBOL | NAME AND FUNCTION | |---------|----------------------------|------------------------| | 1 | I <sub>ABCa</sub> | Amplifier bias input A | | 2 | Da | Diode bias A | | 3 | +INa | Non-inverting input A | | 4 | -IN <sub>a</sub> | Inverting input A | | 5 | V <sub>oa</sub> | Output A | | 6 | V- | Negative supply | | 7 | IN <sub>BUFFER (A)</sub> | Buffer input A | | 8 | VO <sub>BUFFER (A)</sub> | Buffer output A | | 9 | · VO <sub>BUFFER (B)</sub> | Buffer output B | | 10 | IN <sub>BUFFER (B)</sub> | Buffer input B | | 11 | V+ | Positive supply | | 12 | V <sub>OB</sub> | Output B | | 13 | -IN <sub>B</sub> | Inverting input B | | 14 | +IN <sub>B</sub> | Non-inverting input B | | 15 | D <sub>B</sub> | Diode Bias B | | 16 | I <sub>ABCB</sub> | Amplifier bias input B | # NE5517/5517A # CIRCUIT SCHEMATIC # **CONNECTION DIAGRAM** NE5517/5517A ## **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE5517N | | 16-Pin Plastic DIP | 0 to +70°C | NE5517AN | | 16-Pin SOL DIP | 0 to +70°C | NE5517D | ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------|----------------------------------------------------------|--------| | V <sub>S</sub> | Supply voltage <sup>1</sup><br>NE5517<br>NE5517A | 36 V <sub>DC</sub> or ± 18<br>44 V <sub>DC</sub> or ± 22 | V<br>V | | P <sub>D</sub> | Power dissipation, T <sub>A</sub> = 25°C <sup>2</sup><br>NE5517N, NE5517AN | 570 | mW | | V <sub>IN</sub> | Differential input voltage | ±5 | ٧ | | Ι <sub>D</sub> | Diode bias current | 2 , | mA | | I <sub>ABC</sub> | Amplifier bias current | 2 | mA | | I <sub>SC</sub> | Output short-circuit duration | Indefinite | | | lout | Buffer output current <sup>3</sup> | 20 | mA | | T <sub>A</sub> | Operating temperature range<br>NE5517N, NE5517AN | 0°C to +70 | °C | | V <sub>DC</sub> | DC input voltage | +V <sub>S</sub> to -V <sub>S</sub> | | | T <sub>STG</sub> | Storage temperature range | -65°C to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: - 1. For selections to a supply voltage above $\pm\,22V$ , contact factory. - For operating at high temperatures, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 175°C/W which applies for the device soldered in a printed circuit board, operating in still air. - 3. Buffer output current should be limited so as to not exceed package dissipation. # DC ELECTRICAL CHARACTERISTICS1 | CVMBOL | DADAMETED | TEGT CONDITIONS | NE5517 | | | NE5517A | | | | |-------------------|----------------------------------|-------------------------------------------------|--------|----------|--------|---------|----------|-------------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max 2 5 2 2 3 0.6 | UNIT | | V <sub>OS</sub> | Input offset voltage | Over temperature range<br>I <sub>ABC</sub> 5μA | | 0.4 | 5<br>5 | | 0.4 | 5 | mV<br>mV<br>mV | | | ΔV <sub>OS</sub> /ΔT | Avg. TC of input offset voltage | | 7 | | | 7 | | μV/°C | | | V <sub>OS</sub> including diodes | Diode bias current<br>(I <sub>D</sub> ) = 500μA | | 0.5 | 5 | | 0.5 | 2 | mV | | Vos | Input offset change | 5μA ≤ I <sub>ABC</sub> ≤ 500μA | | 0.1 | | | 0.1 | 3 | mV | | los | Input offset current | | | 0.1 | 0.6 | | 0.1 | 0.6 | μΑ | | | ΔI <sub>OS</sub> /ΔT | Avg. TC of input offset cur-<br>rent | | 0.001 | | | 0.001 | | μΑ/°C | | I <sub>BIAS</sub> | Input bias current | Over temperature range | | 0.4<br>1 | 5<br>8 | | 0.4<br>1 | - | μΑ<br>μΑ | | | $\Delta I_{B}/\Delta T$ | Avg. TC of input current | | 0.01 | | | 0.01 | | μΑ/°C | # NE5517/5517A # DC ELECTRICAL CHARACTERISTICS<sup>1</sup> (Continued) | OVMBOL | DADAMETED | | NE5517 | | | | | | | |----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|-----------------|------------|-----------------------------------------|-----------------|---------------------------------------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max<br>12000<br>7<br>650<br>4<br>150<br>150 | UNIT | | 9м | Forward transconductance | Over temperature range | 6700<br>5400 | 9600 | 13000 | 7700<br>4000 | 9600 | 12000 | μmho<br>μmho | | | g <sub>M</sub> tracking | | | 0.3 | | | 0.3 | | dB | | l <sub>OUT</sub> | Peak output current | $R_L = 0$ , $I_{ABC} = 5\mu A$<br>$R_L = 0$ , $I_{ABC} = 500\mu A$<br>$R_L = 0$ , | 350<br>300 | 5<br>500 | 650 | 3<br>350<br>300 | 5<br>500 | 1 | μΑ<br>μΑ<br>μΑ | | V <sub>OUT</sub> | Peak output voltage<br>Positive<br>Negative | $R_L = \infty$ , $5\mu A \le I_{ABC} \le 500\mu A$<br>$R_L = \infty$ , $5\mu A \le I_{ABC} \le 500\mu A$ | + 12<br>-12 | + 14.2<br>-14.4 | | + 12<br>-12 | + 14.2<br>-14.4 | | V<br>V | | Is | Supply current | $I_{ABC} = 500 \mu A$ , both channels | | 2.6 | 4 | | 2.6 | 4 | mA | | | V <sub>OS</sub> sensitivity<br>Positive<br>Negative | Δ V <sub>OS</sub> /Δ V+<br>Δ V <sub>OS</sub> /Δ V- | | 20<br>20 | 150<br>150 | | 20<br>20 | | μV/V<br>μV/V | | CMRR | Common-mode rejection ration | | 80 | 110 | | 80 | 110 | | dB | | | Common-mode range | | ± 12 | ± 13.5 | | ± 12 | ± 13.5 | | ٧ | | | Crosstalk | Referred to input <sup>2</sup><br>20Hz < f < 20kHz | | 100 | | | 100 | | dB | | I <sub>IN</sub> | Differential input current | $I_{ABC} = 0$ , input = ± 4V | | 0.02 | 100 | *************************************** | 0.02 | 10 | nA | | | Leakage current | I <sub>ABC</sub> = 0 (Refer to test circuit) | | 0.2 | 100 | | 0.2 | 5 | nA | | R <sub>IN</sub> | Input resistance | | 10 | 26 | | 10 | 26 | | kΩ | | B <sub>W</sub> | Open-loop bandwidth | | | 2 | | | 2 | | MHz | | SR | Slew rate | Unity gain compensated | | 50 | | | 50 | | V/µs | | IN <sub>BUFFER</sub> | Buff. input current | 5 | | 0.4 | 5 | | 0.4 | 5 | μΑ | | VO <sub>BUFFER</sub> | Peak buffer output voltage | 5 | 10 | | | 10 | | | ٧ | | | ΔV <sub>BE</sub> of buffer | Refer to Buffer V <sub>BE</sub> test <sup>3</sup> circuit | | 0.5 | 5 | | 0.5 | 5 | mV | # NOTES: These specifications apply for V<sub>S</sub> = ±15V, T<sub>A</sub> = 25°C, amplifier bias current (I<sub>ABC</sub>) = 500 μA, Pins 2 and 15 open unless otherwise specified. The inputs to the buffers are grounded and outputs are open. <sup>2.</sup> These specifications apply for V<sub>S</sub> = ± 15V, I<sub>ABC</sub> = 500μA, R<sub>OUT</sub> = 5kΩ connected from the buffer output to -V<sub>S</sub> and the input of the buffer is connected to the transconductance amplifier output. <sup>3.</sup> $V_S = \pm$ 15, $R_{OUT} = 5k\Omega$ connected from Buffer output to $-V_S$ and $5\mu A \leq I_{ABC} \leq 500\mu A$ . ## TYPICAL PERFORMANCE CHARACTERISTICS # NE5517/5517A # TYPICAL PERFORMANCE CHARACTERISTICS (Continued) # NE5517/5517A # TYPICAL PERFORMANCE CHARACTERISTICS # **APPLICATIONS** # NE5517/5517A ## CIRCUIT DESCRIPTION The circuit schematic diagram of one-half of the NE5517, a dual operational transconductance amplifier with linearizing diodes and impedance buffers, is shown in Figure 1. # 1. Transconductance Amplifier The transistor pair, $Q_4$ and $Q_5$ , forms a transconductance stage. The ratio of their collector currents (I4 and I5, respectively) is defined by the differential input voltage, VIN, which is shown in equation 1. $$V_{IN} = \frac{KT}{q} \ln \frac{l_5}{l_4} \tag{1}$$ Where VIN is the difference of the two input voltages KT ≅ 26mV at room temperature (300°K). Transistors Q1, Q2 and diode D1 form a current mirror which focuses the sum of current l4 and l5 to be equal to amplifier bias $$I_4 + I_5 = I_B$$ (2) If VIN is small, the ratio of I5 and I4 will approach to unity and the Taylor series of In function can be approximated as $$\frac{\mathsf{KT}}{\mathsf{q}} \mathsf{In} \frac{\mathsf{l}_5}{\mathsf{l}_4} \approx \frac{\mathsf{KT}}{\mathsf{q}} \frac{\mathsf{l}_5 - \mathsf{l}_4}{\mathsf{l}_4} \tag{3}$$ and $I_4 \approx I_5 \approx \frac{1}{2}I_B$ $$\frac{KT}{q} \ ln \ \frac{l_5}{l_4} \approx \frac{KT}{q} \ \frac{l_5 - l_4}{l_{2}l_B} \ = \frac{2KT}{q} \ \frac{l_5 - l_4}{l_B} = V_{IN}$$ $$I_5 - I_4 = V_{IN} \frac{(I_B^q)}{2KT}$$ (4) The remaining transistors (Q<sub>6</sub> to Q<sub>11</sub>) and $I_4 = \frac{1}{2}(I_B - I_0)$ , $I_5 = \frac{1}{2}(I_B + I_0)$ diodes (D<sub>4</sub> to D<sub>6</sub>) form three current mirrors that produce an output current equal to I5 $$V_{IN} \left\{ l_{B} \frac{q}{2KT} \right\} = l_{0}$$ (5) The term $\frac{(I_B^q)}{2KT}$ is then the transconductance of the amplifier and is proportional to I<sub>B</sub>. ## 2. Linearizing Diodes For VIN greater than a few millivolts, equation 3 becomes invalid and the transconductance increases nonlinearly. Figure 2 shows how the internal diodes can linearize the transfer function of the operational amplifier. Assume D2 and D3 are biased with current sources and the input signal current is Is. Since (4) $$I_4 + I_5 = I_B$$ and $I_5 - I_4 = I_0$ , that is: $$A = \frac{1}{2}(|B - I_0|, |I_0| = \frac{1}{2}(|B + I_0|)$$ # NE5517/5517A For the diodes and the input transistors that have identical geometries and are subject to similar voltages and temperatures, the following equation is true: $$\frac{T}{q} \ln \frac{\frac{I_D}{2} + I_S}{\frac{I_D}{2} - I_S} = \frac{KT}{q} \ln \frac{\frac{1}{2}(I_B + I_0)}{\frac{1}{2}(I_B - I_0)}$$ $$I_0 = I_S \frac{(2^l B)}{I_D} \text{ for } |I_S| < \frac{I_D}{2}$$ (6) The only limitation is that the signal current should not exceed $\frac{1}{2}$ I<sub>D</sub>. ## 3. Impedance Buffer The upper limit of transconductance is defined by the maximum value of $I_B$ (2mA). The lowest value of $I_B$ for which the amplifier will function therefore determines the overall dynamic range. At low values of $I_B$ , a buffer with very low input bias current is desired. A Darlington amplifier with constant-current source ( $Q_{14}$ , $Q_{15}$ , $Q_{16}$ , $Q_{7}$ , $Q_{8}$ , and $Q_{1}$ ) suits the need. # **APPLICATIONS** ## **Voltage-Controlled Amplifier** The voltage divider R<sub>2</sub>, R<sub>3</sub> divides the inputvoltage into small values (mV range) so the amplifier operates in a linear manner. It is: $$I_{OUT} = -V_{IN} \times \frac{R_3}{R_2 + R_3} \times g_M;$$ $$V_{OUT} = I_{OUT} \times R_L;$$ $$A = \frac{V_{OUT}}{V_{IN}} = \frac{R_3}{R_2 + R_3} \ g_M \ R_L;$$ $$A = \frac{R_3}{R_2 + R_3} \times g_M \times R_L$$ (3) $$g_M = 19.2 I_{ABC}$$ (g<sub>M</sub> in ms for I<sub>ABC</sub> in mA) Since $g_M$ is directly proportional to $I_{ABC}$ , the amplification is controlled by the voltage $V_C$ in a simple way. When $V_C$ is taken relative to $-V_{CC}$ the following formula is valid: $$I_{ABC} = \frac{(V_C - 1.2V)}{R_1}$$ The 1.2V is the voltage across two baseemitter baths in the current mirrors. This NE5517/5517A circuit is the base for many applications of the NE5517 # Stereo Amplifier With Gain Control Figure 4 shows a stereo amplifier with variable gain via a control input. Excellent tracking of typical 0.3dB is easy to achieve. With the potentiometer, $R_{\rm P}$ , the offset can be adjusted. For AC-coupled amplifiers, the potentiometer may be replaced with two $5.1 k\Omega$ resistors. #### **Modulators** Because the transconductance of an OTA is directly proportional to $I_{ABC}$ , the amplification of a signal can be controlled easily. The output current is the product from transconductance $\times$ input voltage. The circuit is effective up to approximately 200kHz. Modulation of 99% is easy to achieve. # Voltage-Controlled Resistors (VCR) This principle is based on the capability of an OTA to vary a current proportional to a controlled voltage, according to a resistor. The circuit takes advantage of the possibility to control a resistor via q<sub>M</sub>. #### Voltage-Controlled Filters Voltage-controlled filters can be realized extremely easily with the help of an OTA. Figure 8 shows the circuit for a low-pass filter. Below the corner frequency the circuit has an amplification of 0dB. Above the corner frequency the attenuation drops by 6dB/octave. The high-pass filter is built in a similar manner, except the input is coupled via capacitor. # NE5517/5517A ## **Voltage-Controlled Oscillators** Figure 12 shows a voltage-controlled triangle-square wave generator. With the indicated values a range from 2Hz to 200kHz is possible by varying I<sub>ABC</sub> from 1mA to 10μA. The output amplitude is determined by $I_{OUT} \times R_{OUT}$ . Please notice the differential input voltage is not allowed to be above 5V. With a slight modification of this circuit you can get the sawtooth pulse generator, as $_{\ast}$ shown in Figure 13. #### **Programmable Amplifier** The intention of the following application is to show how the NE5517 works in connection with a DAC. Almost all applications described above can be made digitally-programmable ( $\mu$ P-compatible) in this way. In the application of Figure 14, the NE5118 is used — an 8-bit DAC with current output — its input register making this device fully $\mu$ P-compatible. The circuitry of Figure 14 consists of three functional blocks: the NE5118 which generates a control current equivalent to the applied data byte, a current mirror, and the NE5517. The amplification is given by the following equation: $$A = \frac{DW (10)}{256} \times \frac{I_{DAC MAX}}{2 \times V_{T}} \times R_{L}$$ DW (10) = Data word decimal $R_L$ I<sub>DAC MAX</sub> = Maximum DAC output current (here -1mA) = Load resistance The equation is only valid for the amplification of the signal directly applied to the OTA. To get the gain overall, A must be multiplied with the input attenuation factor. ## **APPLICATION HINTS** To hold the transconductance $g_M$ within the linear range, $I_{ABC}$ should be chosen not greater than 1 mA. The current mirror ratio should be as accurate as possible over the entire current range. A current mirror with only two transistors is not recommended. A suitable current mirror can be built with a PNP transistor array which causes excellent matching and thermal coupling among the transistors. The output current range of the DAC normally reaches from 0 to -2mA. In this application, however, the current range is set through $R_{BFF}$ (10k $\Omega$ ) to 0 to -1mA. $$I_{DAC\ MAX} = 2 \times \frac{V_{REF}}{R_{REF}} = 2 \times \frac{5V}{10k} = 1mA$$ # NE5517/5517A # NE5517/5517A # AN145 NE5517/A Transconductance Amplifier Applications Application Note #### **Linear Products** ## **DESCRIPTION** The Signetics NE5517 is a truly versatile dual operational transconductance amplifier. In plain language, it is a voltage-to-current converter governed by the transconductance g<sub>m</sub>, which is equivalent to l<sub>OUT</sub>/V<sub>IN</sub>. The g<sub>m</sub> is increased or decreased linearly by varying the amplifier bias current (I<sub>ABC</sub>) through an external pin (see Figure 1). From the proper use of the I<sub>ABC</sub> pin, many control circuits can be realized. For more insight into the way the part operates, the transconductance can be thought of as gain and is governed by the following equation: $$g_{M} = \frac{I_{OUT}}{V_{IN}} = \frac{I_{ABCq}}{2KT}$$ (1) where the transconductance is dependent on the constant KT/q (which is 26mV at 25°C), and I<sub>ABC</sub> (which is controlled by the user). To make the device more universal and adaptable for many functions, two impedance buffers for voltage output applications are also included with the amps so that the part can be used as a programmable operational amplifier. Linearizing diodes provide another useful option. These should be applied when large input voltages or wide temperature variations are encountered. To show the significance of the diodes, compare the difference between Equation 1 without diodes and Equation 2 with diodes: $$\frac{I_{OUT}}{V_{IN}} = \frac{2 I_{ABC}}{R_{IN} I_{D}}$$ (2) for $l_{IN}$ greater than $\frac{l_D}{2}$ Here, it can be seen that the transconductance is not temperature dependent. $R_{\rm IN}$ is the signal input resistance and $I_{\rm IN}$ is the signal current. $I_{\rm IN}$ must not exceed half the diode current ( $I_{\rm D}$ , nominally 1mA). The diode current is set by a resistor tied to $+V_{\rm CC}$ . A graph showing the output distortion improvement versus differential input voltage when using the diodes is shown in Figure 2. An advantage that the NE5517 has over similar devices is a special biasing network between the amplifier and output impedance buffers. This network eliminates output offset current changes with a sudden change in the | PIN NO | SYMBOL | NAME AND FUNCTION | | | |--------|--------------------------|------------------------|--|--| | 1 | I <sub>ABCa</sub> | Amplifier bias input A | | | | 2 | Da | Diode bias A | | | | 3 | + INa | Non-inverting input A | | | | 4 | -INa | Inverting input A | | | | 5 | los | Output A | | | | 6 | V- | Negative supply | | | | 7 | IN <sub>BUFFER</sub> (a) | Buffer input A | | | | 8 | VO <sub>Buffer (a)</sub> | Buffer output A | | | | 9 | VO <sub>Buffer (b)</sub> | Buffer output B | | | | 10 | IN <sub>Buffer (b)</sub> | Buffer input B | | | | 11 | V+ | Positive supply | | | | 12 | lob | Output B | | | | 13 | -IN <sub>b</sub> | Inverting input B | | | | 14 | +IN <sub>b</sub> | Non-inverting input B | | | | 15 | D <sub>b</sub> | Diode bias B | | | | 16 | ABCb | Amplifier bias input B | | | # NE5517/A Transconductance Amplifier Applications **AN145** bias current ( $I_{ABC}$ ). This is particularly important in audio applications where an audible offset would be produced. ## **APPLICATIONS** An application employing both amplifiers and buffers internal to the NE5517 is the adjustable triangle-square wave generator shown in Figure 3. The center oscillating frequency is set by the capacitor C at the output of amplifier A. The output amplitude is set by the resistor R connected between the non-inverting inputs, amplifier B output, buffer B input and ground. Figure 2. Output Distortion vs Input Voltage Showing Benefit of Diodes The oscillating frequency is varied by changing $V_C$ , which in turn controls the amplifier bias current ( $I_{ABC1}$ ). If a positive voltage is applied to $V_C$ , the center frequency will increase linearly with increasing voltage. If a negative is applied, the center frequency will decrease linearly with increasing negative voltage. This makes a very good programmable oscillator with variable amplitude. By using a large value capacitor and negative control voltage, oscillations in the fractions of Hertz can be realized; a small capacitor and positive control voltage will give frequencies up to 500kHz. Graphs showing the linearity of control voltage versus frequency for different capacitor values are shown in Figure 4. Pertinent calculations are: $$f_{C} = \frac{I_{ABC1}}{4(C)(I_{ABC2})(R)}$$ Where: $f_{C} = \text{center frequency}$ $$I_{ABC1} = \text{oscillator control current}$$ $$I_{ABC2} = \text{amplitude control current}$$ $$R = \text{amplitude control resistor}$$ $$C = \text{oscillator control capacitor}$$ Also: Amplitude = (I<sub>ABC2</sub>) (R) Another very useful application is to use the NE5517 as a digitally-programmable amplifier. The entire circuit is shown in Figure 5. The circuit consists of a Signetics microprocessor-compatible DAC, a transistor array, and the NE5517 configured as a voltagecontrolled amplifier. This arrangement can also be used with the VCO explained earlier to program its oscillating frequency. The pertinent equations governing this application are as follows: Also: $$I_{DAC\ MAX} = 2 \times \frac{V_{REF}}{R_{REF}}$$ = $2 \times \frac{5k}{10k} = 1mA$ Where: $V_{REF}$ = supplied by DAC (5V) $R_{REF}$ = referenced resistor (10k $\Omega$ ) The I<sub>DAC MAX</sub> of 1mA is used to keep the transconductance within the linear range. # NE5517/A Transconductance Amplifier Applications AN145 The current mirror matches the current flow into the DAC and supplies the same amount to the 5517 control pin. Using a current output DAC is much faster than using a voltage output device to control the part. (If speed is not important, this can be done and the current mirror can be replaced with a resistor.) Also, the input attenuation has not been calculated into the gain equation. Therefore, Equation 5 pertains to the signal after the input divider. Many other applications for the NE5517 exist; refer to the data sheet applications section in the Signetics Linear data book for numerous ideas. # NE/SA/SE5212 Transimpedance Amplifier **Preliminary Specification** #### **Linear Products** ## **DESCRIPTION** The NE/SA/SE5212 is a low noise differential output amplifier, particularly suitable for signal recovery in fiber-optic receivers and in any other applications where very low signal levels obtained from high impedance sources need to be amplified. ## **FEATURES** - Extremely low noise: 2.5pA/√Hz - Single 5V supply - Large bandwidth: 150MHz - Differential outputs - Low input/output impedances - High power supply rejection ratio - 14k $\Omega$ differential transresistance #### **APPLICATIONS** - Fiber-optic receivers - Wideband gain block - General purpose instrumentation - Sensor preamplifiers - Single-ended to differential conversion - Low noise RF amplifiers ## PIN CONFIGURATION ## ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |-------------------|-------------------|------------|--|--| | 8-Pin Plastic DIP | 0 to +70°C | NE5212N | | | | 8-Pin Plastic SO | 0 to +70°C | NE5212D8 | | | | 8-Pin Ceramic DIP | 0 to +70°C | NE5212FE | | | | 8-Pin Plastic SO | -40°C to +85°C | SA5212D8 | | | | 8-Pin Plastic DIP | -40°C to +85°C | SA5212N | | | | 8-Pin Ceramic DIP | -40°C to +85°C | SA5212FE | | | | 8-Pin Plastic DIP | -55°C to +125°C | SE5212N | | | | 8-Pin Ceramic DIP | -55°C to +125°C | SE5212FE | | | ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | | | | | | |------------------|--------------------|------------|------------|------------|------|--| | | | NE5212 | SA5212 | SE5212 | UNIT | | | | Temperature Range | | | | | | | $T_A$ | Operating ambient | 0 to 70 | -40 to 85 | -55 to 125 | °C | | | Τj | Operating junction | -55 to 150 | -55 to 150 | -55 to 150 | °C | | | T <sub>STG</sub> | Storage | -65 to 150 | -65 to 150 | -65 to 150 | °C | | | V <sub>CC</sub> | Power Supply | 6 | 6 | 6 | ٧ | | # Transimpedance Amplifier NE/SA/SE5212 # RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | RATING | UNIT | |--------|-----------------------------------------------------------------|-------------------------------------|--------| | TA | Ambient temperature ranges<br>NE Grade<br>SA Grade<br>SE Grade | 0 to 70<br>-40 to 85<br>-55 to 125 | ဂိဂိဂိ | | Т | Junction temperature ranges<br>NE Grade<br>SA Grade<br>SE Grade | 0 to 90<br>-40 to 105<br>-55 to 145 | ဂိဂိဂိ | | Vcc | Supply voltage range | 4.5 to 5.5 | ٧ | DC ELECTRICAL CHARACTERISTICS Minimum and Maximum limits apply over operating temperature range at $V_{CC} = 5V$ , unless otherwise specified. Typical data applies at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . | SYMBOL | PARAMETER | TEST CONDITIONS | NE5212 | | | SA/SE5212 | | | | |-----------------|----------------------------------------------------------------------------------------|-----------------|--------|--------------------|------|-----------|--------------------|------|------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>IN</sub> | Input bias voltage | | 0.6 | 0.8 | 0.95 | 0.55 | 0.8 | 1.05 | ٧ | | V <sub>O±</sub> | Output bias voltage | | 2.8 | 3.3 | 3.7 | 2.5 | 3.3 | 3.8 | ٧ | | Vos | Output offset voltage | | | 0 | 80 | | 0 | 120 | mV | | Icc | Supply current | | 21 | 26 | 32 | 20 | 26 | 33 | mA | | IOMAX | Output sink/source current | | 3 | 4 | | 3 | 4 | | mA | | l <sub>B</sub> | Maximum input current (2% linearity) | | ± 60 | ± 80 | | ± 40 | ± 80 | | μΑ | | IMAX | Maximum input current overload threshold | | ± 80 | ± 120 | | ± 60 | ± 120 | | μΑ | | P <sub>D</sub> | Maximum power <sup>1</sup> dissipation 8-pin plastic DIP 8-pin plastic SO 8-pin Cerdip | | | 1100<br>750<br>750 | | | 1100<br>750<br>750 | | mW | ## NOTE: 8-pin plastic DIP: 110°C/W 8-pin plastic SO: 160°C/W 8-pin Cerdip: 165°C/W <sup>1:</sup> Package thermal resistances are as follows: Linear Products Preliminary Specification # Transimpedance Amplifier # NE/SA/SE5212 AC ELECTRICAL CHARACTERISTICS Minimum and Maximum limits apply over operating temperature range at $V_{\rm CC}$ = 5V, unless otherwise specified. Typical data applies at $V_{\rm CC}$ = 5V and $T_{\rm A}$ = 25°C. | SYMBOL | PARAMETER | TEST CONDITIONS | NE5212 | | | SA/SE5212 | | | | |--------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------|------------|------|-----------|------------|-----|------------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | R <sub>T</sub> | Transresistance<br>(Differential output) | f = 10MHz, R <sub>L</sub> = inf | 9.8 | 14 | 18.2 | 9.0 | 14 | 19 | kΩ | | R <sub>O</sub> | Output resistance<br>(Differential output) | f = 10MHz | 14 | 30 | 42 | 14 | 30 | 46 | Ω | | R <sub>T</sub> | Transresistance<br>(Single-ended output) | f = 10MHz, R <sub>L</sub> = inf | 4.9 | 7 | 9.1 | 4.5 | 7 | 9.5 | kΩ | | R <sub>O</sub> | Output resistance<br>(Single-ended output) | f = 10MHz | 7 | 15 | 21 | 7 | 15 | 23 | Ω | | f3dB | Bandwidth (-3dB) | Test Circuit 1 D package, T <sub>A</sub> = 25°C N, F packages, T <sub>A</sub> = 25°C | | 120<br>100 | | | 120<br>100 | | MHz<br>MHz | | R <sub>IN</sub> | Input resistance | | 75 | 110 | 143 | 70 | 110 | 150 | Ω | | C <sub>IN</sub> | Input capacitance | | | 10 | 15 | | 10 | 18 | pF | | ΔR/ΔV | Transresistance power supply sensitivity | $\Delta V_{CC} = 5 \pm 0.5V$ | | 9.6 | | | 9.6 | | %/V | | ΔR/ΔΤ | Transresistance ambient temperature sensitivity | D package<br>ΔT <sub>A</sub> = T <sub>A MAX</sub> - T <sub>A MIN</sub> | | 0.05 | | | 0.05 | | %/°C | | IN | Input RMS noise current spectral density | Test Circuit 2<br>f = 10MHz T <sub>A</sub> = 25°C | | 2.5 | | | 2.5 | | pA/√Hz | | I <sub>T</sub> | Input RMS noise current | $\Delta f = 100MHz$ , $T_A = 25$ °C<br>Test Circuit 2 | | 30 | | | 30 | | nA | | PSRR | Power supply rejection ratio <sup>3</sup> V <sub>CC1</sub> = V <sub>CC2</sub> | Any package $f = 0.1 MHz^{1, 2}$<br>Test Circuit 3 $\Delta V_{CC} = 0.1 V$ | 26 | 33 | | 20 | 33 | | dB | | PSRR | Power supply rejection ratio (ECL configuration) | Any package<br>f = 0.1MHz <sup>1, 2</sup><br>Test Circuit 4 | | 23 | | | 23 | | dB | | V <sub>O MAX</sub> | Maximum output voltage swing differential | R <sub>L</sub> = inf. | 2.4 | 3.2 | | 1.7 | 3.2 | | V <sub>P-P</sub> | #### NOTES <sup>1.</sup> Circuit board layout dependent at higher frequencies. For best performance use RF filter in $V_{\text{CC}}$ lines. <sup>2.</sup> $V_{\text{CC1}}$ and $V_{\text{CC2}}$ are internally connected in all 8-pin packages. <sup>3.</sup> Output referenced. # Transimpedance Amplifier # NE/SA/SE5212 ## Transimpedance Amplifier ## NE/SA/SE5212 ### **PRECAUTIONS** As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. First of these is use of a well-regulated power supply. The supply must be capable of supplying varying amounts of current without significantly changing the voltage level. Next, of course, is proper power supply bypassing consisting of a good quality $0.1 \, \mu F$ high-frequency capacitor in parallel with a $10 \, \mu F$ tantalum capacitor. Some applications require an RF choke in series with the power supply line. These components should be mounted as close to the device pins as possible with the shortest leads possible. Seperate analog and digital ground leads should be maintained and printed circuit board ground plane should be employed whenever possible. ### **BASIC CONFIGURATION** A trans-resistance amplifier is a current-tovoltage converter. The forward transfer function then is defined as voltage out divided by current in, and is stated in ohms. The lower the source resistance, the higher the gain. The NE5212 has a differential transresistance of $14k\Omega$ typically and a single-ended transresistance of $7k\Omega$ typically. The device has two outputs: inverting and non-inverting. The output voltage in the differential output mode is twice that of the output voltage in the single-ended mode. Although the device can be used without coupling capacitors, more care is required to avoid upsetting the internal bias nodes of the device. Figure 2 shows some basic configurations. ### **VARIABLE GAIN** Figure 3 shows a variable gain circuit using the NE5212 and the NE5230 low voltage op amp. This op amp is configured in a non-inverting gain of five. The output drives the gate of the SD210 DMOS FET. The series resistance of the FET changes with this output voltage which in turn changes the gain of the NE5212. This circuit has a distortion of less than 1% and a 25dB range, from -42.2 dBm to -15.9 dBm at 50MHz, and a 45dB range, from -60 dBm to -14.9 dBm at 10MHz with 0 to 1V of control voltage at $V_{\rm C}$ . ### 16MHz CRYSTAL OSCILLATOR Figure 4 shows a 16MHz crystal oscillator operating in the series resonant mode using the NE5212. The non-inverting input is fed back to the input of the NE5212 in series with a 2pF capacitor. The output is taken from the inverting output. # DIGITAL FIBER-OPTIC TRANSMITTER/RECEIVER Figures 5a and b show a fiber-optic transmitter using off-the-shelf components and the NE5212. The circuit uses a Signetics TTL line driver, 74F3037, and a Hewlett-Packard HFBR-1404 LED. This combination is nearly ideal because LEDs are harder to turn off quickly than on, and because the unequal drive capabilities of the TTL totem-pole output configuration complement each other. This pre-bias current and the speed-up capacitor significantly decrease the transition times. The circuit will has rise and fall times of 3ns. It operates over the automotive temperature range at 170Mbaud. The design formulas presented here can be used to optimize the speed for other devices. The receiver shown in Figure 5b uses the NE5212, the Signetics 10116 ECL line receiver, and a Hewlett-Packard HFBR-2208 PIN. The circuit is a capacitor-coupled receiver and utilizes positive feedback in the last stage to provide the hysteresis. The amount of hysteresis can be tailored to the individual application by changing the values of the feedback resistors to maintain the desired balance between noise immunity and sensitivity. At room temperature, the circuit operates at 50Mbaud with a BER of 10E-10 and over the automotive temperature range at 40Mbaud with a BER of 10E-9. Higher speed experimental diodes have been used to operate this circuit at 220Mbaud with a BER of The cost of the transmitter/receiver pair is about \$50 with the standard parts. ## Transimpedance Amplifier ## NE/SA/SE5212 # NE542 Dual Low-Noise Preamplifier **Product Specification** ### **Linear Products** ### DESCRIPTION The NE542 is a dual preamplifier for the amplification of low level signals in applications requiring optimum noise performance. Each of the two amplifiers is completely independent, with individual internal power supply decoupler-regulator, providing 110dB supply rejection and 70dB channel separation. Other outstanding features include high gain (104dB), large output voltage swing (V<sub>CC</sub>-2V<sub>P-P</sub>), and internal compensation to 10dB. The NE542 operates from a single supply across a range of 9 to 24V. The NE542 is ideal for use in stereo phono, tape, or microphone preamps and other applications requiring low noise amplification of small signals. ### **FEATURES** - Low noise 0.7 μV total input noise - High gain 104dB open-loop - Single supply operation - Wide supply range 9 to 24V - Power supply rejection 110dB - Large output voltage swing (V<sub>CC</sub>-2V<sub>P-P</sub>) - Wide bandwidth 15MHz unity gain - Power bandwidth 100kHz (15V<sub>P-P</sub>) - Internally-compensated (stable at 10dB) - Short-circuit protected - High slew rate 5V/μs ### PIN CONFIGURATION ### **APPLICATIONS** - Tape preamplifier - Phono preamplifier - Microphone preamplifier ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE542N | ### **EQUIVALENT CIRCUIT** Linear Products Product Specification ## **Dual Low-Noise Preamplifier** NE542 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | +24 | ٧ | | PD | Power dissipation | 500 | mW | | TA | Operating ambient temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | = dc | ## DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C; $V_{CC} = 14V$ , unless otherwise specified. | SYMBOL | | | | LIMITS | | | |------------------|------------------------------------------------|-------------------------------------|-----|------------|-----|----------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 9 | | 24 | ٧ | | Icc | Supply current | $V_{CC} = 9$ to 18V, $R_L = \infty$ | | 9 | 15 | mA | | R <sub>IN</sub> | Input resistance Positive input Negative input | | | 100<br>200 | | kΩ<br>kΩ | | R <sub>OUT</sub> | Output resistance | Open-loop | | 150 | | Ω | ## AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C; $V_{CC} = 14V$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | |------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------|-----|----------------------|--| | A <sub>V</sub> | Voltage gain | Open-loop | | 160,000 | | V/V | | | I <sub>IN</sub> | Negative Input current | | | | 0.5 | | | | Іоит | Output current | Source<br>Sink (linear operation) | 8<br>2 | 14<br>3 | | mA<br>mA | | | V <sub>OUT</sub> | Output voltage swing | | V <sub>CC</sub> -2.5 | V <sub>CC</sub> -2 | | V | | | SR | Small signal bandwidth<br>Slew rate | | | 15<br>5 | | MHz<br>V/μs | | | P <sub>BW</sub> | Power bandwidth | 15V <sub>P-P</sub> | | 100 | | kHz | | | V <sub>IN</sub> | Maximum input voltage | Linear operation, < 2.5% distortion | | | 300 | mV <sub>RMS</sub> | | | PSRR | Power supply rejection ratio | f = 60, 120Hz<br>f = 1kHz | | 100<br>110 | | dB<br>dB | | | | Channel separation | f = 1kHz | 40 | 70 | | dB | | | THD | Total harmonic distortion | 40dB gain, f = 1kHz | | 0.1 | 0.3 | % | | | | Total equivalent input noise | $R_S = 600\Omega$ , $100 - 10,000$ Hz | | 0.7 | 1.2 | μV <sub>RMS</sub> | | | | Noise figure | $\begin{array}{c} R_S = 50 k \Omega, \ 10-10,000 Hz \\ R_S = 20 k \Omega, \ 10-10,000 Hz \\ R_S = 10 k \Omega, \ 10-10,000 Hz \\ R_S = 5 k \Omega, \ 10-10,000 Hz \end{array}$ | | 1.2<br>1.2<br>1.5<br>2.4 | | dB<br>dB<br>dB<br>dB | | ## **Dual Low-Noise Preamplifier** ## NE542 ### TYPICAL PERFORMANCE CHARACTERISTICS ## **Dual Low-Noise Preamplifier** **NE542** ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ### TYPICAL APPLICATIONS # AN190 Applications of Low Noise Stereo Amplifiers: NE542 Application Note ### **Linear Products** #### Introduction Stereo preamplifiers have come into greater and greater demand with the increased usage of tape recorders. With stereophonic recording systems, the need increased to have multiple devices in the same package to insure greater thermal tracking and packing density, without sacrificing performance. The NE542 qualifies as a low noise dual preamplifier. The NE542 is an 8-pin dual inline device. This device has greater than 100dB openloop gain and (15 – 20) MHz gain bandwidth product. In selecting the proper "low noise" preamplifier, several factors must be considered. - Frequency shaping characteristic required. - Closed-loop response with respect to a system reference level. - 3. Response of the record/playback head. - 4. System distortion requirements. - 5. Response of the tape used. The following will deal with Items 1, 2, and 4. When approaching the design criteria of Item 2, the designer should be concerned with the open-loop device characteristics. These characteristics will aid in determining the maximum boost available, knowing that a specific loop gain (open-loop gain minus closed-loop gain) will be necessary to keep the system distortion low and maintain the output impedance of the "low noise" preamplifier constant over the required operating frequency range. RIAA standards call for a maximum recording velocity of 21cm/sec for stereo discs. This worst-case velocity describes a limit for the preamplifier gain because the input signal at this velocity is maximum. ### NAB TAPE EQUALIZATION Recording and playback characteristics of magnetic tape and record/playback heads are not flat but exhibit a loss at high frequencies and a boost at lower frequencies. To obtain an overall flat frequency response and improved signal-to-noise ratio, the audio signals are equalized by boosting the higher frequencies in amplitude before recording. Playback amplifiers must exhibit bass boost to remove the effects of pre-emphasis for an overall flat response. Known as the NAB equalization curve, the standard deemphasis employs attenuation from the turnover frequency of 50Hz to the turnover frequency of 3180Hz for 7.5lps recording. The slower recording speed of 3.75lps employs turnover frequencies of 50Hz and 1326Hz. These curves are shown in Figure 1. A reference level of $800\mu V$ head sensitivity at 1kHz is also used by the NAB. ### STEREO PREAMPLIFICATION The voltage level appearing at the output of tape playback heads and some phono cartridges are too small to be useful without a Figure 1. Tape Equalization Curves large amount of low noise preamplification. In addition to providing low noise amplification, the preamplifier should possess enough open-loop gain so that the RIAA and NAB equalization curves can be produced in the feedback networks of the amplifier. The following paragraphs describe the characteristics and applications of the 542. This device provides a matched pair of amplifiers which have been specifically designed to minimize amplifier noise and maximize signal-to-noise ratio. ### **NE542 DEVICE DESCRIPTION** The NE542 is a dual low noise amplifier with 104dB open-loop gain produced by two stages of voltage gain followed by one stage of current gain. In the design of low noise devices, special attention must be focused on the input stage. If differential topography is used, the stage should be designed so that one of the differential transistors is turned off. This reduces the noise contribution by a factor of 1.4 since only one transistor is producing noise. Current sources and mirrors cannot be used for biasing loads because active elements will contribute more noise. Implementing these observations, the first gain stage of the NE542 is pictured with the complete schematic in Figure 2. ## Applications of Low Noise Stereo Amplifiers: NE542 AN190 Although the differential input configuration degrades the noise performance slightly, using differential inputs has the advantage of higher input impedance, allowing smaller capacitors and larger resistors to be used to achieve the RIAA and NAB curves. The second stage is a common-emitter amplifier $(Q_5)$ with a current source load $(Q_6)$ . The Darlington emitter-follower $Q_3-Q_4$ provides level shifting and current gain to the common-emitter stage $(Q_5)$ and the output current sink $(Q_7)$ . The voltage gain of the second stage is approximately 2000, making the total gain of the amplifier typically 160,000 in the differential input configuration. The preamplifier is internally-compensated with the pole-splitting capacitor, C1. This compensates to unity gain at 15MHz. The compensation is adequate to preserve stability to a closed-loop gain of 10. #### BIASING The non-inverting input has been internallybiased from a 1.4V internal voltage source. Following the zero differential rule of amplifiers, the output voltage will be set by the resistor feedback network (R4 and R5) of Figure 3. The base of Q2 requires $0.5\mu A$ bias current. Hence R5 should pass $5\mu A$ minimum for stability, for an output DC voltage of $\frac{V_{CC}}{2}$ the values of R4 and R5 are: $$R5 = \frac{2V_{BE}}{10 I_B} = 240 k\Omega$$ Max. (1) $$R4 = \left(\frac{V_{CC}}{2.8 - 1}\right) \times R5 \tag{2}$$ DC amplifier gain is defined by the ratio of R4 and R5. Open-loop AC gain can be regained by adding a shunt capacitor across R5. The low frequency 3dB corner is then defined by the capacitor-resistor break point. ### NAB Tape Preamplifier Design of a preamplifier begins by determining the gain and output signal amplitudes in reference to the standard $800\mu V$ input signal level. For the following design example, we will use the 542 to achieve a 100mV output level at 1kHz following the 7.5lps NAB equalization curve. The graph of Figure 1 has been calibrated both in absolute gain for this example and relative gain for general use. From the given parameters, the closed-loop gain becomes 32dB at the highest frequency of interest. The NAB response is achieved by adding frequency-selective AC feedback as NOTE: All resistor values are in Ω. Figure 3. Differential Input Biasing NE542 depicted by Figure 4. Resistors R4 and R5 select the DC gain as defined by Equations 1 and 2. Placing a value of 200k upon R5, Equation 2 yields a value of $680k\Omega$ . The lower corner frequency is determined next by the reactance of C4 and R4 such that: $$f_1 = \frac{0.159}{C4 R4} \tag{3}$$ Solving for C4 yields a value of $0.0047 \mu F$ . The upper corner frequency, $f_2$ , is similarly fixed by the reactance of C4 and R7. $$f_2 = \frac{0.159}{C4 R7} \tag{4}$$ Then solving Equation 4 for R7 defines a value of $11k\Omega$ . Midband gain is now fixed by the relationship. $$A = \frac{R6 + R7}{R6} \tag{5}$$ Solving for the 1kHz gain of 42dB using 11k for R7 yields a value of $88\Omega$ for R6. The final calculation of the low frequency cut-off of the preamp determines the size of C2. $$C2 = \frac{0.159}{f_{\text{CUTOFF}}R6} \tag{6}$$ ### Typical Applications In addition to the previous detailed design examples, the following general amplifier configurations (see Figures 5 through 8) are presented. The choice of design and the device used is a function of the desired complexity and overall performance. ## Applications of Low Noise Stereo Amplifiers: NE542 AN190 Figure 5. Flat Response Tape Amplifier ## Section 4 Audio ## INDEX ## **SECTION 4 – AUDIO** | Index | | 4-1 | |-----------------|--------------------------------------------------|------| | Stereo Decoders | | | | LM1870 | Stereo Demodulator with Blend | 4-3 | | μΑ758 | FM Stereo Multiplex Decoder; PLL | 4-9 | | AN191 | Stereo Decoder Applications using the $\mu$ A758 | 4-15 | | Dolby | | | | NE5240 | Dolby Digital Audio Decoder | 4-23 | | NE645/646 | Dolby B and C type Noise Reduction | 4-27 | | NE648/649 | Low Voltage Dolby B type Noise Reduction | 4-33 | | NE650 | Dolby B-Type Noise Reduction | 4-39 | # LM1870 Stereo Demodulator With Blend **Product Specification** ### **Linear Products** ### DESCRIPTION The LM1870 combination FM Stereo Demodulator and Blend Circuit is a PLL circuit with a DC control pin whose purpose is to reduce switching noise by decreasing separation under low signal amplitude conditions. The part is designed specifically for automobile applications where fluctuating signal strength can cause demodulation noise. ### **FEATURES** - Stereo blend control - Wide input dynamic range - Low total harmonic distortion - VCO disable function - Monophonic override pin - Supply range 7V 15V ### **APPLICATIONS** - Auto radios - High-fidelity tuners - High-performance portable radios - Electronic tuned radios ### PIN CONFIGURATION ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic DIP | 0 to +70°C | LM1870N | ### TYPICAL APPLICATION AND TEST CIRCUIT Linear Products Product Specification ## Stereo Demodulator With Blend LM1870 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|------------------------------------------|-------------|------| | Vcc | Supply voltage, Pin 3 | 15 | V | | V <sub>OUT</sub> | Lamp driver voltage, Pin 11 | 18 | ٧ | | V <sub>OUT</sub> | Output voltage, Pins 12, 13 supply off | 7 | V | | V <sub>OUT</sub> | Quick mono input (Pin 20) | V + (Pin 3) | | | V <sub>OUT</sub> | Blend input (Pin 20) | 15 | ٧ | | TA | Operating temperature range | 0 to +70 | °C | | P <sub>D</sub> | Power dissipation | 1 | W | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 sec. max) | 300 | °C | ## **DC ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $V^+ = 8V$ , unless otherwise noted (Figure 1). | SYMBOL | DADAMETER | | | | | | |-----------------|---------------------------|---------------------------------|-----|-----|------|------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Operating supply voltage | | 7 | 8 | 15 | V | | Icc | Supply current | | | 26 | 45 | mA | | | Input DC voltage | Pin 19 | | 4 | | ٧ | | | Input DC voltage | Pin 2 | | 1.8 | | V | | PSRR | Supply rejection | | 15 | 30 | | dB | | | Lamp leakage current | Lamp off, Pin 11 = 16V | | 0.1 | 100 | μΑ | | | Lamp saturation voltage | Lamp on, Pin 11 @ 75mA | | 1.4 | 2.0 | V | | | VCO stop voltage | Voltage @ Pin 4 to stop VCO | 0.2 | 0.4 | | ٧ | | | VCO stop current | Pin 4 = 0.2V | | -30 | -100 | μΑ | | | Blend input bias current | | | -2 | -20 | μΑ | | | Quick mono switch voltage | | | 4 | | V | | | Quick mono bias current | Pin 1 = 8V | | 2 | | μΑ | | | Output leakage | Pin 12 or 13 = 6.5V, Pin 3 = 0V | | 0.1 | 20 | μΑ | Linear Products Product Specification ## Stereo Demodulator With Blend LM1870 ### **AUDIO ELECTRICAL CHARACTERISTICS** | SYMBOL | | | | LIMITS | | | | |------------------|-----------------------|----------------------------------|----|--------|-------|------|--| | | PARAMETER | TEST CONDITIONS | | Тур | Max | UNIT | | | | Mono gain | 1kHz | -4 | -1 | +2 | dB | | | | Mono THD | 1kHz @ 200mV <sub>RMS</sub> | | 0.05 | 0.25 | % | | | | Channel balance | | | ± 0.4 | ± 1.5 | dB | | | | Gain shift | Mono to stereo | | ± 0.1 | ± 1.0 | dB | | | | Channel separation | Pin 20 ≥ 1.1V | 30 | 45 | | dB | | | | Output DC shift | Mono to stereo | | ± 15 | ± 100 | mV | | | R <sub>IN</sub> | Input resistance | Pin 19 | 20 | 40 | | kΩ | | | R <sub>OUT</sub> | Output resistance | Pin 12, 13 | | 65 | 200 | Ω | | | | Ultrasonic rejection | 19kHz + 38kHz | | 30 | | dB | | | | SCA rejection | (Note 2) | | 70 | | dB | | | S/N | Signal-to-noise ratio | 1kHz @ 200mV <sub>RMS</sub> Mono | | 68 | | dB | | ### PLL ELECTRICAL CHARACTERISTICS | SYMBOL | PARAMETER | | | LIMITS | | | |-----------------|------------------|------------------------------|-----|--------|-----|------| | | | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Lamp ON voltage | 19kHz on Pin 2 | | 15 | 20 | mV | | | Lamp OFF voltage | 19kHz on Pin 2 | 2.5 | 5 | | mV | | | Lamp hysteresis | | | 10 | | dB | | | Capture range | 25mV <sub>RMS</sub> on Pin 2 | ± 2 | ± 4 | ± 6 | % | | | Hold in range | 25mV <sub>RMS</sub> on Pin 2 | | ± 12 | | % | | R <sub>IN</sub> | Input resistance | Pin 2 | 8 | 14 | | kΩ | ### **BLEND ELECTRICAL CHARACTERISTICS** | SYMBOL | DARAMETER | TEST CONDITIONS | | LIMITS | | | |--------|--------------------|---------------------------------------|------------|-------------|------------|----------| | | | (Pin 20 from 1.1V to 0.2V) | Min | Тур | Max | UNIT | | | Stereo gain change | 1kHz L=-R input | -25 | -35 | | dB | | | Mono gain change | 1kHz L = R input<br>10kHz L = R input | -1.5<br>-8 | -0.5<br>-14 | 0.5<br>-20 | dB<br>dB | | | Output DC shift | | | ± 40 | ± 100 | mV | ## Stereo Demodulator With Blend LM1870 ### TYPICAL PERFORMANCE CHARACTERISTICS ## Stereo Demodulator With Blend LM1870 ### TYPICAL PERFORMANCE CHARACTERISTICS # $\mu$ A758 FM Stereo Multiplex Decoder, Phase-Locked Loop **Product Specification** ### **Linear Products** ### **DESCRIPTION** The $\mu$ A758 is a monolithic phase-locked loop FM stereo multiplex decoder. The device decodes an FM stereo multiplex signal into right and left audio channels while inherently suppressing SCA information when it is contained in the composite input signal. The device includes automatic mono-stereo mode switching and drive for an external lamp to indicate stereo mode operation. The $\mu$ A758 operates over a large voltage range and requires a minimum number of external components. A simple setting of an external potentiometer adjusts the oscillator frequency. No coils are required. ### **FEATURES** - 45dB channel separation - Automatic stereo/mono switching - 70dB SCA rejection - 10V to 16V supply range - High impedance input low impedance output ### **APPLICATIONS** • Stereo decoder for radios ### PIN CONFIGURATION ### **ORDERING INFORMATION** | DESCRIPT | ION | TEMPERATURE RANGE | ORDER CODE | | | |--------------------|-----|-------------------|------------|--|--| | 16-Pin Plastic DIF | | -40°C to +85°C | μΑ758N | | | ### **BLOCK DIAGRAM** ## FM Stereo Multiplex Decoder, Phase-Locked Loop μΑ758 ### **EQUIVALENT SCHEMATIC** Linear Products Product Specification ## FM Stereo Multiplex Decoder, Phase-Locked Loop μΑ758 ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | + 18 | ٧ | | V <sub>CC</sub> | Supply voltage (≤15 seconds) | +22 | ٧ | | | Voltage at lamp driver terminal (Lamp OFF) | +22 | v | | P <sub>D</sub> | Internal power dissipation | 730 | mW | | T <sub>A</sub> | Operating ambient temperature range | -40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +125 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_T = +12V$ , 19kHz pilot level = $30mV_{RMS}$ , multiplex signal (L = R, pilot OFF) = $300V_{RMS}$ , modulation frequency = 400Hz or 1Hz, Test Circuit 1, unless otherwise specified . | SYMBOL | PARAMETER | TEST CONDITIONS | | LIMITS | | | |------------------|--------------------------------------------------|-----------------|-----|-----------|-----|----------| | | | | Min | Тур | Max | UNIT | | I <sub>CC</sub> | Supply current<br>Maximum available lamp current | Lamp OFF | 75 | 31<br>150 | 38 | mA<br>mA | | V <sub>7</sub> | Voltage at lamp driver terminal | Lamp = 50mA | | 1.3 | 1.8 | V | | R <sub>IN</sub> | Input resistance | | 20 | 35 | | kΩ | | R <sub>OUT</sub> | Output resistance | | 0.9 | 1.3 | 2.0 | kΩ | ### AC ELECTRICAL CHARACTERISTICS | SYMBOL | PARAMETER | | LIMITS | | | | |------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|----------|----------------|------------|----------------------------------------| | | | TEST CONDITIONS | Min | Тур | Max | UNIT | | Δ(V <sub>4</sub> &V <sub>5</sub> ) | DC voltage shift at either output terminal | Stereo to mono operation | | 30 | 150 | mV | | PSRR | Power supply ripple rejection | 200Hz, 200mV <sub>RMS</sub> | 35 | | | dB | | SEP | Channel separation | 100Hz<br>400Hz<br>10kHz | 30 | 40<br>45<br>45 | | dB<br>dB<br>dB | | BAL | Channel balance | | | 0.3 | 1.5 | dB | | A <sub>V</sub> | Voltage gain | 1kHz | 0.5 | 0.9 | 1.4 | V/V | | | Pilot input level | Lamp turn-on<br>Lamp turn-off | 2.0 | 18<br>7.0 | 25 | mV <sub>RMS</sub><br>mV <sub>RMS</sub> | | | Pilot input level hysteresis | Lamp turn-off to turn-on | 3.0 | 7.0 | | dB | | THD | Capture range<br>Total harmonic distortion | Multiplex level = 600mV <sub>RMS</sub> pilot OFF | 2.0 | 4.0<br>0.4 | 6.0<br>1.0 | %<br>% | | | 19kHz rejection<br>38kHz rejection<br>SCA rejection <sup>1</sup> | | 25<br>25 | 35<br>45<br>70 | | dB<br>dB<br>dB | | VCO | Tuning resistance <sup>2</sup> | | 21.0 | 23.3 | 25.5 | kΩ | | vco | Frequency drift | 0°C ≤ T <sub>A</sub> ≤ 25°C<br>25°C ≤ T <sub>A</sub> ≤ 70°C | | +0.1<br>-0.4 | ± 2<br>± 2 | %<br>% | ### NOTES: <sup>1.</sup> Measured with a stereo composite consistency of 80% stereo. 10% pilot and 10% SCA as defined in the FCC Rules on Broadcasting. <sup>2.</sup> Total resistance from Pin 15 to ground, in Test Circuit, required to set reference frequency at Pin 11 to 19kHz $\pm$ 10Hz. ## FM Stereo Multiplex Decoder, Phase-Locked Loop μA758 ### TYPICAL PERFORMANCE CHARACTERISTICS ## FM Stereo Multiplex Decoder, Phase-Locked Loop $\mu$ A758 ### TEST CIRCUIT AND TYPICAL APPLICATION # AN191 Stereo Decoder Applications Using the $\mu$ A758 **Application Note** ### **Linear Products** ### INTRODUCTION The phase-locked loop (PLL) has been used for many years in consumer equipment. Due to the nature of FM Stereo Multiplex Systems, where prime importance is the channel separation, discrete systems lacked the tracking ability over wide temperature and voltage ranges to be done economically. The development of the monolithic PLL and improvements in IC processing have made the Phase-Locked Loop FM Stereo Multiplexer Decoder a reality. ### **MAJOR ADVANTAGES** The economic advantages in using the PLL multiplex decoding system are not only cost reduction, by eliminating peripheral components, but the man-hour cost reduction by eliminating turning coils, thereby eliminating tedious alignment procedures. The cost advantages are extremely significant and are in addition to the following: - 45dB channel separation - Automatic stereo/mono switching - Stereo indicator lamp driver with current limiting - High impedance input low impedance outputs - 70dB SCA rejection (subsidiary carrier authorization) - One adjustment for complete alignment - 10V to 16V supply voltage range # FM STEREO MULTIPLEX SUBCARRIER AND PILOT The two (2) basic signals differentiating an FM stereo multiplex signal from an FM mon- aural signal are the 19kHz pilot and the 38kHz subcarrier. The frequency and phase relationship of these signals is well defined. Earlier systems had to reconstruct the 38kHz subcarrier by using the 19kHz pilot. This system required frequency multipliers and selective filters (coils). Since maximum channel separation is directly related to proper phasing, alignment procedures were extremely critical and therefore expensive. In addition, long-term stability and performance were degraded due to component aging, and temperature. Use of the PLL as the multiplex decoder eliminated these shortcomings since the phase accuracy of the 38kHz signal is limited only by the loop gain of the system and the free-running oscillator stability. Both of these parameters are easily controlled, providing easy, rapid adjustment and excellent long-term stability. ### **GENERAL DESCRIPTION** The µA758 is a monolithic Phase-Locked Loop FM Stereo Multiplex decoder using the 16-lead DIP N package. This integrated circuit decodes an FM Stereo Multiplex Signal into Right and Left audio channels while inherently suppressing SCA information when it is contained in the composite input signal. Internal functions include automatic mono-stereo mode switching and drive for an external lamp to indicate stereo mode operation. The $\mu$ A758 operates over a wide supply voltage range and uses a low number of external components. It has only one control to adjust a potentiometer to set oscillator frequency. No external coils are required. The $\mu$ A758 is suitable for all line-operated and automotive FM Stereo Receivers. ## REFERENCING THE BLOCK DIAGRAM The upper row of blocks comprises the PLL which regenerates the 38kHz subcarrier, necessary for multiplex signal demodulation. The basic 76kHz generator is voltage-controlled, and is divided by two to insure a 50% duty cycle 38kHz internally-generated signal. This symmetry is necessary for maximum left/right channel separation and SCA rejection (bandcentered at 67kHz). Dividing the 38kHz by two generates the 19kHz signal necessary to lock on to the incoming pilot signal. A second 19kHz signal is generated which is in quadrature to the first internally-generated 19kHz signal and in phase with the pilot. This second 19kHz is mixed in a quadrature (synchronous) phase detector to operate the stereo switch and lamp driver circuity. When a stereo signal is present, the stereo switch enables the stereo demodulator, and when a stereo signal is not present, the demodulator is disabled, allowing the system to reach optimum noise performance. ### **FUNCTIONAL OPERATION** To aid in understanding the system operation, the $\mu$ A758 equivalent circuit has been broken down into subsections as follows (see Figure 2): - Buffer Amplifier and Bias Supplies - I Demodulator - III Stereo Switch and Lamp Driver - IV Voltage-Controlled Oscillator - V Frequency Dividers - VI Pilot Phase and Amplitude Detectors ## Stereo Decoder Applications Using the $\mu A758$ ## **AN191** ## Stereo Decoder Applications Using the $\mu A758$ **AN191** # I. Buffer Amplifier and Bias Supplies (Figure 3) The zener diode, Z, and its associated transistors generate a 6V internal voltage reference source. From this 6V reference, additional bias levels are established via resistors R3, R4, and R5. In addition, transistor Q7 acts as the control source for several current mirrors; Q11 in the Buffer Amplifier, Q43 and Q44 in the Stereo Switch and Lamp Driver (III) and Q67 and Q73 in the Voltage Controlled Oscillator (IV). The input Buffer Amplifier (Q8, Q9) level shifts the composite multiplex input signal to 2 levels each in phase with each other. Transistors Q10 - Q13 amplify this same signal by the ratio of: $$A = \frac{R14}{R13}$$ This amplified signal, the gain of which is independent of supply voltage variation, is fed to the Pilot Phase and Amplitude Detectors (VI). ### II. Demodulator (Figure 4) The basic demodulator, Q25 – Q30, is a fully-balanced detector similar to standard phase-locked loop types. The addition of resistors R29, R30, and R31 introduces a small offset to allow a small multiplex signal in the collector of Q30. This signal compensates the crosstalk components inherent to the synchronous switching demodulation process. Switching to the left and right channels is accomplished through Q25 and Q26 when the 38kHz drive is present at their bases. This occurs when Q33 is "on." When Q33 is off, a DC bias is placed at the bases of Q25 and Q26 through resistors R32 and R33, this automatically converts the system to monophonic operation. Supply voltage rejection is accomplished at the demodulator outputs by converting the audio to current supplies in Q23 and Q24. The voltage developed across PNP transistors is $$V_e = (V^+ + V_{MOD}) - (V_{BE} + V_{D1} + [R22 I_{AC}] + V_{MOD})$$ where $V_{BE}$ = base-emitter voltage across Q22 and Q23 $V_{MOD}$ = modulation on the power line V<sub>D1</sub> = diode drop in D21 (R22)I<sub>AC</sub>= voltage drop due to current in the demodulator Simplifying the above reduces to $$V_e = V + - (V_{BE} + V_{D1} + R22 I_{AC})$$ (1) ## Stereo Decoder Applications Using the $\mu$ A758 AN191 The output voltage developed is $$V_{OUT} = \left(\frac{V_{e}}{R21}\right) R_{EXT}$$ (2) where R<sub>EXT</sub> = external resistor The output voltage at Pins 4 and 5 are provided through 1.3k resistors driven by emitter-followers Q21 and Q24. ### III. Stereo Switch and Lamp Driver (Figure 5) The pilot amplitude detector differential voltage is sensed by the differential amplifier Q41 and Q42. This pair, in conjunction with their load resistors (R41, R42), controls amplifiers Q45, Q46. Positive feedback action is achieved through Q47, R50, Q50 and R46 (which turns off Q44). The turn-on threshold is the differential input voltage required to overcome the offset voltage required to overcome the offset voltage in R43 times the current summation of $I_{R45}$ and $I_{R45}$ . When the lamp is on, Q44 is off and the differential voltage across R43 is reduced by the amount ( $I_{R45} \times I_{R43}$ ), which means a lower turn-off voltage is required. This voltage difference is referred to as the switch hysteresis Transistors Q48 senses the current across R51 which therefore controls the maximum current in the Stereo Indicator Lamp. $$I_{MAX} = \frac{V_{BE}Q48}{R151}$$ (3) # IV. Voltage-Controlled Oscillator (Figure 6) The basic oscillator Q71 - Q79 is an RC relaxation type which generates a positive low duty cycle, 76kHz output. The frequency is established by Equations 4 and 5. The control voltage from the phase detector into the transconductance amplifier Q61 – Q69 converts the differential error to a bidirectional single-ended current drive to the oscillator. Voltage on the capacitor is compared with the set voltages by the differential input stage Q71, Q72. This feeds Q74, Q75. The output of Q75 drives a PNP inverter, Q76, (whose action eliminates power supply modulation as described in the demodulator section of this note), when these set limits are reached the direction of charge reverses. ## Stereo Decoder Applications Using the $\mu$ A758 AN191 Lower set voltage is set by R79, R80, and the regulated 6V supply. The upper set voltage $(V_H)$ involves two (2) additional resistors R77 and R78 and is established when Q76 turns on Q77. Both set levels are referenced to the regulated 6V supply and are therefore dependent only on resistor ratios. (Proper design layout should also eliminate temperature variations.) Capacitor charging is through Q78 and R8 and discharging through the external fixed resistor. Equations 4 and 5 of Figure 7 are first-order expressions for the change and discharge periods. Q79 supplies a positive output pulse necessary to operate the 38kHz dividers. ## V. Frequency Dividers (Figure 8) Transistors Q91 through Q94 form a simple divide-by-two circuit which converts the pulse output from the 76kHz oscillator to a 38kHz square wave. The divider changes state during the positive excursion of the input pulse supplied from the emitter of Q79 in the oscillator. Initially, when the input is low, Q91 and Q92 are OFF and we may arbitrarily assume Q93 is ON and Q94 is OFF. As the potential on the input rises, Q91 starts conduction before Q92 because the emitter of Q91 is at a lower potential than the emitter of Q92. (The emitter of Q91 is connected through R95 to the collector of Q93 which is in saturation, whereas the emitter of Q92 is at the $V_{BE}(ON)$ potential of Q93). Since Q91 is ON, the current from both R92 and R93 flows through the emitter of Q91 into R95. As this current increases, the rising voltage at the emitter of Q91 turns Q94 ON which removes base drive to Q93 and turns it OFF, thus base drive to Q93 and turns it OFF, thus producing a change-of-state in the divider. Even though the relative potentials at the emitters of Q91 and Q92 are now reversed, current continues to flow in Q91 for the duration of the positive input because Q92 is held OFF by Q91. When the input returns to a low potential, Q91 turns OFF. The divider remains in its present state until driven by the next positive-going input. Oppositely phased 38kHz outputs to the demodulator are taken from the collectors of Q93 and Q94. Transistors Q95 and Q96 are used to drive the two 38kHz dividers. The 38kHz Quadrature Divider has an identical configuration to the 76kHz divider. A change-of-state occurs with each positive excursion of the 38kHz input signal from the emitter of Q96. Linear Products Application Note ## Stereo Decoder Applications Using the $\mu$ A758 AN191 The 38kHz in-phase divider contains a bistable pair, Q113 and Q114, steered by inputs into Q111 and Q112, (a 38kHz input from the collector of Q95, and 19kHz inputs from the bases of Q103 and Q104). If the 19kHz input to the base of Q111 is high when the 76kHz divider turns Q95 ON, Q111 conducts and removes drive to Q114, changing the state of the bistable pair, Q113 and Q114. The bistable remains in this state until the next 38kHz turn on of Q95 which, this time, turns Q112 ON, removes drive to Q113 and resets the bistable pair. The resulting 19kHz output from Q113 and Q114 is at 90° to the quadrature divider output with no ambiguity in phasing. ### VI. Pilot Phase and Amplitude Detectors The pilot phase detector and pilot amplitude detector, as shown in Figure 9, are synchronous, balanced chopper types which develop differential output signals across external filters. Back-to-back NPN transistor pairs are used for each switch to insure minimum drop regardless of signal polarity without reliance on inverse NPN beta characteristics. The chopper transistors (Q121 through Q124) in the phase detector are driven from the 38kHz Quadrature Divider through transistors Q125 and Q126. The input signal is supplied from lead 12 through resistors R125 and R126. A differential output is developed across the loop filter, comprised of resistors R123 and R124 and the external RC network between leads 13 and 14. The pilot amplitude detector (Q131 through Q136), has an identical configuration to the phase detector. Since it operates with drive which is in phase with the pilot signal (90° from the drive to the phase detector), its output is proportional to the amplitude of the pilot component of the multiplex signal. The differential output at leads 9 and 10 is filtered by the external capacitor on these two leads. A reference 19kHz square wave signal is taken from the collector of drive transistor Q136 through resistor R137 to lead 11. It has the same phasing as the pilot contained in the multiplex input signal. ## Stereo Decoder Applications Using the $\mu$ A758 **AN191** # NE5240 Dolby Digital Audio Decoder **Preliminary Specification** ### **Linear Products** ### DESCRIPTION The NE5240 is a two channel decoder for the Dolby Digital Audio System. \*The IC includes input latches to separate two channels of audio and control data, a precision internal voltage reference, and digital/analog signal processing circuitry for each channel. The IC design is implemented in a bipolar process to achieve low noise, low distortion, and wide dynamic range. ### NOTE: \*Available only to licensees of Dolby Laboratorles Licensing Corporation, San Francisco, from whom licensing and applications information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Corporation, San Francisco, California. ### **FEATURES** - Wide dynamic range 85dB - Low distortion 0.05% @ 1kHz, -10dB - TTL and CMOS compatible logic inputs - Audio bandwidth 30Hz to 15kHz ### **APPLICATIONS** - High quality digital transmission of audio data - Satellite reception - Cable TV - Microwave distribution systems ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 28-Pin SO | 0 to +70°C | NE5240D | | 28-Pin Plastic DIP | 0 to +70°C | NE5240N | ### PIN CONFIGURATION ## Dolby Digital Audio Decoder ## NE5240 ### **BLOCK DIAGRAM** ## Dolby Digital Audio Decoder NE5240 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-------------------------------------|-------------|------| | Vs | Analog supply voltage | +15 | ٧ | | V <sub>DD</sub> | Logic supply voltage | +7 | ٧ | | T <sub>A</sub> | Operating ambient temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead temperature (soldering, 60sec) | +300 | °C | #### **DC ELECTRICAL CHARACTERISTICS** All specifications are at $T_A = 25$ °C, $V_{CC} = 12$ V, $V_{DD} = 5$ V. | SYMPO | PARAMETER | TEST COMPLETIONS | | LIMITS | | LINIT | |------------------|----------------------------------|------------------------|-----|--------------------|------|-------| | SYMBOL | PAHAMETEH | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Analog voltage supply range | | 10 | 12 | 14 | V | | V <sub>DD</sub> | Logic voltage supply range | | 4.5 | 5 | 5.5 | ٧ | | Icc | Supply current | V <sub>CC</sub> = 12V | 10 | 24 | 35 | mA | | I <sub>DD</sub> | Supply current | V <sub>DD</sub> = 5V | 5 | 12 | 18 | mA | | V <sub>IH</sub> | Input voltage high | | 2 | | 5 | ٧ | | VIL | Input voltage low | | 0 | | 0.8 | ٧ | | l <sub>IL</sub> | Input current low | V <sub>DD</sub> = 4.5V | | 10 | 100 | μА | | l <sub>IH</sub> | Input current high | | | 1 | 100 | μА | | ts | Setup time | | 150 | | | ns | | t <sub>H</sub> | Hold time | | 150 | | | ns | | l <sub>B</sub> | Input buffers, Pins 7, 9, 20, 22 | V <sub>IN</sub> = 2.0V | | | 100 | nA | | RL | Summing amp output load | | 5 | | | kΩ | | Vos | Output offset voltage | | | 0.1 | 0.6 | ٧ | | Vos | Output offset change | 10%-SBD-70% | | ±5 | ± 20 | mV | | V <sub>REF</sub> | Reference voltage | | 5.5 | 0.5V <sub>CC</sub> | 6.5 | ٧ | ## Dolby Digital Audio Decoder NE5240 #### **AC ELECTRICAL CHARACTERISTICS** | | | | | LIMITS | | | |----------------|-------------------------------------------|----------------------------------------------|--------------|------------|------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS <sup>2</sup> | Min | Тур | Max | UNIT | | Vo | Full-Scale output, 0dB | f = 100Hz | | 1.8 | | V <sub>RMS</sub> | | | Absolute output level | f = 1kHz, SSD = 40% | 93 | 118 | 150 | mV <sub>RMS</sub> | | | Channel balance | f = 1kHz, 20%-SSD-70% | -1.5 | | 1.5 | dB | | | Step-Size linearity | f = 1kHz, 20%-SSD-70% | -1.5 | | 1.5 | dB | | | Step-Size linearity | f = 100Hz, SSD = 90% | -2.5 | | 1.0 | dB | | f <sub>R</sub> | Frequency response | f = 2kHz, SBD = 10% | -1.0 | | 1.0 | dB | | f <sub>R</sub> | Frequency response | f = 5kHz, SBD = 20% | -1.0 | | 1.0 | dB | | f <sub>R</sub> | Frequency response | f = 7kHz, SBD = 30% | -1.0 | | 1.0 | dB | | f <sub>R</sub> | Frequency response | f = 8kHz, SBD = 40% | -1.0 | | 1.0 | dB | | f <sub>R</sub> | Frequency response | f = 10kHz, SBD = 50% | -1.0 | | 1.0 | dB | | f <sub>R</sub> | Frequency response<br>(all WRT 100Hz) | f = 12kHz, SBD = 60%<br>f = 14kHz, SBD = 70% | -1.0<br>-1.5 | | 1.0<br>1.5 | dB<br>dB | | S/N | Dynamic range | SSD = 70%, CCIR/ARM | 80 | 85 | | dB | | THD | Harmonic distortion | f = 1kHz, -3dB | | 0.1 | 0.5 | % | | THD | Harmonic distortion<br>Channel separation | f = 1kHz, -10dB<br>f = 1kHz, 0dB | 60 | 0.05<br>75 | 0.2 | %<br>dB | | PSRR | Power supply rejection ratio <sup>1</sup> | f = 1kHz | | 60 | | dB | #### NOTES <sup>1.</sup> PSRR depends on value of capacitor on Pin 16. <sup>2.</sup> The duty cycle of SSD and SBD control data is 10%, unless otherwise noted. ## NE645/646 **Dolby Noise Reduction Circuit** **Product Specification** #### **Linear Products** #### DESCRIPTION The NE645/646 is a monolithic audio noise reduction circuit designed as a direct replacement device for the NE645B/NE646B in Dolby\* B-Type noise reduction systems. The NE645/ 646 is used to reduce the level of background noise introduced during recording and playback of audio signals on magnetic tape, and to improve the noise level in FM broadcast reception. This circuit is available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, California. NOTE: \*T.M. Dolby Laboratories Licensing Corporation. #### **FEATURES** - Accurate record mode frequency response - Excellent frequency response tracking with temperature and V<sub>CC</sub> ± 0.4 dB typical - Excellent back-to-back dynamic response - DC shift less than 20mV typical - Improved stability of all op amps - High reliability packaging #### **APPLICATIONS** - Tape decks - Dolby surround sound system #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE645N | | 16-Pin Plastic DIP | 0 to +70°C | NE646N | #### **BLOCK DIAGRAM** Linear Products Product Specification ## **Dolby Noise Reduction Circuit** NE645/646 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|---------------------------------------------------|-------------------------|-------| | V <sub>CC</sub> | Supply voltage | 24 | V | | T <sub>A</sub><br>T <sub>STG</sub> | Temperature range<br>Operating ambient<br>Storage | 0 to +70<br>-65 to +150 | ပံ့ပံ | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 12V, f = 20Hz to 20kHz. All levels referenced to 580m $V_{RMS}$ (0dB) at Pin 3, $T_A$ = +25°C, unless otherwise specified. | | | | | NE645 | | | NE646 | | | | |--------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min Typ Max | | Max | UNIT | | | V <sub>CC</sub> | Supply Voltage Range | | 8 | | 20 | 8 | | 20 | V | | | Icc | Supply Current | V <sub>CC</sub> = 12V | | 16 | 24 | - | 16 | 24 | mA | | | A <sub>V</sub> | Voltage gain (Pins 5-3) | f = 1kHz (Pins 6 and 2 connected) | 24.5 | 26 | 27.5 | 24.5 | 26 | 27.5 | dB | | | A <sub>V</sub> | Voltage gain (Pins 3 – 7) Voltage gain (Pins 3 – 7) f = 1kHz, 0 dB at Pin 3, noise reduction out | | -0.5 | 0 | +0.5 | -0.5 | 0 | +0.5 | dB | | | Distortion<br>THD, 2nd and 3rd<br>harmonic | | f = 20Hz - 10 kHz, 0dB<br>f = 20Hz - 10 kHz, + 10dB | | 0.05<br>0.15 | 0.1<br>0.3 | | 0.05<br>0.2 | 0.2<br>0.5 | %<br>% | | | | Signal handling <sup>1</sup><br>(V <sub>CC</sub> = 12V) | 1% dist at 1kHz | +12 | + 15 | | +12 | + 15 | | dB | | | S/N | Signal-to-noise ratio <sup>2</sup> | 67<br>77 | 72<br>82 | | 64<br>74 | 72<br>82 | | dB<br>dB | | | | | Record mode Frequency response (at Pin 7) referenced to encode monitor point (Pin 3) | f = 1.4kHz<br>0dB<br>-20dB<br>-30dB | -1<br>-16.6<br>-23.5 | 0<br>-15.6<br>-22.5 | +1<br>-14.6<br>-21.5 | -1.5<br>-17.1<br>-24.0 | 0<br>-15.6<br>-22.5 | +1.5<br>-14.1<br>-21.0 | dB<br>dB<br>dB | | | | | f = 5kHz<br>OdB<br>- 20dB<br>- 30dB<br>- 40dB | -0.7<br>-17.8<br>-22.8<br>-30.2 | +0.3<br>-16.8<br>-21.8<br>-29.7 | +1.3<br>-15.8<br>-20.8<br>-28.7 | -1.2<br>-18.3<br>-23.3<br>-30.2 | +0.3<br>-16.8<br>-21.8<br>-29.7 | +1.8<br>-15.3<br>-20.3<br>-28.2 | dB<br>dB<br>dB<br>dB | | | | | f = 20kHz<br>0dB<br>-20dB<br>-30dB | -0.3<br>-18.3<br>-24.5 | +0.7<br>-17.3<br>-23.5 | + 1.7<br>-16.3<br>-22.5 | -0.8<br>-18.8<br>-25.0 | +0.7<br>-17.3<br>-23.5 | +2.2<br>-15.8<br>-22.0 | dB<br>dB<br>dB | | | | Back-to-back frequency response | Using typical record mode .5 frequency response test points | -1 | 0 | +1 | -1.5 | 0 | +1.5 | dB | | | R <sub>IN</sub> | Input resistance | Pin 5<br>Pin 2 | 35<br>3.1 | 50<br>4.2 | 65<br>5.3 | 35<br>3.1 | 50<br>4.2 | 65<br>5.3 | kΩ<br>kΩ | | | R <sub>OUT</sub> | Output resistance | Pin 6<br>Pin 3<br>Pin 7 | 1.9 | 2.4<br>80<br>80 | 3.1<br>120<br>120 | 1.9 | 2.4<br>80<br>80 | 3.1<br>120<br>120 | kΩ<br>Ω<br>Ω | | | | Back-to-back frequency response shift vs temperature | 0°C to +70°C | | ± 0.4 | | | ± 0.4 | | dB | | | | vs supply voltage | 8 – 20V | | ± 0.4 | | | ± 0.4 | | dB | | #### NOTES <sup>1.</sup> See maximum signal handling versus supply voltage characteristics. <sup>2.</sup> All noise levels are measured CCIR/ARM weighted using a 10k source with respect to Dolby level. See Dolby Laboratories Bulletin 19. #### TYPICAL PERFORMANCE CHARACTERISTICS #### APPLICATION INFORMATION The NE645/646 is a direct replacement for the NE645B/646B. The NE645/646 incorpo- rates improved design techniques to insure excellent performance required in Dolby B and C Type Audio Noise Reduction Systems. Critical component values are unchanged except for C309 on Pin 1 which is now an optional component in specific applications defined by Dolby Laboratories. All circuit parameters are guaranteed at 12V V<sub>CC</sub>. Linear Products Product Specification ## **Dolby Noise Reduction Circuit** NE645/646 DOLBY ENCODER Output for constant level input (single tone frequency response) | | Input Level (dB) | | | | | | | | | | |--------------------|-----------------------|-----|-----|-----|-----|-----|-----|------|------|--| | Frequency<br>(kHz) | 0<br>(Dolby<br>Level) | -5 | -10 | -15 | -20 | -25 | -30 | -35 | -40 | | | 0.1 | 0 | 0.1 | 0 | 0.1 | 0 | 0 | 0 | 0 | 0 | | | 0.14 | 0 | 0.2 | 0.2 | 0.2 | 0.2 | 0.2 | 0.1 | 0.2 | 0.1 | | | 0.2 | 0 | 0.3 | 0.4 | 0.5 | 0.5 | 0.6 | 0.6 | 0.5 | 0.5 | | | 0.3 | 0 | 0.3 | 0.6 | 1.1 | 1.3 | 1.3 | 1.3 | 1.3 | 1.3 | | | 0.4 | | | | | 2.0 | 2.1 | 2.2 | 2.3 | 2.1 | | | 0.5 | 0 | 0.3 | 0.8 | 1.8 | 2.6 | 2.9 | 2.9 | 3.0 | 2.9 | | | 0.6 | | | | | | 3.6 | 3.7 | 3.8 | 3.7 | | | 0.7 | 0 | 0.4 | 0.9 | 2.1 | 3.5 | 4.3 | 4.4 | 4.5 | 4.4 | | | 0.8 | | | | | | 4.8 | 5.0 | 5.3 | 5.1 | | | 0.9 | | | | | | | 5.6 | 5.8 | 5.6 | | | 1.0 | 0 | 0.4 | 1.0 | 2.3 | 4.2 | 5.7 | 6.1 | 6.3 | 6.2 | | | 1.2 | | | | | | | 6.9 | 7.1 | 7.1 | | | 1.4 | 0 | 0.3 | 0.9 | 2.3 | 4.4 | 6.6 | 7.5 | 7.7 | 7.7 | | | 2.0 | 0.1 | 0.4 | 0.9 | 2.2 | 4.3 | 7.0 | 8.5 | 8.9 | 8.9 | | | 3.0 | 0.2 | 0.6 | 0.9 | 1.9 | 3.9 | 6.6 | 8.8 | 9.7 | 9.7 | | | 5.0 | 0.3 | 0.6 | 1.0 | 1.7 | 3.2 | 5.4 | 8.2 | 10.0 | 10.3 | | | 7.0 | 0.3 | 0.6 | 1.0 | 1.7 | 2.8 | 4.7 | 7.3 | 9.7 | 10.4 | | | 10.0 | 0.4 | 0.7 | 1.1 | 1.7 | 2.6 | 4.2 | 6.5 | 9.1 | 10.4 | | | 14.0 | 0.5 | 0.8 | 1.1 | 1.8 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | | 20.0 | 0.7 | 0.7 | 1.2 | 1.9 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | #### NOTE: The figures given in this table are the average response of many of Dolby Laboratories' professional encoders, and are not intended to be taken as required consumer equipment performance characteristics. Thus, no inference should be drawn on the tolerances which licensees must retain in consumer equipment. The figures can, however, be used to plot typical characteristics. ## **Dolby Noise Reduction Circuit** NE645/646 #### **TEST CIRCUIT** ## NE648/649 Low Voltage Dolby Noise Reduction Circuit **Product Specification** #### **Linear Products** #### DESCRIPTION The NE648/649 is an audio noise reduction circuit designed for use in low voltage entertainment systems. The circuit is used to reduce the level of background noise introduced during the recording and playback of audio signals on magnetic tape and improve the noise Dolby is a trademark of Dolby Laboratories Licensing Corpo- level in FM broadcast reception. The circuit is intended for use in automotive and portable cassette DolbyTM B-Type noise reduction systems. This circuit is available only to licensees of Dolby Laboratories Licensing Corp., San Francisco. #### **FEATURE** • Low voltage operation #### **APPLICATION** Tape decks #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE648N | | 16-Pin Plastic DIP | 0 to +70°C | NE649N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | 16 | V | | TA | Operating temperature range | -40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature 10sec max | +300 | °C | #### **BLOCK DIAGRAM** #### PIN CONFIGURATION ### Low Voltage Dolby Noise Reduction Circuit NE648/649 ## DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 9V, f = 20Hz to 20kHz. All levels referenced to 580mV<sub>RMS</sub> (0dB) at Pin 3, $T_A$ = +25°C, unless otherwise specified. | | | | | NE648 | NE648 | | NE649 | | | | |------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|-------------------------------------|----------------------------------|---------------------------------|----------------------------------|---------------------------------|----------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | V <sub>CC</sub> | Supply voltage range <sup>3</sup> | | 6 | 9 | 14 | 6 | 9 | 14 | ٧ | | | | Minimum voltage supply for 8dB headroom f = 1.4kHz 10dB headroom THD < 1% Supply Current Supply Current f = 1kHz | | | | | | | | | | | | | | 6.5<br>7.5 | | | 6.5<br>7.5 | | | V<br>V | | | Icc | Supply Current | | | 11 | 18 | | 11 | 18 | mA | | | Icc | Supply Current <sup>1</sup> | | | | 20 | | | 20 | mA | | | A <sub>V</sub> | Voltage gain (Pins 5-3) | f = 1kHz<br>(Pins 6 and 2 connected) | 24.5 | 26 | 27.5 | 24.5 | 26 | 27.5 | dB | | | A <sub>V</sub> | Voltage gain (Pins 3 - 7) | f = 1kHz, 0dB at Pin 3,<br>noise reduction out | -0.5 | 0 | +0.5 | -0.5 | 0 | +0.5 | dB | | | | Distortion | f = 20kHz to 10kHz, 0dB<br>f = 20Hz to 10kHz, +10dB | | 0.05<br>0.2 | 0.1<br>0.3 | | 0.05<br>0.2 | 0.2<br>0.5 | %<br>% | | | | Signal Handling<br>(See Performance Chara | acteristics) | | | | | | | | | | S/N | Signal-to-noise ratio <sup>2</sup> | Record<br>(Pins 6 and 2 connected)<br>Playback | 67<br>77 | 72<br>82 | | 64<br>74 | 72<br>82 | | dB<br>dB | | | | | (Pins 6 and 2 connected) | ļ <i>''</i> | 02 | | / | 02 | | | | | | | !f = 1.4kHz<br>0dB<br>-20dB<br>-30dB | -1<br>-16.6<br>-23.5 | 0<br>-15.6<br>-22.5 | +1<br>-14.6<br>-21.5 | -1.5<br>-17.1<br>-24.0 | 0<br>-15.6<br>-22.5 | +1.5<br>-14.1<br>-21.0 | dB<br>dB<br>dB | | | | Record mode frequency<br>response (at Pin 7)<br>referenced to encode<br>monitor point (Pin 3) | f = 5kHz<br>0dB<br>-20dB<br>-30dB<br>-40dB | -0.7<br>-17.8<br>-22.8<br>-30.2 | + 0.3<br>- 16.8<br>- 21.8<br>- 29.7 | + 1.3<br>-15.8<br>-20.8<br>-28.7 | -1.2<br>-18.3<br>-23.3<br>-30.2 | + 0.3<br>-16.8<br>-21.8<br>-29.7 | +1.8<br>-15.3<br>-20.3<br>-28.2 | dB<br>dB<br>dB<br>dB | | | | | f = 20kHz<br>0dB<br>-20dB<br>-30dB | -0.3<br>-18.3<br>-24.5 | +0.7<br>-17.3<br>-23.5 | +1.7<br>-16.3<br>-22.5 | -0.8<br>-18.8<br>-25.0 | +0.7<br>-17.3<br>-23.5 | +2.2<br>-15.8<br>-22.0 | dB<br>dB<br>dB | | | | Back-to-back frequency response | Using typical record mode response | | ± 1.0 | | | ± 1.5 | | db | | | R <sub>IN</sub> | Input resistance | Pin 5<br>Pin 2 | 35<br>3.1 | 50<br>4.2 | 65<br>5.3 | 35<br>3.1 | 50<br>4.2 | 65<br>5.3 | kΩ<br>kΩ | | | R <sub>OUT</sub> | Output resistance | Pin 6<br>Pin 3<br>Pin 7 | 1.9 | 2.4<br>80<br>80 | 3.1<br>120<br>120 | 1.9 | 2.4<br>80<br>80 | 3.1<br>120<br>120 | kΩ<br>Ω<br>Ω | | | | Record mode frequency response shift | | | | | | | | | | | | vs temperature | 0 to 70°C<br>-40 to 85°C | | ± 0.3<br>± 0.5 | | | | | dB<br>dB | | | | vs v <sub>CC</sub> | 6 to 14V | | 0.2 | | | | | dB/V | | #### NOTES: <sup>1.</sup> With electronic switching. <sup>2.</sup> All noise levels are measured CCIR/ARM weighted using a 10k source with respect to Dolby level. See Dolby Laboratories Bulletin 19. <sup>3.</sup> The circuit will function as low as $V_{CC}$ = 4.5V (i.e., output signal present). See graphs of $I_{CC}$ and signal handling vs $V_{CC}$ . ## Low Voltage Dolby Noise Reduction Circuit NE648/649 #### TYPICAL PERFORMANCE CHARACTERISTICS Linear Products Product Specification ## Low Voltage Dolby Noise Reduction Circuit NE648/649 #### **DOLBY ENCODER** Output for constant level input (single tone frequency response) | | INPUT LEVEL (dB) | | | | | | | | | | |--------------------|-----------------------|-----|-----|-----|-----|-----|-----|------|------|--| | FREQUENCY<br>(kHz) | 0<br>(DOLBY<br>LEVEL) | -5 | -10 | -15 | -20 | -25 | -30 | -35 | -40 | | | 0.1 | 0 | 0.1 | 0 | 0.1 | 0 | 0 | 0 | 0 | 0 | | | 0.14 | 0 | 0.2 | 0.2 | 0.2 | 0.2 | 0.2 | 0.1 | 0.2 | 0.1 | | | 0.2 | 0 | 0.3 | 0.4 | 0.5 | 0.5 | 0.6 | 0.6 | 0.5 | 0.5 | | | 0.3 | 0 | 0.3 | 0.6 | 1.1 | 1.3 | 1.3 | 1.3 | 1.3 | 1.3 | | | 0.4 | | | | | 2.0 | 2:1 | 2.2 | 2.3 | 2.1 | | | 0.5 | 0 | 0.3 | 0.8 | 1.8 | 2.6 | 2.9 | 2.9 | 3.0 | 2.9 | | | 0.6 | | | | | | 3.6 | 3.7 | 3.8 | 3.7 | | | 0.7 | 0 | 0.4 | 0.9 | 2.1 | 3.5 | 4.3 | 4.4 | 4.5 | 4.4 | | | 0.8 | | | | | | 4.8 | 5.0 | 5.3 | 5.1 | | | 0.9 | | | | | | | 5.6 | 5.8 | 5.6 | | | 1.0 | 0 | 0.4 | 1.0 | 2.3 | 4.2 | 5.7 | 6.1 | 6.3 | 6.2 | | | 1.2 | | | | | | | 6.9 | 7.1 | 7.1 | | | 1.4 | 0 | 0.3 | 0.9 | 2.3 | 4.4 | 6.6 | 7.5 | 7.7 | 7.7 | | | 2.0 | 0.1 | 0.4 | 0.9 | 2.2 | 4.3 | 7.0 | 8.5 | 8.9 | 8.9 | | | 3.0 | 0.2 | 0.6 | 0.9 | 1.9 | 3.9 | 6.6 | 8.8 | 9.7 | 9.7 | | | 5.0 | 0.3 | 0.6 | 1.0 | 1.7 | 3.2 | 5.4 | 8.2 | 10.0 | 10.3 | | | 7.0 | 0.3 | 0.6 | 1.0 | 1.7 | 2.8 | 4.7 | 7.3 | 9.7 | 10.4 | | | 10.0 | 0.4 | 0.7 | 1.1 | 1.7 | 2.6 | 4.2 | 6.5 | 9.1 | 10.4 | | | 14.0 | 0.5 | 0.8 | 1.1 | 1.8 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | | 20.0 | 0.7 | 0.7 | 1.2 | 1.9 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | #### NOTE: The figures given in this table are the average response of many of Dolby Laboratories' professional encoders, and are not intended to be taken as required consumer equipment performance characteristics. Thus, no inference should be drawn on the tolerance which licensees must retain in consumer equipment. The figures can, however, be used to plot typical characteristics. ## Low Voltage Dolby Noise Reduction Circuit NE648/649 #### **TEST CIRCUIT** **Product Specification** #### **Linear Products** #### DESCRIPTION The NE650 is a monolithic audio noise reduction circuit designed for use in Dolby<sup>TM</sup>B-Type noise reduction systems. The NE650 is used to reduce the level of background noise introduced during recording and playback of audio signals on magnetic tape. The NE650 features excellent dynamic characteristics over a wide range of operating conditions and is pin-compatible with NE645/646. This circuit is available only to licensees of Dolby Laboratories Licensing Corp., San Francisco. Dolby is a trademark of Dolby Laboratories Licensing Corporation. #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE650N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|---------------------------------------------------|-------------------------|------| | V <sub>CC</sub> | Supply voltage | 24 | V | | T <sub>A</sub><br>T <sub>STG</sub> | Temperature range<br>Operating ambient<br>Storage | 0 to +70<br>-65 to +150 | ဗင | | T <sub>SOLD</sub> | Lead soldering temperature (10 sec. max) | +300 | °C | #### **BLOCK DIAGRAM** **NE650** DC ELECTRICAL CHARACTERISTICS $V_{CC} = 12V$ , f = 20Hz to 20kHz. All levels referenced to $580 \text{mV}_{RMS}(0 \text{db})$ at Pin 3, $T_A = +25 ^{\circ} \text{C}$ , unless otherwise noted. | SYMBOL | PAPAMETER TECT COMPITIONS | | | | | | | |------------------|--------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Min Typ Max | | UNIT | | | V <sub>CC</sub> | Supply voltage range | | 8 | | 20 | V | | | Icc | Supply current | Electronic switching on | | 16 | 24 | mA | | | A <sub>V</sub> | Voltage gain (Pins 5-3) | f = 1kHz (Pins 6 and 2 connected) | 25.5 | 26 | 26.5 | dB | | | A <sub>V</sub> | Voltage gain (Pins 3 - 7) | f = kHz, 0dB at Pin 3, noise reduction out | -0.5 | 0 | +0.5 | dB | | | A <sub>V</sub> | Voltage gain (Pins 2-3) | f = 1kHz | 1 | 13 | | dB | | | | Distortion THD: 2nd and 3rd harmonic | f=20Hz to 10kHz, 0dB<br>f=20Hz to 10kHz, +10dB | | 0.05<br>0.15 | 0.1<br>0.3 | %<br>% | | | | Signal handling | 1% distortion at 1kHz | +12 | +15 | | dB | | | S/N | Signal-to-noise ratio* | Record mode<br>Playback mode | 68<br>78 | 72<br>82 | | dB<br>dB | | | | Back-to-back frequency response | Using typical record mode response | | ± 0.5 | | dB | | | | | f = 1.4kHz<br>0dB<br>-20dB<br>-30dB | -0.5<br>-16.1<br>-23.5 | 0<br>-15.6<br>-22.5 | +0.5<br>-15.1<br>-21.5 | dB<br>dB<br>dB | | | | Record mode frequency response<br>(at Pin 7) referenced to encode<br>monitor point (Pin 3) | f = 5kHz<br>0dB<br>-20dB<br>-30dB<br>-40dB | -0.7<br>-17.3<br>-22.3<br>-30.2 | +0.3<br>-16.8<br>-21.8<br>-29.7 | +1.3<br>-16.3<br>-21.3<br>-29.2 | dB<br>dB<br>dB<br>dB | | | | | f = 20kHz<br>0dB<br>-20dB<br>-30dB | -0.3<br>-18.3<br>-24.5 | +0.7<br>-17.3<br>-23.5 | +1.7<br>-16.3<br>-22.5 | dB<br>dB<br>dB | | | R <sub>IN</sub> | Input resistance | Pin 5<br>Pin 2 | 35<br>3.1 | 50<br>4.2 | 65<br>5.3 | kΩ<br>kΩ | | | R <sub>OUT</sub> | Output resistance | Pin 6<br>Pin 3<br>Pin 7 | 1.9 | 2.4<br>80<br>80 | 3.1<br>120<br>120 | kΩ<br>Ω<br>Ω | | | | Back-to-back frequency response shift | | | | | | | | | vs T <sub>A</sub><br>vs V <sub>CC</sub> | 0°C to -70°C<br>8 to 20V | | ± 0.4<br>± 0.4 | | dB<br>dB | | NOTE <sup>\*</sup>All noise levels are measured CCIR/ARM weighted using a 10k source with respect to Dolby level. See Dolby Laboratories Bulletin 19. **NE650** #### PERFORMANCE CHARACTERISTICS **NE650** #### **DOLBY ENCODER** Output for constant level input (single tone frequency response) | | Input Level (dB) | | | | | | | | | | |--------------------|-----------------------|-----|-----|-----|-----|-----|-----|------|------|--| | Frequency<br>(kHz) | 0<br>(Dolby<br>Level) | -5 | -10 | -15 | -20 | -25 | -30 | -35 | -40 | | | 0.1 | 0 | 0.1 | 0 | 0.1 | 0 | 0 | 0 | 0 | 0 | | | 0.14 | 0 | 0.2 | 0.2 | 0.2 | 0.2 | 0.2 | 0.1 | 0.2 | 0.1 | | | 0.2 | 0 | 0.3 | 0.4 | 0.5 | 0.5 | 0.6 | 0.6 | 0.5 | 0.5 | | | 0.3 | 0 | 0.3 | 0.6 | 1.1 | 1.3 | 1.3 | 1.3 | 1.3 | 1.3 | | | 0.4 | | | | | 2.0 | 2.1 | 2.2 | 2.3 | 2.1 | | | 0.5 | 0 | 0.3 | 0.8 | 1.8 | 2.6 | 2.9 | 2.9 | 3.0 | 2.9 | | | 0.6 | | | | | | 3.6 | 3.7 | 3.8 | 3.7 | | | 0.7 | 0 | 0.4 | 0.9 | 2.1 | 3.5 | 4.3 | 4.4 | 4.5 | 4.4 | | | 0.8 | | | | | | 4.8 | 5.0 | 5.3 | 5.1 | | | 0.9 | | | | | | | 5.6 | 5.8 | 5.6 | | | 1.0 | 0 | 0.4 | 1.0 | 2.3 | 4.2 | 5.7 | 6.1 | 6.3 | 6.2 | | | 1.2 | | | | | | | 6.9 | 7.1 | 7.1 | | | 1.4 | 0 | 0.3 | 0.9 | 2.3 | 4.4 | 6.6 | 7.5 | 7.7 | 7.7 | | | 2.0 | 0.1 | 0.4 | 0.9 | 2.2 | 4.3 | 7.0 | 8.5 | 8.9 | 8.9 | | | 3.0 | 0.2 | 0.6 | 0.9 | 1.9 | 3.9 | 6.6 | 8.8 | 9.7 | 9.7 | | | 5.0 | 0.3 | 0.6 | 1.0 | 1.7 | 3.2 | 5.4 | 8.2 | 10.0 | 10.3 | | | 7.0 | 0.3 | 0.6 | 1.0 | 1.7 | 2.8 | 4.7 | 7.3 | 9.7 | 10.4 | | | 10.0 | 0.4 | 0.7 | 1.1 | 1.7 | 2.6 | 4.2 | 6.5 | 9.1 | 10.4 | | | 14.0 | 0.5 | 0.8 | 1.1 | 1.8 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | | 20.0 | 0.7 | 0.7 | 1.2 | 1.9 | 2.7 | 4.4 | 6.5 | 8.7 | 10.3 | | #### NOTE: The figures given in this table are the average response of many of Dolby Laboratories' professional encoders, and are not intended to be taken as required consumer equipment performance characteristics. Thus, no inference should be drawn on the tolerance which licensees must retain in consumer equipment. The figures can, however, be used to plot typical characteristics. **NE650** #### **TEST CIRCUIT** ## Section 5 Data Communications ## **INDEX** ## **SECTION 5 – DATA COMMUNICATIONS** | | 5-1 | |---------------------------------------------------------------|-------------------------------------------| | | | | Gor Line Drivers | 5-3<br>5-5<br>5-9<br>5-13<br>5-17<br>5-25 | | | | | Power Line Modem Power Line Modem Application Board Cookbook | 5-31<br>5-35<br>5-49<br>5-53<br>5-57 | | | for Line Drivers | ## Symbols and Definitions for Line Drivers #### **Linear Products** ## Differential Output Voltage ( $V_O$ or $\overline{V}_O$ , $V_T$ or $\overline{V}_T$ ) For a differential line driver (i.e., an RS-422 driver) this is the differential output voltage for an input voltage which is a logic HIGH ( $V_O$ ) or LOW ( $\overline{V}_O$ ). $V_O$ is usually measured with no applied output load while $V_T$ is the differential output voltage with a specified output load. #### Enable For line drivers and receivers having an ENABLE (or ENABLE) input, the application of a specified logic voltage to this input will force the outputs into a high resistance (High-Z) state. In this state, the circuit has a minimal loading effect on the transmission or bus line being driven by the output. #### Failsafe (FS) For line receivers having a FAILSAFE (FS) input, the application of specified voltages to this input will force the outputs to correspondingly specified logic states, V<sub>OFS</sub> (defined below), when fault conditions occur on the transmission line. #### Failsafe Output Voltage (V<sub>OFS</sub>) For line receivers: the voltage to which the outputs are forced when specified fault conditions occur on the transmission line and when a specified voltage is applied to the FAIL-SAFE (FS) input. #### Hysteresis (V<sub>H</sub>) For line receivers: the difference between the high and low threshold voltages, $V_{TH}$ and $V_{TL}$ (defined below). #### Input Current (IIN) For a line receiver: the current flowing into the transmission line input at a specified input voltage. #### Input Clamp Voltage (V<sub>CL</sub>) For a line driver: the input voltage applied to an input below which the driver clamps this voltage. V<sub>CL</sub> is specified for a particular current flowing from the driver into the voltage source. #### Input High Current (IIH) The current flowing into or out of a logic input when a specified logic HIGH voltage is applied to that input. ## Input High Threshold Voltage (V<sub>TH</sub>) For a line receiver: the differential input voltage at the transmission line input above which the output is in a defined logic state. #### Input High Voltage (VIH) The range of input voltages recognized by a logic input as a logic HIGH. #### Input Low Current (III) The current flowing into or out of a logic input when a specified logic LOW voltage is applied to that input. ## Input Low Threshold Voltage $(V_{\mathsf{TL}})$ For a line receiver: the differential input voltage below which the output is in a defined logic state. #### Input Low Voltage (VII) The range of input voltages recognized by a logic input as a logic LOW. #### Input Resistance (RIN) For a line receiver: the DC resistance of the transmission line input over a specified input voltage range. #### Mode For line drivers having a MODE input the application of specified voltages to this input will force the driver outputs to comply with correspondingly specified EIA transmission standards, e.g., RS-232 or RS-423. ## Open-Circuit Input Voltage #### (V<sub>IOC</sub>) For a line receiver: the voltage to which the transmission line input of the circuit reverts when no external connection is made at this input. #### Output Current High-Z (IO) The current flowing into or out of an output when that output is in a High-Z state (see ENABLE definition). Io is specified at a particular applied output voltage. #### Output High Voltage (VOH) The HIGH voltage at an output (for a driver or receiver) for specified load conditions, i.e., $R_L$ or $I_{OUT}$ , and input voltages. #### Output Low Voltage (VOL) The LOW voltage at an output (for a driver or receiver) for specified load conditions, i.e., $R_L$ or $I_{OUT}$ , and input voltages. #### Output Leakage Current (ICEX) The current flowing into or out of an output when no power is applied to the circuit. I<sub>CEX</sub> is specified at a particular applied output voltage and input conditions. #### Output Resistance (ROUT) For a line driver: the output resistance over a specified output voltage range. ## Output Short-Circuit Current (I<sub>OS</sub>) The current flowing into or out of an output when the output is connected to the generator circuit ground for a line receiver or digital ground for a line driver. ## Output Unbalance Voltage $(|V_{OH}| - |V_{OL}|, |V_{T}| - |\overline{V_{T}}|)$ For a line driver: the difference between the absolute values of $V_{OH}$ and $V_{OL}$ or $V_{T}$ and $\overline{V}_{T}$ . ## Output Offset Voltage ( $V_{OS}$ or $\overline{V}_{OS}$ ) For a differential line driver, i.e. RS-422, the difference between the actual voltage at the center of the output load and the generator circuit ground. V $_{OS}$ is measured with V $_{T}$ at the output and $\overline{V}_{OS}$ with $\overline{V}_{T}$ at the output. #### Propagation Delay (tpxx) The time delay between specified reference points on the input and output waveforms of a line driver or receiver. The symbol X can be H, L or Z specifying HIGH, LOW or High-Z, respectively; i.e., t<sub>PLZ</sub> is the propagation delay for the output of a line driver to change from an output LOW to a High-Z state after the application of a signal to the ENABLE input. ### Rise and Fall Times (t<sub>R</sub> and t<sub>F</sub>) For a line driver: the time delays between the 10% and 90% points on the rising and falling output waveforms following a change in the logic voltage at the input. ## MC1488 Quad Line Driver **Product Specification** #### **Linear Products** #### DESCRIPTION The MC1488 is a quad line driver which converts standard DTL/TTL input logic levels through one stage of inversion to output levels which meet EIA Standard No. RS-232C and CCITT Recommendation V.24. #### **FEATURES** - Current limited output: ± 10mA Typ - Power-off source impedance: $300\Omega$ min - Simple slew rate control with external capacitor - Flexible operating supply range - Inputs are DTL/TTL compatible #### **APPLICATIONS** - Computer port driver - Digital transmission over long lines - Slew rate control - TTL/DTL to MOS translation #### **PIN CONFIGURATION** #### CIRCUIT SCHEMATIC Linear Products Product Specification ## **Quad Line Driver** MC1488 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic SO | 0 to +75°C | MC1488D | | 14-Pin Plastic DIP | 0 to +75°C | MC1488N | | 14-Pin Ceramic DIP | 0 to +75°C | MC1488F | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|----------------| | V <sub>CC</sub> | Supply voltage V+ | + 15 | V | | | V- | -15 | ٧ | | V <sub>IN</sub> | Input voltage | -15 ≤ V <sub>IN</sub> ≤ 7.0 | ٧ | | V <sub>OUT</sub> | Output voltage | ± 15 | ٧ | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | TA | Operating ambient temperature range | 0 to +75 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: <sup>1.</sup> Derate above 25°C, at the following rates: F package at 9.5mW/°C. N package at 11.4mW/°C. D package at 8.3mW/°C. Linear Products Product Specification ## Quad Line Driver MC1488 DC AND AC ELECTRICAL CHARACTERISTICS $V+=+9.0V\pm1\%$ , $V-=-9.0V\pm1\%$ , $T_A=0^{\circ}C$ to $+75^{\circ}C$ , unless otherwise specified. All typicals are for V+=9.0V, V-=-9.0V, and $T_A=25^{\circ}C^1$ . | OVMOOL | 2.24 | | | | | | | |------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|------|-------------------------|-------------------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Min | Тур | Max | UNIT | | V <sub>IH</sub><br>V <sub>IL</sub> | Logic "0" input current<br>Logic "1" input current | | $V_{IN} = 0V$ $V_{IN} = +5.0V$ | | -1.0<br>0.005 | -1.6<br>10.0 | mA<br>μA | | V <sub>OH</sub> | High level output voltage | $R_L = 3.0 k\Omega$ | V+ = 9.0V<br>V- = -9.0V | 6.0 | 7.0 | | V | | *OH | riigh level output voltage | $V_{IN} = 0.8V$ | V+ = 13.2V<br>V- = -13.2V | 9.0 | 10.5 | | ٧ | | V <sub>OL</sub> | Low lovel output voltage | $R_L = 3.0 k\Omega$ | V+ = 9.0V<br>V- = -9.0V | -6.0 | -6.8 | | ٧ | | <b>V</b> OL | Low level output voltage | V <sub>IN</sub> = 1.9V | V+ = 13.2V<br>V- = -13.2V | -9.0 | -10.5 | | ٧ | | I <sub>SC+</sub> | High level output short-circuit current | | $V_{OUT} = 0V$ $V_{IN} = 0.8V$ | -6.0 | -10.0 | -12.0 | mA | | I <sub>SC</sub> - | Low level output short-circuit current | | V <sub>OUT</sub> = 0V<br>V <sub>IN</sub> = 1.9V | 5.0 | 10.0 | 12.0 | mA | | R <sub>OUT</sub> | Output resistance | $V+=V-=0V$ $V_{OUT}=\pm 2V$ | | 300 | | | Ω | | | Positive supply current | V <sub>IN</sub> = 1.9V | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V | | 15.0<br>19.0<br>25.0 | 20.0<br>25.0<br>34.0 | mA<br>mA<br>mA | | I+ | (output open) | V <sub>IN</sub> = 0.8V | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V | | 4.5<br>5.5<br>8.0 | 6.0<br>7.0<br>12.0 | mA<br>mA<br>mA | | | Negative supply current | V <sub>IN</sub> = 1.9V | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V | | -13.0<br>-18.0<br>-25.0 | -17.0<br>-23.0<br>-34.0 | mA<br>mA<br>mA | | <b>!-</b> | (output open) | | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V | | -1<br>-1<br>-0.01 | -15<br>-15<br>-2.5 | μΑ<br>μΑ<br>mA | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>2</sup> F package N package D package | | | | | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | t <sub>PD1</sub> | Propagation delay to "1" | R <sub>L</sub> = 3.0kS | 2, C <sub>L</sub> = 15pF, T <sub>A</sub> = 25°C | | 275 | 560 | ns | | t <sub>PDD</sub> | Propagation delay to ''0'' | $R_L = 3.0kS$ | $C_{L} = 15 pF, T_{A} = 25 °C$ | | 70 | 175 | ns | | t <sub>R</sub> | Rise time | $R_L = 3.0k\Omega$ , $C_L = 15pF$ , $T_A = 25^{\circ}C$ | | | 75 | 100 | ns | | t <sub>F</sub> | Fall time | R <sub>L</sub> = 3.0kS | 2, C <sub>L</sub> = 15pF, T <sub>A</sub> = 25°C | | 40 | 75 | ns | #### NOTES: <sup>1.</sup> Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin. <sup>2.</sup> Derate above 25°C, at the following rates: F package at 9.5mW/°C. N package at 11.4mW/°C. D package at 8.3mW/°C. #### **Quad Line Driver** MC1488 #### TYPICAL PERFORMANCE CHARACTERISTICS #### **AC LOAD CIRCUIT** #### SWITCHING WAVEFORMS #### **APPLICATIONS** By connecting a capacitor to each driver output the slew rate can be controlled utilizing the output current-limiting characteristics of the MC1488. For a set slew rate the appropriate capacitor value may be calculated using the following relationship $$C = I_{SC}(\Delta T/\Delta V)$$ where C is the required capacitor, I<sub>SC</sub> is the short-circuit current value, and $\Delta V/\Delta T$ is the slew rate. RS-232C specifies that the output slew rate must not exceed $30V/\mu s$ . Using the worst-case output short-circuit current of 12mA in the above equation, calculations result in a required capacitor of 400pF connected to each output. #### TYPICAL APPLICATIONS ## MC1489/MC1489A Quad Line Receivers **Product Specification** #### **Linear Products** #### DESCRIPTION The MC1489/MC1489A are quad line receivers designed to interface data terminal equipment with data communications equipment. They are constructed on a single monolithic silicon chip. These devices satisfy the specifications of EIA standard No. RS-232C. #### **FEATURES** - Four totally separate receivers per package - Programmable threshold - Built-in input threshold hysteresis - "Fail safe" operating mode - Inputs withstand ±30V #### **APPLICATIONS** - Computer port inputs - Modems - Eliminating noise in digital circuitry - MOS-to-TTL/DTL translation #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | MC1489N | | 14-Pin Plastic DIP | 0 to +70°C | MC1489AN | | 14-Pin Cerdip | 0 to +70°C | MC1489F | | 14-Pin Cerdip | 0 to +70°C | MC1489AF | | 14-Pin Plastic SO | 0 to +70°C | MC1489D | | 14-Pin Plastic SO | 0 to +70°C | MC1489AD | #### **EQUIVALENT SCHEMATIC** Linear Products Product Specification #### **Quad Line Receivers** ## MC1489/MC1489A #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------| | V <sub>CC</sub> | Power supply voltage | 10 | ٧ | | V <sub>IN</sub> | Input voltage range | ± 30 | ٧ | | Гоит | Output load current | 20 | mA | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package<br>N package<br>D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating temperature range | 0 to +75 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### **VOLTAGE WAVEFORMS** #### NOTE: - 1. Derate above 25°C, at the following rates: - F package at 9.5mW/°C - N package at 11.4mW/°C - D package at 8.3mW/°C #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V \pm 1\%$ , $0^{\circ}C \le T_{A} \le +75^{\circ}C$ , unless otherwise specified.<sup>1, 2</sup> | SYMBOL | | | MC1489 | | | MC1489A | | | | |-----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------|--------------------------------|--------------------------------|--------------------|-------------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>IH</sub> | Input high threshold voltage | $T_A = 25$ °C, $V_{OUT} \le 0.45$ V, $I_{OUT} = 10$ mA | 1.0 | | 1.5 | 1.75 | | 2.25 | ٧ | | V <sub>IL</sub> | Input low threshold voltage | $T_A = 25^{\circ}C, \ V_{OUT} \ge 2.5V,$<br>$I_{OUT} = -0.5mA$ | 0.75 | | 1.25 | 0.75 | , | 1.25 | ٧ | | I <sub>IN</sub> | Input current | $V_{IN} = +25V$ $V_{IN} = -25V$ $V_{IN} = +3V$ $V_{IN} = -3V$ | +3.6<br>-3.6<br>+0.43<br>-0.43 | +5.6<br>-5.6<br>+0.53<br>-0.53 | +8.3<br>-8.3 | +3.6<br>-3.6<br>+0.43<br>-0.43 | +5.6<br>-5.6<br>+0.53<br>-0.53 | +8.3 | mA | | V <sub>OH</sub> | Output high voltage Output low voltage | V <sub>IN</sub> = 0.75V, I <sub>OUT</sub> = -0.5mA<br>Input = Open, I <sub>OUT</sub> = -0.5mA<br>V <sub>IN</sub> = 3.0V, I <sub>OUT</sub> = 10mA | 2.6<br>2.6 | 3.8<br>3.8<br>0.33 | 5.0<br>5.0<br>0.45 | 2.6<br>2.6 | 3.8<br>3.8<br>0.33 | 5.0<br>5.0<br>0.45 | V<br>V<br>V | | Icc | Output short-circuit current | V <sub>IN</sub> = 0.75V | | 3.0 | 0.40 | | 3.0 | 5.75 | mA | | | Supply current | V <sub>IN</sub> = 5.0V | | 20 | 26 | | 20 | 26 | mA | | P <sub>D</sub> | Power dissipation | V <sub>IN</sub> = 5.0V | | 100 | 130 | | 100 | 130 | mW | #### NOTES: - 1. Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin. - 2. These specifications apply for response control pin = open. #### AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V \pm 1\%$ , $T_A = 25^{\circ}C$ , unless otherwise specified.<sup>1, 2</sup> | SYMBOL | DADAMETED | TEGT CONDITIONS | MC1489 | | | MC1489A | | | | |------------------|-----------------------------------------------|--------------------------------------|--------|-----|-----|---------|-----|-----|------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | t <sub>PD1</sub> | Input to output ''high''<br>Propagation delay | $R_L = 3.9k\Omega$ (AC test circuit) | | 25 | 85 | | 25 | 85 | ns | | t <sub>PD0</sub> | Input to output ''low''<br>Propagation delay | $R_L = 390\Omega$ (AC test circuit) | | 20 | 50 | | 20 | 50 | ns | | t <sub>R</sub> | Output rise time | $R_L = 3.9k\Omega$ (AC test circuit) | | 110 | 175 | | 110 | 175 | ns | | tբ | Output fall time | $R_L = 390\Omega$ (AC test circuit) | | 9 | 20 | | 9 | 20 | ns | #### NOTES: - 1. Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin. - 2. These specifications apply for response control pin = open. ### **Quad Line Receivers** ## MC1489/MC1489A #### AC TEST CIRCUIT #### TYPICAL APPLICATIONS | * | | | | | |---|----|-----|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ė, | 4.4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # AN113 Using the MC1488/1489 Line Drivers and Receivers Application Note #### **Linear Products** #### LINE DRIVERS AND RECEIVERS Many types of line drivers and receivers are available today. Each device has been designed to meet specific criteria. For instance, the device may be extremely wide-band or be intended for use in party line systems. Some include built-in hysteresis in the receiver while others do not. #### The EIA Standard The Electronic Industries Association (EIA) has produced a number of specifications dealing with the transmission of data between data terminal and communications equipment. One of these is EIA Standard RS-232C, which delineates much information about signal levels and hardware configurations in data systems. #### MC1488/1489 As line driver and receiver, the MC1488 and MC1489 meet or exceed the RS-232C specification. Standard RS-232C defines, the voltage level as being from 5 to 15V with positive voltage representing a logic 0. The MC1488 meets these requirements when loaded with resistors from 3k to $7k\Omega$ . Output slew rates are limited by RS-232C to $30V/\mu s$ . To accomplish this specification, the MC1488 is loaded at its output by capacitance as shown by the typical hook-up diagram of Figure 1. A graph of slew rate vs output capacitance is given in Figure 2. For the standard $30V/\mu s$ , a capacitance of 400pF is selected. The short-circuit current charges the capacitance with the relationship $$C = \frac{I_{SC}\Delta T}{\Delta V}$$ Where C is the required capacitor, $I_{SC}$ is the short-circuit current value, and $\Delta V/\Delta T$ is the slew rate Using the worst-case output short-circuit current of 12mA in the above equation, calculations result in a required capacitor of 400pF connected to each output to limit the output slew rate to $30V/\mu s$ in accordance with the EIA standard. The EIA standard also states that output shorts to any other conductor of the cable must not damage the driver. Thus, the MC1488 is designed such that the output will withstand shorts to other conductors indefinitely even if these conductors are at worstcase voltage levels. In addition to output protection, the MC1488 includes a $300\Omega$ . resistor to ensure that the output impedance of the driver will be at least $300\Omega$ , even if the power supply is turned off. In cases where power supply malfunction produces a low impedance to ground, the $300\Omega$ resistors are shorted to ground also. Output shorts then can cause excessive power dissipation. To prevent this, series diodes should be included in both supply lines as pictured in Figure 3. The companion receiver, MC1489, is also designed to meet RS-232C specifications for receivers. It must detect a voltage from $\pm$ 3 to $\pm$ 25V as logic signals but cannot generate an input differential voltage of greater than 2V should its inputs become open circuited. Noise and spurious signals are rejected by incorporating positive feedback internally to produce hysteresis. Featured also in the receiver is an external response node so that the threshold may be externally varied to fit the application. Figure 4 shows the shift in high and low trip points as a function of the programming resistance. #### **APPLICATIONS** The design of the MC1488 and MC1489 makes them very versatile with many possible applications. The MC1488 output current limiting enables the user to define the output voltage levels independent of supply voltages. Figure 5 shows the MC1488 as a TTL-to-MOS Translator, while Figures 6 and 7 illustrate TTL-to-HTL and TTL-to-MOS Translators. The MC1489 response control node allows the user to modify the input threshold voltage levels. This is accomplished by adding a resistor between the response control pin and an external power supply. Figure 4 shows the shift thus provided. This feature and the fact that the inputs are designed to withstand ± 30V permit the use of the MC1489 for level translation as shown in the MOS-to-TTL Translator of Figure 8. This feature is also useful for level shifting, as illustrated in Figure 9. The response control node can also be used to filter out high frequency, high energy noise pulses. Figures 10 and 11 give typical noise pulse rejection curves for various sized external capacitors. ## Using the MC1488/1489 Line Drivers and Receivers **AN113** ## Using the MC1488/1489 Line Drivers and Receivers **AN113** # NE5170 Octal Line Driver **Preliminary Specification** #### **Linear Products** #### DESCRIPTION The NE5170 is an octal line driver which is designed for digital communications with data rates up to 100kb/s. This device meets all the requirements of EIA standards RS-232C/RS-423A and CCITT recommendations V.10/X.26. Three programmable features, (1) output slew rate (2) output voltage level, and (3) three-state control (high impedance) are provided so that output characteristics may be modified to meet the requirements of specific applications. #### **FEATURES** - Meets EIA RS-232C/423A and CCITT V.10/X.26 - Simple slew rate programming with a single external resistor - 0.1 to 10V/µs slew rate range - High/low programmable voltage output modes - TTL compatible inputs #### **APPLICATIONS** - High-speed modems - High-speed parallel communications - Computer I/O ports - Logic level translation #### **FUNCTION TABLE** | | | | OUTPUT VOLTAGE | (V) | | |--------------|---|----------------------|------------------------------|-------------------------------|--| | ENABLE LOGIC | | DO 40041 | RS-232C | | | | | | RS-423A <sup>1</sup> | Low Output Mode <sup>1</sup> | High Output Mode <sup>2</sup> | | | L | L | 5 to 6V | 5 to 6V | ≥9V | | | L | Н | -5 to -6V | -5 to -6V | ≤-9V | | | Н | х | High-Z | High-Z | High-Z | | #### NOTES: - 1. $V_{CC}$ = +10V and $V_{EE}$ = -10V; $R_L$ = 3k $\Omega$ - 2. $V_{CC} = +12V$ and $V_{EE} = -12V$ ; $R_L = 3k\Omega$ #### **ORDERING CODE** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 28-Pin Plastic DIP | 0 to +70°C | NE5170N | | 28-Pin PLCC | 0 to +70°C | NE5170A | | 24-Pin SO package | 0 to +70°C | NE5170D | #### **PIN CONFIGURATIONS** Linear Products Preliminary Specification Octal Line Driver NE5170 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------|------------|------| | V <sub>CC</sub> | Supply voltage and + MODE | 15 | V | | V <sub>EE</sub> | Supply voltage and - MODE | -15 | V | | l <sub>OUT</sub> | Output current <sup>1</sup> | ± 150 | mA | | V <sub>IN</sub> | Input voltage (Enable, Data) | -1.5 to +7 | V | | V <sub>OUT</sub> | Output voltage <sup>2</sup> | ± 15 | V | | | Minimum slew resistor <sup>3</sup> | 1 | kΩ | | P <sub>D</sub> | Power dissipation | 1200 | mW | **DC ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 10V $\pm$ 10%; $V_{EE}$ = -10V $\pm$ 10%; $\pm$ MODES = 0V; $R_{SL}$ = 2k $\Omega$ , 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified. | SYMBOL | DADAMETED | | LIMITS | | | |------------------|-------------------------------------------|------------------------------------------------------|---------------------|--------------------|------| | STHIBOL | PARAMETER | TEST CONDITIONS | Min | Max | UNIT | | | | $V_{IN} = 0.8V$ $R_L = 3k\Omega^4$ | 5 | 6 | | | V <sub>OH</sub> | Output high voltage | $R_L = 450\Omega^4$ | 4.5 | 6 | V | | | | $R_L = 3k\Omega^5$ , $C_L = 2500pF$ | V <sub>CC</sub> - 3 | | | | | _ | $V_{IN} = 2.0V$ $R_L = 3k\Omega^4$ | -6 | -5 | | | V <sub>OL</sub> | Output low voltage | $R_L = 450\Omega^4$ | -6 | -4.5 | V | | | | $R_L = 3k\Omega^5$ , $C_L = 2500pF$ | | V <sub>EE</sub> +3 | | | V <sub>OU</sub> | Output unbalance voltage | $V_{CC} = V_{EE} , R_L = 450\Omega^4$ | | 0.4 | ٧ | | I <sub>CEX</sub> | Output leakage current | $ V_O = 6V$ , ENABLE = 2V or $V_{CC} = V_{EE} = 0V$ | -100 | 100 | μΑ | | V <sub>IH</sub> | Input high voltage | | 2.0 | | ٧ | | VIL | Input low voltage | | | 0.8 | ٧ | | կլ | Logic "0" input current | V <sub>IN</sub> = 0.4V | -400 | 0 | μΑ | | l <sub>IH</sub> | Logic "1" input current | V <sub>IN</sub> = 2.4V | 0 | 40 | μΑ | | los | Output short circuit current <sup>1</sup> | V <sub>O</sub> = 0V | -150 | 150 | mA | | V <sub>CL</sub> | Input clamp voltage | I <sub>IN</sub> = -15mA | -1.5 | | ٧ | | Icc | Supply current | NO LOAD | | 35 | mA | | I <sub>EE</sub> | Зирріу сипені | NO LOAD | -45 | | mA | #### NOTES: - 1 Maximum current per driver. Do not exceed maximum power dissipation if more than one output is on. - 2. High impedance mode. - 3. Minimum value of the resistor used to set the slew rate. - 4. $V_{OH}$ , $V_{OL}$ at $R_L=450\Omega$ will be $\geq \geq 90\%$ of $V_{OH}$ , $V_{OL}$ at $R_L=\infty$ . 5. High Output Mode; +MODE pin = $V_{CC}$ ; -MODE pin = $V_{EE}$ ; $9V \leq V_{CC} \leq 13V$ ; $-9V \geq V_{EE} \geq -13V$ . Linear Products Preliminary Specification # Octal Line Driver NE5170 ### AC ELECTRICAL CHARACTERISTICS $V_{CC} = +10V$ ; $V_{EE} = -10V$ ; Mode = GND, $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ | | | | LIMITS | | | |------------------|-------------------------------------------------|-----------------------------------------------------------------------------|--------|------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Max | UNIT | | t <sub>PHZ</sub> | Propagation delay output high to high impedance | $R_L = 450, C_L = 50pF$<br>or<br>$R_L = 3k, C_L = 2500pF$ | | 5 | μs | | t <sub>PLZ</sub> | Propagation delay output low to high impedance | $R_L = 450, C_L = 50pF$<br>or<br>$R_L = 3k, C_L = 2500pF$ | | 5 | μs | | t <sub>РZН</sub> | Propagation delay high impedance to high output | $R_{SL} = 200k$ $R_{L} = 450, C_{L} = 50pF$ or $R_{L} = 3k, C_{L} = 2500pF$ | | 150 | μs | | t <sub>PZL</sub> | Propagation delay high impedance to low output | $R_{SL} = 200k$ $R_{L} = 450, C_{L} = 50pF$ or $R_{L} = 3k, C_{L} = 2500pF$ | | 150 | μs | | | | R <sub>SL</sub> = 2k | 8 | 12 | | | SR | Output slew rate <sup>1</sup> | R <sub>SL</sub> = 20k | 0.8 | 1.2 | V/μs | | | | R <sub>SL</sub> = 200k | 0.06 | 0.14 | 1 | #### NOTE: SR: Load condition. (A) For $R_{SL} < 4k\Omega$ use $R_L = 450\Omega$ ; $C_L = 50pF$ ; (B) for $R_{SL} > 4k\Omega$ use either $R_L = 450\Omega$ , $C_L = 50pF$ or $R_L = 3k\Omega$ , $C_L = 2500pF$ . #### AC PARAMETER TEST CIRCUIT AND WAVEFORMS # Octal Line Driver NE5170 #### SLEW RATE PROGRAMMING Slew rate for the NE5170 is set using a single external resistor connected between the $R_{SL}$ pin and ground. Adjustment is made according to the formula: $$R_{SL}$$ (in $k\Omega$ ) = $\frac{20}{\text{Slew Rate}}$ where the slew rate is in $V/\mu s$ . The slew resistor can vary between 2 and $200k\Omega$ which gives a slew rate range of 10 to $0.1V/\mu s$ . This adjustment of the slew rate allows tailoring output characteristics to recommendations for cable length and data rate found in EIA standard RS-423A. Approximations for cable length and data rate are given by: Max. data rate (in kb/s) = 300/t Cable length (in feet) = $100 \times t$ where t is the rise time in microseconds. The absolute maximum data rate is 100kb/s and the absolute maximum cable length is 4000 feet. #### **OUTPUT MODE PROGRAMMING** The NE5170 has two programmable output modes which provide different output voltage levels. The low output mode meets the specifications of EIA standards RS-423A and RS-232C. The high output mode meets the specifications of RS-232C only, since higher output voltages result from programming this mode. The high output mode provides the greater output voltages where higher attenuation levels must be tolerated. Programming the high output mode is accomplished by connecting the +MODE pin to $V_{\rm CC}$ and the -MODE pin to $V_{\rm EE}$ . The low output mode results when both of these pins are connected to ground. Octal Line Driver NE5170 Octal Line Driver NE5170 Linear Products Preliminary Specification # Octal Line Driver NE5170 Figure 4. Typical I<sub>CC</sub> and I<sub>EE</sub> vs Supply Voltages Figure 7. Typical -MODE Current vs -MODE Voltage Figure 10. Typical Output Low Voltage vs Temperature Figure 5. Typical Input Current vs Input Voltage Figure 8. Typical Output Low Voltage vs Load Current Figure 11. Typical Output High Voltage vs Temperature Figure 6. Typical + MODE Current vs + MODE Voltage Figure 9. Typical Output High Voltage vs Load Current Figure 12. Typical Slew Rate vs R<sub>SL</sub> # NE5180/NE5181 Octal Differential Line Receivers **Preliminary Specification** #### **Linear Products** #### DESCRIPTION The NE5180 and NE5181 are octal line receivers designed to interface data terminal equipment with data communications equipment. These devices meet the requirements of EIA standards RS-232C, RS-423A, RS-422A, and CCITT V.10, V.11, V.28, X.26 and X.27. The NE5180 is intended for use where the data transmission rate is up to 200 kb/s. The NE5181 covers the entire range of data rates up to 10 Mb/s. The difference in data rates for the two devices results from the input filtering of the NE5180. These devices also provide a failsafe feature which protects against certain input fault conditions. #### **FEATURES** - Meets EIA RS-232C/423A/422A and CCITT V.10, V.11, V.28 - Single +5V supply TTL compatible outputs - Differential inputs withstand ± 25V - Failsafe feature - Input noise filter (NE5180 only) - Internal hysteresis - Available in SMD PLCC #### **APPLICATIONS** - High-speed modems - High-speed parallel communications - Computer I/O ports - Logic level translation #### **FUNCTION TABLE** | INPUT | FAILSAFE<br>INPUT | LOGIC<br>OUTPUT | |------------------------------|-------------------|-----------------| | $V_{ID} > 200 mV^1$ | X | Н | | $V_{ID} < -200 \text{mV}^1$ | X | L | | Both inputs open or grounded | 0V | L | | | V <sub>CC</sub> | Н | #### NOTE #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 28-Pin Plastic DIP | 0 to +70°C | NE5180N | | 28-Pin Plastic DIP | 0 to +70°C | NE5181N | | 28-Pin PLCC | 0 to +70°C | NE5180A | | 28-Pin PLCC | 0 to +70°C | NE5181A | #### PIN CONFIGURATIONS <sup>1.</sup> V<sub>ID</sub> is defined as the non-inverting terminal input voltage minus the inverting terminal input voltage. Linear Products Preliminary Specification ### Octal Differential Line Receivers # NE5180/NE5181 #### ABSOLUTE MAXIMUM RATINGS TA = +25°C | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------|-------------------------|------| | P <sub>D</sub> | Power dissipation | 800 | mW | | V <sub>CC</sub> | Supply voltage | 7 | V | | V <sub>CM</sub> | Common-mode range | ± 15 | V | | V <sub>ID</sub> | Differential input voltage | ± 25 | V | | I <sub>SINK</sub> | Output sink current | 50 | mA | | V <sub>FS</sub> | Failsafe voltage | -0.3 to V <sub>CC</sub> | V | | los | Output short-circuit time | 1 | sec | #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V \pm 5\%$ , $0^{\circ}C \leqslant T_{A} \leqslant +70^{\circ}C$ , input common-mode range $\pm 7V$ | | TEST CONDITIONS | | NE5180 | | NE5181 | | l | | | |------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|------------------------|--------|------|-------|------|------------| | SYMBOL | PARAMETER | TEST CONDITIONS | | | Min | Max | Min | Max | UNI | | R <sub>IN</sub> | DC input resistance | 3V ≤ V <sub>IN</sub> ≤ 25\ | / | | 3 | 7 | 3 | 7 | kΩ | | | , | Inputs open or | 0 ≤ I <sub>OUT</sub> ≤ 8mA, V | failsafe = 0V | | 0.45 | | 0.45 | Ι., | | V <sub>OFS</sub> | Failsafe output voltage shorted to GND $0 \ge I_{OUT} \ge -400 \mu A$ , $V_{failsafe} = V_{CC}$ | 2.7 | | 2.7 | | \ \ | | | | | | Differential input high <sup>4</sup> | V <sub>OUT</sub> ≥ 2.7V, | V <sub>OUT</sub> ≥ 2.7V,<br>I <sub>OUT</sub> = -440µA | | | 0.2 | | 0.2 | V | | V <sub>TH</sub> | threshold | | | | | 0.4 | | 0.4 | 1 <b>'</b> | | | Differential input low <sup>4</sup> | V <sub>OUT</sub> ≤ 0.45V, | | $R_S = 0^1$ | -0.2 | | -0.2 | | | | V <sub>tl</sub> | threshold | 991 | | $R_S = 500^1$ | -0.4 | | -0.4 | | <b> </b> | | V <sub>H</sub> | Hysteresis <sup>4</sup> | FS = 0V or V <sub>CC</sub> (See Figure 1 ) | | 50 | 140 | 50 | 140 | m\ | | | V <sub>IOC</sub> | Open-circuit input voltage | | | | | 2 | | 2 | V | | Cı | Input capacitance | | | | | 30 | | 30 | pF | | V <sub>OH</sub> | High level output voltage | V <sub>ID</sub> = 1V, I <sub>OUT</sub> = | -440μA | | 2.7 | | 2.7 | | ٧ | | | | V - 4V | | $I_{OUT} = 4mA^2$ | | 0.4 | | 0.4 | V | | V <sub>OL</sub> | Low level output voltage | $V_{ID} = -1V$ $I_{OUT} = 8mA^2$ | | $I_{OUT} = 8mA^2$ | | 0.45 | | 0.45 | ] <b>`</b> | | los | Short-circuit output current | V <sub>ID</sub> = 1V, Note 3 | | 20 | 100 | 20 | 100 | m/ | | | Icc | Supply current | 4.75V ≤ V <sub>CC</sub> ≤ 5.25V, V <sub>ID</sub> = −1V; FS = 0V | | | 100 | | 100 | m/ | | | 1 | Input ourrent | V <sub>IN</sub> = +10V | V <sub>IN</sub> = +10V | | 3.25 | | 3.25 | | | | I <sub>IN</sub> | Input current | t current Other inputs groun | | V <sub>IN</sub> = -10V | -3.25 | | -3.25 | | mA | #### NOTES - 1. R<sub>S</sub> is a resistor in series with each input. - 2. Measured after 100ms warm-up (at 0°C). - 3. Only 1 output may be shorted at a time and then only for a maximum of 1 second. - 4. See Figure 1 for threshold and hysteresis definitions. ### AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = +5V ±5%, 0°C $\leq$ T<sub>A</sub> $\leq$ +70°C | SYMBOL | DADAMETED | TEST CONDITIONS | | NE5180 | | NE5181 | | |------------------|---------------------------------|---------------------------------------------------------------|-----|--------|-----|--------|------| | SYMBOL PARAMETER | | TEST CONDITIONS | | Max | Min | Max | UNIT | | t <sub>PLH</sub> | Propagation delay — low to high | $C_{L} = 50pF, V_{ID} = \pm 1V$ | | 500 | | 100 | ns | | t <sub>PHL</sub> | Propagation delay — high to low | $C_L = 50pF, V_{ID} = \pm 1V$ | | 500 | | 100 | ns | | fa | Acceptable input frequency | Unused input grounded, V <sub>ID</sub> = ± 200mV <sup>1</sup> | | 0.1 | | 5.0 | MHz | | f <sub>r</sub> | Rejectable input frequency | Unused input grounded, V <sub>ID</sub> = ± 500mV | 5.5 | | NA | | MHz | #### NOTE: <sup>1.</sup> $V_{ID} = \pm 1V$ for NE5181. ### Octal Differential Line Receivers # NE5180/NE5181 #### **FAILSAFE OPERATION** These devices provide a failsafe operating mode to guard against input fault conditions as defined in RS-422A and RS-423A stan- dards. These fault conditions are (1) driver in power-off condition, (2) receiver not interconnected with driver, (3) open-circuited interconnecting cable, and (4) short-circuited interconnecting cable. If one of these four fault conditions occurs at the inputs of a receiver, then the output of that receiver is driven to a known logic level. The receiver is programmed by connecting the failsafe input to $V_{CC}$ or ground. A connection to $V_{CC}$ provides #### **APPLICATIONS** #### AC TEST CIRCUIT #### **VOLTAGE WAVEFORMS** ### Octal Differential Line Receivers # NE5180/NE5181 a logic "1" output under fault conditions, while a connection to ground provides a logic "0". There are two failsafe pins ( $F_{S1}$ and $F_{S2}$ ) on the NE5180 or NE5181 where each provides common failsafe control for four receivers. #### **RS-232 FAILSAFING** The internal failsafe circuitry works by providing a small input offset voltage which can be polarity-switched by using the failsafe control pins. This offset is kept small (approximately 80mV) to avoid degradation of the ± 200mV input threshold for RS-423 or RS-422 operation. If the positive and negative inputs to any receiver are both shorted to ground or open circuited, the internal offset drives that output to the programmed failsafe state. If only one input open circuits (as may be the case for RS-232 operation), that input will rise to the "input open circuit voltage" (approximately 700mV). Since this is much greater than the 200mV threshold, the output will be driven to a state that is independent of the failsafe programming. Failsafe programming can be achieved for non-inverting single-ended applications by raising or lowering the unused input bias voltage as shown in Figure 2. For V<sub>BIAS</sub> ≈ 1.4, an open (or grounded) INPUT line will be approximately 700mV (0V) and the output will failsafe low. If the resistor divider is not used and VBIAS is connected to ground, the output will failsafe high due to the internal failsafe offset for the INPUT grounded and the 700mV "open circuit input voltage" for the INPUT open circuited. Similar operation holds for an inverting configuration, with V<sub>BIAS</sub> applied to the positive input and $V_{FS}$ = ground. #### **INPUT FILTERING (NE5180)** The NE5180 has input filtering for additional noise rejection. This filtering is a function of both signal level and frequency. For the specified input (5.5MHz at ± 500mV) the input stage filter attenuates the signal such that the output stage threshold levels are not exceeded and no change of state occurs at the output. As the signal amplitude decreases (increases) the rejected frequency decreases (increases). ## Octal Differential Line Receivers # NE5180/NE5181 Figure 6. Typical Supply Current vs Supply Voltage Figure 7. Typical High Level Output Voltage vs Output Current Figure 8. Typical Low Level Output Voltage vs Output Current 1.0 \*This graph applies for all receiver inputs, provided that the opposite polarity input of the am-plifier being measured is grounded. V<sub>CC</sub> = 5.25 V 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.1 0 1 2 3 4 5 6 7 8 V<sub>FS</sub> (V) Figure 12. NE5180: Propagation Delay at Various Input Amplitudes Figure 13. NE5180: Propagation Delay at Various Input Amplitudes # NE5050 Power Line Modem Preliminary Specification #### **Linear Products** #### DESCRIPTION The NE5050 is a modem for power line. coaxial cable, and twisted-pair communications. The modem incorporates features to overcome line impulse noise and line impedance modulation. The modem transmitter incorporates a Colpitts oscillator, a positive logic, carrier on/off switch, and a line driver. The receiver has an amplifier, limiter, an amplitude detector, amplitude-modulation cancelling stage, an impulse filter, and an SR flip-flop. One NE5050 can be used to transmit and receive with Amplitude Shift Key (ASK) carrier on/off modulation. With two NE5050s, Frequency Shift Key Modulation (FSK) can be implemented. The transmitter input and the receiver output accept TTL or CMOS serial data. #### **FEATURES** - High receiver sensitivity typ. 1.5mV<sub>RMS</sub> - Limiter protects overload for signals up to 70V<sub>P-P</sub> - High data rates 300kbit/s ASK NRZ over twisted-pair - Has CSMA/CD carrier-sense, multiple access/collision detection capability - Useful balanced interstage ports are available for bandpass filter - Colpitts oscillator tank can be made with crystal or LC network - Receiver signals are processed in real-time making this device suitable for repeater applications #### **APPLICATIONS** - Twisted-pair communications - Coaxial cable communications - 120/277V<sub>RMS</sub>, 50 or 60Hz, power line data communications #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic SOL | 0 to 70°C | NE5050D | | 20-Pin Plastic DIP | 0 to 70°C | NE5050N | #### **BLOCK DIAGRAM** #### PIN CONFIGURATION **NE5050** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNITS | |-------------------|----------------------------------------|-------------|-------| | +V <sub>CC</sub> | Supply voltage | 18 | V | | V+ | Logic supply voltage | 18 | V | | T <sub>A</sub> | Ambient temperature range | 0 to +70 | °C | | TJ | Junction temperature range | -55 to +150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +165 | °C | | P <sub>DMAX</sub> | Maximum power dissipation <sup>1</sup> | 700 | mW | 1. The power dissipation is based on $V_{CC}$ = 12V, $T_J$ = +150°C, TXoff: $I_{CC}$ = 20mA, TXon: $I_{CC}$ = 50mA, $\theta_{JA} = 61$ °C/W 20-pin plastic package. #### ELECTRICAL CHARACTERISTICS TA = +25°C, VCC = 12V, F carrier = 100kHz, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNITS | | |-----------------------------------------|------------------------------------------|---------------------------------------|-----|------------|------------|-------------------|--| | V <sub>CC</sub> | Supply voltage | | 10 | 12 | 16 | V | | | Icc | Supply current | TX off | 5 | 8 | 11 | mA | | | Icc | Supply current | TX on | 18 | 24 | 30 | mA | | | V <sub>IHMIN</sub> | TX TTL input | TX on, Pin 19 | 2.4 | | | V | | | V <sub>ILMAX</sub> | TX TTL input | TX off, Pin 19 | | | 0.8 | V | | | V <sub>OHMAX</sub> | | Logic voltage | | 5 | 16 | V | | | I <sub>OLMAX</sub> | RX open-collector output | Pin 11 | | | 5 | mA | | | | TX data rate | f <sub>CXR</sub> =120kHz, 500kHz | DC | 1k | 300k | bit/s | | | | RX data rate | f <sub>CXR</sub> =120kHz, 500kHz | 0.1 | 1k | 300k | bit/s | | | | RX input sensitivity | 1:1 input transformer | 3.5 | 1.5 | | mV <sub>RMS</sub> | | | | RX input signal level | | | | 70 | $V_{P-P}$ | | | | RX line-impedance modulation rejection | 120Hz – AM:1kbit/s | | 40 | | dB | | | | TX output signal level | on, 100Ω load | | 8 | | V <sub>P-P</sub> | | | | TX driver output impedance | off | | 40 | | kΩ | | | | TX output impedance | on | | 1.2 | | Ω | | | *************************************** | TX output THD TX on, LC | oscillator | | 1 | 2 | % | | | | TX line drive amplifier BW | at 6dB gain | | 500 | | kHz | | | | CXR frequency, RX | | a1 | 120 | 500 | kHz | | | | CXR frequency, TX oscillator | | DC | 120 | 500 | kHz | | | | Broadband port impedance | RX and TX off | | 7.3 | | kΩ | | | | RX detector differential input impedance | Pin 4, Pin 5 each | | 27 | | kΩ | | | PSRR | Power supply rejection ratio | 60Hz & 120Hz | | 80 | | dB | | | | TX carrier feedthrough (leakage) | TX off | | - 90 | | dBmO | | | P <sub>D</sub> | Power dissipation | RX, TX off RX TX on, $400\Omega$ load | | 100<br>300 | 220<br>660 | mW<br>mW | | #### ABBREVIATIONS: TX = transmitter RX = receiver CXR = carrier BPF = band-pass filter IMP = impulse REJ = rejection = low-pass filter PLM = power line modem #### Power Line Modem NE5050 #### **DESCRIPTION OF OPERATION** The NE5050 modem has been designed for transmitting and receiving control and data signals over the AC power lines, coaxial cables and twisted-pair cables. The modem overcomes line impulse noise and line impedance modulation. Two carrier modulation methods can be used: carrier on/off ASK, NRZ data and non-coherent FSK. The power line is not an ideal medium for communication. The line noise, interference, and losses are caused by: impulse noise, CW interference, line impedance modulation, and distribution transformer attenuation. NE5050 was designed to support both ASK and noncoherent FSK communications in this environment. #### Listen-While-Talk The IC modem is always in the receive mode, even when transmitting (it receives its own carrier). This capability permits remote RX-and TX-functionality testing for each system node. In the receive mode the modem receives carrier signals from other transmitters. In the transmit mode the modem transmits carrier to other receivers and receives its own carrier. #### On-Chip Collision Detection The listen-while-talk capability enables this IC to perform CSMA/CD (carrier-sense, multiple-access/collision detect). Collision is detected when the local TX intends to transmit and the line is not clear. #### In Dense Data Traffic The RX data output (RX-out) does not have time to go into the standby (low power consumption, inverted logic) mode. In this case the RX-out is in positive logic (carrier on = 1, carrier off = 0). A collision is detected at the local node when the local TX is off and the local RX-out = 1. Collision: remote carrier present and detected. Abort local transmission. #### In Rare Data Traffic The RX-out is in standby most of the time. In this case the RX-out logic mode is inverted due to a designed-in offset present in the AM rejection and impulse filter circuits. A logic sequence from the local TX insures proper RX offset adjustment (preamble, the first "10" bits). The collision detection proceeds as in the dense data traffic case. The transition time from the last received bit "1" to the standby mode is proportional to the value of the C AM-reject capacitor at Pin 9. For C AM<sub>REJ</sub> = 10nF the "receive-data" to "standby" transition occurs after 4 seconds from the last "1". Therefore, long strings of "0"s can be transmitted and received. # TX-to-RX and RX-to-TX Switching Times With the listen-while-talk capability the TX-to-RX and the RX-to-TX switching times have the meaning of TX = on-to-TX = off and TX = off-to-TX = on switching times respectively. The TX-to-RX and RX-to-TX minimum switching times can be calculated from the maximum data rate. Since one bit can last a minimum of $3\mu$ s, this is also the minimum switching time. #### **Data Rate** The maximum data rate is 300kbit/s. This data rate was achieved on a twisted-pair cable with a 150kHz, 50% duty-cycle square wave for data. The data rate is controlled by the BPF (between Pins 3 – 4 and 5 – 6), the AM detector capacitor (between Pins 7 and 8), and the desired impulse noise immunity for delay. #### **AC Line Coupling Network** A coupling capacitor rated 600V DC is connected in series with the primary of a 1:1 transformer and connected to the AC line. The transformer secondary is tuned to $\omega_{\rm CXR}$ (1:5 tap) by a capacitor (Q<sub>MAX</sub> = 5). The 1:1 secondary tap has in parallel two back-to-back 6.2V zener diodes for the IC transient protection. This section of the secondary carries DC bias current and is connected between Pins 1 and 20 of the IC. This coupling network attenuates by itself the 60Hz (120V<sub>RMS</sub>) and 120Hz frequencies to under 0.5mV<sub>RMS</sub> which is below the RX input sensitivity. #### Receiver (RX) The RX sensitivity is 1mV<sub>RMS</sub>. For less sensitivity, adjust the turn ratio of the coupling transformer. The RX-only function can be implemented by not using the oscillator and by grounding the TX input. The maximum data rate is 300kbit/s. The power supply rejection ratio (PSRR) is 80dB for 60Hz and 120Hz, and 40dB at the carrier frequency. The RX is composed of the following blocks: #### Input Amplifier/Limiter The amplifier limits its output signals to $1.2V_{\rm P,P}$ . The maximum input carrier signal can be $70V_{\rm P,P}$ . The gain is 24dB. The input amplifier band-pass characteristic has the upper -3dB frequency internally fixed at 300kHz. The lower -3dB frequency is adjustable with a capacitor from Pin 2 to GND. A $0.1\mu{\rm F}$ value attenuates 60Hz by 50dB and 120Hz by 45dB. If all necessary band-pass filtering is performed in the line coupling network, then the BPF between the amplifier output and the amplitude detector input is not needed. If no BPF is required (possible twisted-pair application), connect directly Pins 3 to 4 and Pins 5 to 6 (R1 = R2 = 0\Delta). A differential RLC band- pass filter can be connected from Pins 3, 6 to Pins 4, 5. The LC values are the same as the oscillator LC values (see Pins 13 and 14). The formulae relating the BW(-3dB) to the RLC values are (R1 = R2 = R): BW(-3dB) / $$\omega_{CXR}$$ = ( $\omega_{CXR}$ \* L) / (2 \* R) = 1 / Q $$BW(-3dB) / \omega_{CXR} = 1 / (\omega_{CXR} \cdot 2 * C * R)$$ $$= 1 / Q$$ BW(-3dB) = $$(\omega_{CXR} * \omega_{CXR} * L) / (2 * R)$$ BW(-3dB) = 1 / $(2 * C * R)$ and $$\omega_{\text{CXR}} = 2\pi f_{\text{CXR}}.$$ #### The Amplitude Detector A Gilbert phase detector with a single differential input. The compared signals are always in phase and the demodulated output is a full rectified wave, function of the bias current, the carrier amplitude, and the collector load. The detected voltage is developed across a differential capacitive load between Pin 7(+) and Pin 8(-). DC offset is caused by line impedance modulation. #### The AM Rejection Circuit Stabilizes the DC average value of the envelope by adding or subtracting a series voltage to the voltage of the detector capacitor. The AM rejection is 40dB at a modulation rate of 120Hz. The value of the AM rejection capacitor CAM (Pin 9 to GND) determines the transition time from the last received bit "1" to the stand-by mode, independent of the data rate. The Slicing Comparator has current output. The Impulse Filter consists of a capacitor CIMP at the output of the comparator, from Pin 10 to GND. This capacitor is charged or discharged with constant current from the comparator, causing the voltage variation to be a constant slope in time. Narrow current impulses will not last long enough to fully charge or discharge the capacitor. The RX data rate depends on the size of the impulse filter capacitor. **2V<sub>BE</sub> Voltage Hysteresis** provides a voltage interval in which the CIMP voltage travels and in which both inputs to the SR flip-flop are zero. The Flip-flop is an SR type, with an opencollector transistor output at pin 11. The transistor can switch a maximum load of 30mA. #### Transmitter, TX The transmitter includes a Colpitts oscillator, a line driver, and a drive switch. **The TTL Switch** is a low-power TTL gate that switches on/off the bias current for the line driver. A logic "1" at Pin 19 (TX<sub>IN</sub>) enables the line driver and carrier is being sent on the line. A logic "0" disables the driver. Linear Products Preliminary Specification # Power Line Modem NE5050 The Oscillator is a differential transistor pair, Colpitts type, and runs continuously. When the TX drive is off, the carrier leak is less than 1mV<sub>RMS</sub>, the RX input sensitivity. The feedback port (Pin 12) can be used as input for an external oscillator. The Line Driver is a class AB push-pull stage with optional external complementary transistor pair for increased current capability. The TX output impedance is $40\Omega$ in the off-state (receive mode) and less than $2\Omega$ in the onstate (transmit mode). Note that in the transmit mode one receives its own signal. By itself the NE5050 is capable of driving a consumer line impedance of 50 $\Omega$ . Select RE1 = $10\Omega$ and place it between Pins 15 and 16. Select RE2 = $10\Omega$ and place it between Pins 16 and 17. Select Rdrive = $50\Omega$ . With external drive transistors the NE5050 is capable of driving an industrial line impedance to $10\Omega$ . Select RE1 = $1\Omega$ and place it between the NPN emitter and Pin 16. Select RE2 = $1\Omega$ and place it between the PNP emitter and Pin 16. Select Rdrive = $10\Omega$ . One design objective was to provide the user with a flexible IC modem for residential as well as for industrial AC line systems. The IC modem can be used for control functions and data applications. Practical observations of power line noise point to a data-rate upper boundary of 1000bps. Software for error correction can be used for improved error rates. Two system configurations can be imple- mented: an ASK system and a non-coherent FSK system. The non-coherent FSK system can continue to transmit ASK data if the other channel is made unusable by CW interference. High-voltage transient protection and filtering are accomplished with user-selected external components. Additional flexibility is provided by the chip architecture: one-IC real-time repeater, one-IC dual-frequency gateway, external oscillator input port, the listen-while-talk capability (CSMA/CD), immediate TX-to-RX switching, ASK and FSK, and ASK-multinode single-frequency network. The modem can be used for control systems and data applications in homes and other consumer environments and in industry. # AN1951 NE5050 Power Line Modem Application Board Cookbook Application Note #### **Linear Products** #### INTRODUCTION ### **Applications Disclaimer** The applications outlined within this cookbook in no way specify the absolute maximum performance of the NE5050 Power Line Modem. They are merely examples given to show the flexibility of the part. In general, the external components used for each application tend to be the limiting factors in each application. For example, the component drift for capacitors that provide a load on the oscillator would cause a corresponding drift in the oscillator frequency, although there is nothing wrong with the chip itself. On the other hand, external drive transistors provide a larger transmitter voltage than what would normally be available from direct drive with the chip. Only careful characterization of the operating environment (whether it is the power line, twisted pair, or coaxial cable) coupled with a knowledge of the external component limitations, can ensure reliable operation for a given application. Often, operating problems originate with an applications fault rather than with the chip itself. One reason that the part may not always work in every situation is the same reason that it can work in so many situations — the part is extremely flexible. Operation is dependent on the values of the external components. For instance: - To change the carrier frequency, change the oscillator capacitor and inductor. To receive the same signal, however, the BPF values must also be changed to the same values. Active filters or no filters can be used. The tuning capacitor must also be changed so that the transformer secondary locks onto the carrier. The oscillator can also be driven with an external source. - To adjust the limiting of the data rate, the detection capacitor has to be changed. If the data rate is increased without adjusting this capacitor, the bit rate will be RC-filtered out. - Adjusting the impulse capacitor will provide protection from transients of a certain duration, but leaves a vulnerability to longer ones or a succession of smaller ones. Each of these cases should illustrate the fact that the performance of the board is extreme- ly application and environment dependent. The environmental parameters and goals of data transmission should be determined before specifying component values. Proper operation depends on it. #### **Summary of Operation** The AC power line is, in general, not ideal for data communication. Impulse noise, large magnitude voltage transients (> 1kV typical), line impedance modulation, and other factors, have prohibited its use as an effective medium for transmitting data and control signals. The NE5050 Power Line Modem (PLM) has been designed to overcome these problems while affording the user the flexibility of tailoring the design to his/her own needs. The PLM can be used to transmit over power lines or twisted-pair cables using two forms of modulation -- carrier on/off ASK (Amplitude Shift-Keying) and non-coherent FSK (Frequency Shift-Keying). To use it in the FSK mode, two devices will be required for each transceiver in order to bandpass and generate the two different frequencies representing logical 0 and 1. If one of the two frequencies used fails, the remaining frequency can be used in the ASK mode. The applications referred to in this cookbook only refer to the single-carrier ASK form. Some of the features of the IC include: #### Listen-While-Talk The modem is always in the receive mode, even when transmitting (it receives its own signal). This capability permits RX and TX remote functionality testing for each system node since it requires no other transceivers. In the receive mode, the modem receives carrier signals from other transmitters. In the transmit mode, the IC transmits an ASK carrier to the other receivers, including its own. It is up to the user to design protocol to arbitrate ownership of the line. In some protocols, such as in General Electric's HOMEN-ET, the listen-while-talk feature is not desired and so the receiver is disabled during transmission mode. #### **On-Chip Collision Detection** The listen-while-talk capability enables a controller to perform CSMA/CD (Carrier Sense, Multiple Access/Collision Detect) functions. To summarize (for further information, the reader is referred to IEEE 802.3 and to general articles describing ETHERNET or other probabilistic network protocols), any node can access the line to transmit signals at any time provided the line is not being used. The procedure is as follows. A receiver listens to the line to see if there are any carriers present (Carrier Sense). Every receiver is also listening to the line (hence, Multiple Access). If a transmitter is on, each node waits until the line is free before transmitting. Priorities may be established by the controller. A collision is detected if, while transmitting a message, an incoming transmission originating from another node is detected. The PLM performs a similar operation for both dense and rare data traffic situations. In dense data traffic, the RX data output $(RX_{OUT})$ does not have time to go into the standby (low power consumption, inverted logic mode). In this case, the $RX_{OUT}$ is in positive logic (carrier on = 1, carrier off = 0). A collision is detected at the local node when the local TX is off and the local RX\_{OUT} = 1. Therefore, a remote carrier is present and has been detected, so abort local transmission. The line is busy. Wait until the line is clear In rare data traffic, the RX<sub>OUT</sub> is usually in the standby mode. In this case, the RX<sub>OUT</sub> logic mode is inverted due to a designed-in offset present in the AM rejection and impulse filter circuits. A "10" logic sequence from the local TX insures proper RX offset adjustment (the preamble contains the first two "10" bits) and collision detection can be performed with the next "10" bits. The collision detection proceeds as in the dense data traffic case. The transition time from the last received bit "1" to the standby mode is typically 4 seconds and this time is independent of the data rate. This enables long strings of "0's" to be transmitted and received. To eliminate the standby mode and to have the modem in the receive-data mode at all times, the bias at Pin 9 should be altered. A $10M\Omega$ resistor from Pin 9 to a potential of 2.2V DC will perform this change. The 2.2V potential may be generated between two resistors : $1M\Omega$ from $V_{CC}$ = 12V and $220k\Omega$ to ground. # Power Supply Decoupling (C1 and C2) Capacitor $C_1 = 0.1 \mu F$ at Pin 1 decouples the supply voltage, $V_{CC}$ . The capacitor $C_2 = 0.1 \mu F$ at Pin 14 is optional and decouples the supply for the oscillator section. This ## NE5050 Power Line Modem Application Board Cookbook AN1951 supply, V<sub>CC</sub>/2, is internally generated. C<sub>1</sub> is essential for clean operation and should be placed as close as possible to the IC, between Pins 1 and 18. #### **AC Line Coupling** The line transformer, a Toko America 707VX-T1002N, has a primary-to-secondary coil ratio, L<sub>1</sub>:L<sub>2</sub>, of 1:1. One end of coil L<sub>1</sub> goes to the power line via line capacitor $C_{\text{LINE}}$ . The secondary signal is tapped off between L<sub>2</sub> and L<sub>3</sub> and then goes to the receive input (Pin 20.) The other turn ratio is L<sub>1</sub>:L<sub>3</sub> at 1:4. The L<sub>2</sub> secondary is connected between Pins 1 (Vcc) and 20 (RX<sub>N</sub>). It carries about 1mA DC current into Pin 20 for biasing. The L<sub>2</sub> + L<sub>3</sub> secondary is tuned to the carrier frequency by a tuning capacitor $C_{\text{TUNE}} = 6.8 \text{pF}$ . This transformer is suitable *only* for data rates up to 10kbits/sec because of envelope distortion. To tune the transformer for maximum sensitivity, connect a BNC "T" connector to the output of the waveform generator. One output should go to an oscilloscope and the other should be connected to the prongs of the power cord of the board (make sure ground is also connected to one prong). Then send the 100% AM modulated pulse train (ASK) to the board. The carrier envelope is a square-wave pattern. Tune the transformer for maximum carrier amplitude. To do this take a jewelhead screwdriver and adjust the transformer core. Maximum sensitivity is reached at maximum amplitude at the carrier frequency. Another manufacturer that provides good transformers for both power line and twisted-pair communication is AIE Magnetics (Address and telephone numbers for TOKO and AIE Magnetics are listed in the External Components Section). # Line and Tuning Capacitors ( $C_{LINE}$ and $C_{TUNE}$ ) $C_{LINE}=1\,\mu F$ AC-couples the transformer to the power line and is rated to withstand 600V. Its main function is to filter out the 60 and 120Hz signals from the line power and to pass only the higher frequency carrier signals. $C_{LINE}$ and the primary inductance of the transformer act as a voltage divider that attenuates 60Hz signals by 100dB. Line voltage signals are less than a millivolt on the secondary of the coupling transformer. Remember to discharge this capacitor before removing the insulating backplane and changing components. $C_{\text{TUNE}}$ = 6.8nF tunes the transformer secondary winding to the carrier frequency (100kHz). Make sure to change this capacitor in addition to the LCs of the oscillator and bandpass filter sections when changing the carrier frequency. # TRANSCEIVER EXTERNAL COMPONENTS Figure 1 is a block diagram of the NE5050. It comes in a 20-pin DIP (Dual In-Place package) in both plastic and SO (Small Outline). This section describes the external components that must be added and the characteristics to expect at those pins. #### Receiver #### Input Filter C<sub>HPF</sub> (Pin 2) The input amplifier limits its output signals to 1.2V<sub>P-P</sub> differential. On Pin 20, the maximum input carrier signal can be $70V_{P,P}$ , centered at $V_{CC}$ . The amplifier gain is 24dB at the carrier frequency. The input amplifier bandpass characteristic has an upper -3dB frequency internally fixed. The lower -3dB frequency is set by $C_{HPF}$ . $C_{HPF}$ actually suppresses the lower order harmonics. With $C_{HPF} = 100nF$ , 60 and 120Hz are rejected more than 40dB (see Figure 2). For lower values of $C_{HPF}$ , this rejection increases along the frequency spectrum. For a 1nF capacitor, amplifier response has large peaking near 500kHz. Response for values of 10, 100, and 1000nF are also shown over the frequency range 0.01 – 100MHz. $C_{HPF}$ is connected from Pin 2 to ground. For carrier frequencies above 100kHz, typical values for $C_{HPF}$ are between 2 and 20nF. The amplifier has differential outputs (Pins 3 and 6). The DC voltage at these pins is 4.6V. # Inter-Stage Bandpass Filter R1, R2, C<sub>BPF</sub>, L<sub>BPF</sub> (Pins 3, 4, 5, 6) If all necessary bandpass filtering is performed in the line-coupling network, then the BPF between input amplifier output and AM detector input is not needed. It is also possible to bypass use of the filter in most twisted-pair applications. Otherwise, for ASK operation, $L_{\rm BPF}$ and $C_{\rm BPF}$ should match the LC tank components $L_{\rm OSC}$ and $C_{\rm OSC}$ of the oscillator in order to have effective carrier sense. The carrier frequency is simply defined as $$\omega_{\text{CXR}} = \frac{1}{\sqrt{L_{\text{BPF}} \times C_{\text{BPF}}}}$$ The bandpass characteristics are governed by the following equations relating 3dB band- # NE5050 Power Line Modern Application Board Cookbook AN1951 width to carrier frequency $\omega_{\text{CXR}}$ and compo- nents R<sub>1</sub>, R<sub>2</sub> = R, L<sub>BPF</sub>, and C<sub>BPF</sub>. $$BW_{-3dB} = \frac{(\omega_{CXR}^2 \times L_{BPF})}{(2 \times R)}$$ $$BW_{-3dB} = \frac{1}{(C_{BPF} \times 2 \times R)}$$ These equations can easily be manipulated to express the Quality factor, Q: $$\frac{\text{BW}_{-3\text{dB}}}{\omega_{\text{CXR}}} = \frac{(\omega_{\text{CXR}} \times \text{L}_{\text{BPF}})}{(2 \times \text{R})} = \frac{1}{\text{Q}}$$ $$\frac{BW_{-3dB}}{\omega_{CXR}} = \frac{1}{(\omega_{CXR} \times C_{BPF} \times 2 \times R)} = \frac{1}{Q}$$ Since this is a passive filter, a good deal of signal attenuation should be expected. If there is trouble getting signals through, consider shorting out the bandpass by shorting Pin 3 to Pin 4 and Pin 5 to Pin 6. If this does not work, trace signal from RXIN (Pin 20) and follow through. Depending on the filtering configuration, Pins 4 and 5, the AM detection input requires DC biasing. If no DC path is provided from Pin 3 to 4 and from 6 to 5 (series capacitors present for DC open-circuit), then the network in Figure 3 can be used. Active bandpass filters may be used if gain is desired in the signal. This allows more room for tweaking. Remember, the goal is to bandpass the broadband signal ( $\omega_{CXR} = 100 \text{kHz}$ For 100kHz Operation for the industrial operation) and not the baseband signal (1kbits/s for the same application) as can be seen from the above equations. For more details on alternative BPFs, see the section on High Performance Industrial Operation. #### AM Detection C<sub>DET</sub> (Pins 7 and 8) The capacitor CDET is the load across the collectors of a Gilbert multiplier cell (Pins 7 and 8) that is being multiplied by itself. So compared signals are always in phase and demodulated output is a function of carrier amplitude (hence, detects AM signals), bias current, and collector load. (Internally there are resistors in the collectors of the cell so the part will run without CDET included.) Since it is the load, it has to be charged and discharged, and thus delays the transition of the signal. CDET introduces a delay in signal transmission because of its integrating action. The combination of CDET and the collector resistors provides an RC low-pass filtering action on the received signal. The carrier (broadband) is filtered out and only the envelope (baseband) is passed. Consequently, CDET provides the limiting value for the data rate. The 4.7nF value is fine for 1kbit/sec operation, but, if an increased data rate is desired, the value of the capacitor should be reduced. Similarly, for a longer delay and reduced data rate, increase CDET (see Figure If $C_{\mbox{\scriptsize DET}}$ is removed altogether, a reduction in signal delay should be observed (full-wave rectification). There will still be a signal if the impulse capacitor is connected. Removing both CDET and CIMP should eliminate signal delay entirely. Probing at this point (Pins 7 and 8) should reveal a square wave with rising edges following a 1 - exp(-t/RCDET) type of curve. Similarly, the falling edge should show an (exp(-t/RCDET)) type of characteristic. Probing on the complementary pin will just show the inversion of the signal. This should be expected since just the charging and discharging of the detection capacitor are being observed. #### AM Rejection CAM (Pin 9) The AM rejection circuit tracks the average DC value of the envelope by adding or subtracting a series voltage to the voltage on the CDET. (It operates as a negative feedback voltage mechanism for changes on the AM detector load by the additional DC components on the line.) AM rejection is better than 40dB. $C_{AM} = 0.1 \mu F$ typical for 40dB rejection for 120Hz AM. This value will suffice for most power line applications. For a different case, look at the Twisted-Pair Applications. If the received signal remains at the zero state after a 1-to-0 (on-to-off) transition for more than 4 seconds, the RXOUT pin will drift to the logic High level and stay there until the signal changes state again. This is known as the standby mode. This feature can be defeated by externally applying a 2.2V DC signal (see HOMENET application). Any protocol should take this feature into account if it does not externally defeat the feature through the hardware. #### Impulse Rejection C<sub>IMP</sub> (Pin 10) This capacitor allows the device to absorb the line transients that sometimes reach peak values of several thousand volts. It also reduces the effect of the glitches caused by different line loads. $C_{IMP}$ is charged or discharged with constant current from the comparator which causes the voltage variation at Pin 10 to be of constant slope versus time. Narrow current impulses will not last long enough to fully charge or discharge $C_{IMP}$ ( $I_{CIMP} = C_{IMP} \times (\Delta V/\Delta T)$ .) The baud rate depends on the size of $C_{IMP}$ . Typically, rejected impulse width $\leqslant C_{IMP} \times 35 \mathrm{k}\Omega$ (sec) $\leqslant$ minimum data width. The delay in recovering data that is introduced by this stage is $$t_{DELAY} = C_{IMP} \times 35k\Omega$$ . If this point is probed, a square wave with a well-defined slope on the rising and falling edges should be seen. The slope is a function of the output current of the comparator and the capacitance on this pin (I<sub>CIMP</sub> and C<sub>IMP</sub>). #### Logic Output R<sub>PULL</sub> (Pin 11) This is an open-collector output and needs a pull-up resistor to let it swing to a High value. The listed value of $10k\Omega$ is fine. It can be decreased for a maximum $I_{OL}=10\text{mA}$ . Also shown in the diagram is an optional supply $V_{LOGIC}=+5V$ provided by the user to give TTL-level compatibility. Otherwise, the output should swing all the way to +12V and all the way down to ground. The point can be probed while the signal is transmitted to see if the IC is receiving its own transmission. Carrier feedthrough may be seen on the output signal. #### Transmitter The transmitter input (TX<sub>IN</sub>) is at Pin 19. A logic "1" enables the line driver and sends the carrier on the line. A logic "0" disables the carrier, which constitutes the on/off Amplitude Shift-Keying. When in the receive mode, this pin should be grounded. Make sure that the TX<sub>IN</sub> levels are TTL compatible. Signals that are more than one $V_{BE}$ (0.7V) below ground turn on a diode that disables the transmitter. External components to be set for the transmitter are as follows: # Carrier Frequency (R<sub>OSC</sub>, C<sub>OSC</sub>, L<sub>OSC</sub>, C<sub>F0</sub>, C<sub>F1</sub>) The carrier frequency is set internally by a differential-pair Colpitts Oscillator. To set the frequency externally, apply the signal to LC (Pin 13). Pin 13 is the input for external operation and the load for use of the on-board oscillator. If an external carrier is not desired, set the oscillator frequency by the 5 external components listed above. (Note: $C_{F1} = 0$ in this application. Increasing it merely raises the level of AC feedback to the oscillator. It would only be important in the wideband operation since it provides a reference for the other end of the differential pair.) The design equation for the $\omega_0$ is ( $\omega_0$ should equal $\omega_{\text{CXR}}$ ): $$\omega_0 = \frac{1}{\sqrt{L_{OSC} \times C_{EQ}}}$$ $$(\omega_0 = 2\pi f_0)$$ where CEQ is given by $$C_{EQ} = C_{OSC} + \frac{C_{F0} \times C_{F1}}{C_{F0} + C_{F1}}$$ Since $C_{F0} >> C_{F1}$ , then $$C_{EQ} = C_{OSC} + C_{F0}$$ Carrier leakage in the off state is minimal and should have no effect on the receive input, RX<sub>IH</sub> (Pin 20). #### Output Stage (Q1, Q2, R<sub>E1</sub>, R<sub>E2</sub>) The line driver is a class AB push-pull output stage with optional external complementary transistor pair for increased current drive capability. The TX output impedance is $40k\Omega$ in the off state (RX<sub>ON</sub>, receive mode) and less than $2\Omega$ in the on state (TX<sub>ON</sub>, transmit mode). By itself, the NE5050 is capable of driving a consumer line impedance of $50\Omega$ without the drive transistors Q1 and Q2. To do this, set $R_{E1}=R_{E2}=10\Omega$ , placing $R_{E1}$ between Pins 15 and 16, and $R_{E2}$ between Pins 16 and 17; select $R_{DRIVE}=50\Omega$ . The voltage divider effect is evident. With the external drive transistors, however, the PLM is capable of driving an industrial line impedance of $10\Omega$ . Merely set $R_{E1} = R_{E2} = 1\Omega$ and set $R_{DRIVE} = 10\Omega$ . #### Feedback (RFEEDBACK) To increase the amplitude of the transmitter, add a feedback resistor in the driver amplifier feedback path at Pin 16. $R_{FEEDBACK}=75k\Omega$ is fine for $V_{CC}=+15V$ operation. For $V_{CC}=+12V$ , use a $22k\Omega$ resistor. If you are not using external drive transistors and are using $V_{CC}=+12V$ , then use a $56k\Omega$ resistor. #### Transmitter Drive (RDRIVE, CDRIVE) RDRIVE and CDRIVE provide impedance matching for the output of the driver for coupling back through the transformer. BDRIVE provides the real component and CDRIVE the complex. RDRIVE should be set to $50\Omega$ for consumer applications; with no external transistors needed (set RE1 and RE2 as above), or for industrial applications, use RDRIVE = $10\Omega$ with the drive transistors, setting RE1 and RE2 as indicated. # INDUSTRIAL APPLICATION Electrical Hazards to the User #### WARNING: ELECTRICAL SHOCK HAZARDI DO <u>NOT</u> PROCEED UNTIL YOU HAVE READ THIS SECTION! In addition to being a supply of 110V AC, the power line is a near-infinite source of current and it only takes 100mA to kill a human being. (It takes about 80mA to fibrillate the heart and give a serious shock. Approach the board testing as though you were going to repair a television set.) So remember, 110V of AC line voltage is present on the line cord, the line coupling capacitor (C<sub>LINE</sub>), and on the transformer primary. Please exercise extreme caution when using these boards. Even if the cord is not plugged into the AC power line, C<sub>LINE</sub> can retain charge. After being unplugged, if touched before discharged, it can give a severe electric shock. Certain measures have been made to protect the user from being exposed to the power line. A silicone resin has been applied to the line cord on the top of the board and a mylar plate has been attached via four nuts to the bottom of the board. Before changing components, please use the following procedure: - Unplug the cord from the AC line. Always use one hand when plugging or unplugging the cord. A good procedure to follow would be to set the board down first and then plug it in with the same hand, keeping the other in your pocket. Holding the board in one hand (exposed AC) and the plug in the other could turn you into the load if you are careless. - 2. Discharge the coupling capacitor by holding the unplugged cord by the insulated portion of the plug and then short the plug prongs with an insulated screwdriver. Be sure to hold the screwdriver by its insulated handle. As you touch the screwdriver to the prongs, you should hear a slight 'pop' from the discharge. If you don't hear the pop, it could be an indication that the line capacitor is bad. #### NOTE: Transient protection must be incorporated between Pins 1 and 20 when following this procedure (i.e. Back-to-Back zeners or transient absorbers). - Remove the plastic nuts, screws, and the mylar plate. - 4. After changing components and soldering, replace the nuts and mylar plate. NEVER operate the board or plug it into the AC line without the cover. It is very easy to leave a wire or a piece of solder on the bench and short the AC line when you set the board down. This is a possible fire hazard and will usually trip the circuit breaker for your area, killing the ### NE5050 Power Line Modem Application Board Cookbook AN1951 power in the area. (This actually happened while testing application boards.) Do not attempt to remove the silicone from the line cord on the top of the board. This isolates you from the line while probing the component side. Do not defeat this safety feature. Do not operate on metallic or other types of conductive surfaces. Always operate with the mylar plate on the backplane of the board. Refer to #4 above for what can happen if you leave the board off. Do not keep drinks or liquids in the area. A spilled drink can be disastrous. #### NOTE: Signetics provides these NE5050 Power Line Modem Application Boards for design and development purposes only. Signetics assumes no liability and makes no guarantees regarding the performance of these boards. By acceptance of these demo boards, the user agrees to follow the instructions described in this manual and releases Signetics from any liability and claims resulting from use of these boards including but not limited to third party claims. # Observing NE5050 Performance Without the AC Line To see the NE5050 board in operation before plugging it into the power line or to use it in a twisted-pair application, use the following procedures for observation of each section. Receiver — Turn the transmitter, TX, off by grounding TX<sub>IN</sub> (Pin 19). If this isn't done, the signal coming will be from the local oscillator. The line-coupling transformer and the bandpass filter can be removed to permit broadband operation. (The filtering action of the transformer with C<sub>TUNE</sub> is no longer needed.) Replace the line-coupling transformer secondary with a 50 $\Omega$ resistor. Connect Pin 20 of the IC to the line-coupling capacitor, C<sub>TUNE</sub>. Inject ASK input signals at the cord prongs from a 50 $\Omega$ generator. Connect the signal side to one prong and the ground side to the other. Now run the following checks: - · Sweep the carrier frequency - Change the carrier amplitude (sensitivity specified to 1mV<sub>RMS</sub> typical; guaranteed minimum 3.5mV<sub>RMS</sub> over -40°C to +85°C, the industrial temperature range) - Change the data rate; observe the theoretical maximum data rate ratio to the carrier frequency (1bit/cycle) - Sweep V<sub>CC</sub> from 10 to 18V - Remove and replace C<sub>DET</sub> (AM detector cap) and C<sub>IMP</sub> (impulse filter cap) and observe RX<sub>OUT</sub> (Pin 11) - Decrease C<sub>HPF</sub> (input low-pass filter) to 1nF for maximum sensitivity at f<sub>C</sub> = 300kHz - Sweep the carrier frequency from 100Hz to 500kHz - Increase ASK data rate to 500kbit/sec - Increase C<sub>HPF</sub> to 0.1 μF; use low carrier frequencies and low data rates - · Sweep the carrier down to DC - · Decrease the ASK data rate - Observe the general limitations of the IC modem **Transmitter** — Replace the $50\Omega$ resistor, $R_{DRIVE}$ , with a $10\Omega$ , $\frac{1}{2}W$ resistor. Monitor prongs of cord on oscilloscope. Tests could then be performed that are similar to those done on the receiver: - Inject TTL and CMOS data at TX<sub>IN</sub> (Pin 19) - Sweep V<sub>CC</sub> - Observe the TX output (4V<sub>P-P</sub> into a $10\Omega$ load, R<sub>L</sub>, connected between R<sub>DRIVE</sub> and ground) - Open TX<sub>IN</sub> and observe the THD (total harmonic distortion) of the unmodulated carrier - Ground TX<sub>IN</sub> and observe the -90dB carrier suppression at TX<sub>OUT</sub> and at the prongs - Check the RX<sub>OUT</sub> pin to make sure that it is always receiving what it is sending (for CSMA/CD testing) #### Observing AC Line Transmission To observe full data transmission, reconnect the line-coupling transformer, bandpass filter, and the initial values for capacitors $C_{\text{IPF}}$ , $C_{\text{IMP}}$ , and $C_{\text{AM}}$ . Take two boards, setting one up as the transmitter and the other as the receiver. Supply +12V to +15V and ground to each of them. On the receiver, short the $TX_{\rm IN}$ to ground. Attach a pulse generator to the $TX_{\rm IN}$ of the transmitter, remembering to connect the ground of the generator to the ground of the board. Review safety precautions before plugging into AC line. Receiver sensitivity is $1mV_{RMS}$ . It's recommended to start with about $4V_{P,P}$ to ensure a strong square wave for transmission. To center the bandpass of the transformer to the incoming carrier frequency, adjust the transformer coupling with a jewel head screwdriver. To monitor the receiver, connect oscilloscope probes to the following circuit points: - RX<sub>IN</sub> (Pin 20, AC line signal with noise) - OUT1 and OUT2 differentially (Pins 3 and 6, RX amplifier output) - C<sub>DET1</sub> and C<sub>DET2</sub> differentially (Pins 7 and 8, AM detector output; the device can also be operated with this capacitor removed. Observe reduction in delay.) - C<sub>AMREJ</sub> (Pin 9, AM rejection) - C<sub>IMPREJ</sub> (Pin 10, impulse filter; as with the detector capacitor, the device can be operated without this part. There will also be a reduction in the delay.) - RX<sub>OUT</sub> (Pin 11, receive data output) Loud, high power-consuming electrical equipment could be set up nearby to produce inband disturbances, such as impulses. Also, switch fluorescent lights on and off to see the effect of the transients on the data transmission. To transmit the data, inject TTL signals (CMOS signals are fine because they typically swing from positive to negative rails. TTL thresholds are typically 0.8V for logic 0 and 2.0V for logic 1) into the TX<sub>IN</sub> (Pin 19) of the other modem located nearby. Make sure that the signals do not go below ground; if they go more than one diode drop below ground, an internal diode turns on and redirects any signal from TXIN into the substrate of the device. So if just injecting a pulse train is desired, choose a pulse generator that has TTL output rather than the symmetrical output that swings both positive and negative. After observing these signals, gradually separate the distance between the TX modem and the RX modem, trying different electrical outlets on the same floor, different floors, and different buildings. #### Potential Sources of Interference There are several sources of signal interference to consider. Among the most important and most likely to occur are the following: Impulse noise — This form of interference is caused by electrical impulses present on the line. It is present in the baseband and in the frequency interval ( $\omega_{\text{CARRIER}} \pm 2 \times \omega_{\text{DATA}}$ ) used for data communications. Because the frequency spectrum of a delta (Dirac) impulse is continuous, it would be present in any band. (A delta Dirac impulse is defined to be of infinite amplitude and zero time duration. Thus, its Fourier transform would give it an infinite bandwidth with value unity.) This translates into a carrier of short duration in the receiver. If data carrier bursts are longer than the impulse bursts, it is possible to filter out narrow data by low-pass filtering (integrating) or by the constant charging and discharging of a capacitor (time domain filtering). Observe the waveform at Pin 10 to see this Distributor transformer attenuation — The transformers that separate domestic dwellings or different floors in a factory offer safety features for the people in the buildings, but can also attenuate signals trying to pass through. The maximum attenuation between any two locations within the same house is around 50dB in the 10-550kHz range. House-to-house attenuation could be from # NE5050 Power Line Modem Application Board Cookbook AN1951 10dB for the same distribution transformer to 30dB for separate transformers. In residential areas, the power line network should not extend beyond the building. High-frequency blocking may be necessary to implement this separation. Consult the EIA (Electrical Industries Association) for up-to-date information on how to implement the blocking. The consensus is that the blocking should be done at the electric power meter. #### CW (Continuous Wave) interference - This type of interference is usually caused by tones present on the AC line. They can be generated by mercury-vapor fluorescent lamps. If in the frequency band of the receiver, they may affect the received data and can cause bit errors. The CW interference has spectral components at multiples of 60kHz. It is amplitude-modulated by a 120Hz envelope. Line impedance modulation — The impedance of the AC power line varies according to the number and power consumption requirements of the various equipment connected to the line. 120Hz impedance modulation also occurs as a result of rectification at 60Hz. Different conditions exist, of course, for the residential and the industrial environments. The effect of the impedance modulation is best illustrated by observing the waveforms on Pins 7 and 8 (AM detection) and on Pin 9 (AM rejection). The data signal varies in amplitude because of the varying impedance on the line. The AM rejection circuit forces the comparator to track the DC average of the demodulated data and keeps the comparator. Figure 5. Oscilloscope Traces of RX<sub>IN</sub>, Output of Bandpass Filter, Impulse Rejection, and RX<sub>OUT</sub> ator from changing states. This can be envisioned as a 50mV "window" (comparator threshold) "surfing" on the input waveform. A good example of the kinds of noise on the power line and how the NE5050 eliminates them is shown in Figure 5. The top trace shows the signal at Pin 20, RX<sub>IN</sub>. The signal has already come from the line, and gone through the line capacitor and coupling transformer. If the trace is followed from left to right, three squares over show the effects of Continuous Wave interference. These signals start to produce an amplitude variation where the signal should clearly be cut off. It also starts to distort the logic 1-to-0 and 0-to-1 transitions. At about the seventh block, the effects of impedance modulation on the signal can be seen. What should clearly be a square-shaped signal is now distorted into jagged edges of increasing magnitude. The second trace is the output of the singlepole bandpass filter and the input of the AM detector (Pins 4 and 5). Aft er RX<sub>IN</sub>, the signal was amplified and then filtered before coming out of Pins 3 and 6 and going into the bandpass filter. At the end of the signal there is some ringing, and in the third block the effects of the impedance modulation still show slight amplitude variations. Trace three shows the output of the slicing comparator at the impulse rejection range. The slope of the signal is directly related to $C_{\text{IMP}}$ . At this point the signal has now gone through the AM detector and the AM rejector. AM rejection was successful since the impedance modulation effects do not show up on the third block. The bottom trace shows the output, RX<sub>OUT</sub>, at Pin 11. Resistor R<sub>PULL</sub> connects Pin 11 to the logic High voltage. This signal is a square wave, just the output of the flip-flop that was fed internally by the comparator. Comparing the top and bottom traces, a delay is evident. This is caused by the charging of the AM detection and the impulse rejection capacitors. #### **Troubleshooting Board Problems** Because all components, discrete or integrated, are not exactly the same, always expect to see a difference in performance as different components are used. Not every application board is the same in the sense that the frequency, filter Q, transmitted power, etc. vary ± 10%; otherwise, they are all fully functional. To help solve eventual problems, a list of cures has been accumulated for different situations. Short of doing a pin-for-pin, partfor-part test, these are some of the things that can be done to get the system running prior to identifying the specific problem. Assuming that the setup is configured in the send/receive mode and connected to the power line, there are three possible solutions to use to get the signal through. Increase power supply — Bringing the power supply of the part to about +15V may reduce the total harmonic distortion (THD) of the transmitter if the driver swings more than 8V<sub>P,P</sub>. For higher voltage swing, increase R<sub>FEEDBACK</sub> for lower negative feedback. This also increases the swing of the voltage output of the transmitter. Sending out a larger signal over the power lines increases the signal to noise ratio. [To operate the board at supply voltages in excess of +15V (but not beyond +18V), connect an $82k\Omega$ resistor between Pin 1 (V<sub>CC</sub>) and Pin 15 (feedback) to create a DC bias at this point so that the upper drive transistor will not break down. This is a process limitation.] Reducing or shorting output resistor $R_{DRIVE}$ — This $10\Omega$ resistor drops the transmit voltage by a little. Reducing or bypassing this resistor increases the voltage sent over the AC lines. The overall effect is similar to solution #1. Bypassing the bandpass filter — Although this is usually done only in wideband applications, it is possible that the loss of signal occurs because the signal is being filtered out. That may occur because of BPF or oscillator component skew. The carrier may be filtered out instead of the noise. In removing the BPF, more noise is introduced because of the wider frequency band, but, once the signal is identified, the BPF can be reconfigured to pass the carrier frequency in the center of its bandwidth. # NE5050 Power Line Modem Application Board Cookbook AN1951 Figure 6 is the schematic of the 100kHz Industrial Application described earlier. From left to right, the coupling network feeds into the receiver section on the bottom of the chip. (The external components are summarized later.) The receive data output is pulled up via $R_{PULL}=10k\Omega.$ A minimum current of 10mA sets the voltage drop across $R_{PULL}$ Another voltage supply $V_{LOGIC}$ is shown if the user wants to have the output sent at TTL levels. Across the top (of Figure 6) is the transmitter section and, going from right to left, the oscillator network, the class AB output stage (note feedback resistor R<sub>FEEDBACK</sub>), and the drive section. The LC values on the oscillator network should match those on the bandpass filter in the receiver. The drive stage feeds into the coupling network and back into the receive section. This enables the on-chip collision detection with listen-while-talking capability. This effect can be cancelled although the transmitter will still be connected to the receiver. This is shown in the HOMENET application. #### NOTE: For practical implementation, high voltage transient protection must be added between Pins 1 and 20. This may be implemented by fast zener diodes back-to-back between Pins 1 and 20 (15V, 2W). # NE5050 Power Line Modem Application Board Cookbook AN1951 #### LIST OF EXTERNAL COMPONENTS NE5050 Typical Industrial Operation; 100kHz AC Line Impedance = $10\Omega$ ### **Printed Circuit Board Component Listing** | TRANS | ISTORS | | | | TYPE | | IC PIN NO | | |------------------------------------------|------------------------------------------------------------------|-----------------------------|-------------------------|---------------|---------------------------|-------------------------|--------------|--| | Q1 | NPN, | 2N5977 | 2N5979 | 2N6121 | 2N6122 | 2N6290 | 15 | | | Q2 | PNP, | 2N5974 | 2N5976 | 2N6124 | 2N6125 | 2N6109 | 17 | | | For high | her output | current, try | higher $\beta$ power | r transistors | or complementary [ | Darlington pairs. | | | | RESIST | | | | | VALUE | | IC PIN NO | | | RDRIVE | | | | | 10Ω | | 20/16 | | | RFEEDBA | ACK | | | | (variable) 75kΩ | $(15V)/22k\Omega$ (12V) | 16 | | | Rosc | | | | | not used | | 13/14 | | | PULL | | | | | 10k $\Omega$ | | 11 | | | ٦1 | | | | | 1k $\Omega$ | | 3/4 | | | $\exists_2$ | | | | | 1kΩ | | 6/5 | | | ₹ <sub>E1</sub> | | | | | 1Ω | | 15/16 | | | ₹ <sub>E2</sub> | | | | | 1Ω | | 16/17 | | | CAPAC | ITORS | - | | | VALUE | | IC PIN NO | | | CAM | | | | | 0.1μF | | 9 | | | DET | | | | | 4.7nF | | 7/8 | | | DRIVE | | | | | 1μF | | 20/16 | | | CLINE | | | | | 1μF/600V | | AC line | | | CHPF | | | | | 4.7nF | | 2 | | | BPF | | | | | 4.7nF | | 4/5<br>13/14 | | | Cosc | | | | | 4.7nF<br>10nF | | 13/14 | | | CIMP | | 14.1 | 0 | | 6.8nF | | 10 | | | TUNE | | | 3 secondary | | 0.011F<br>0.1µF | | 1 | | | 21 | | | ecoupling<br>decoupling | | 0.1μF<br>0.1μF | | 14 | | | 0 <sub>2</sub><br>0 <sub>F0</sub> | | | tor feedback | | 47pF | | 12/13 | | | OF0<br>OF1 | | | tor feedback | | Not used | | 12/13 | | | INDUCT | FORS | | | | VALUE | | IC PIN NO | | | L <sub>BPF</sub> | | | | | 540µH R <sub>DC</sub> < 8 | Ω | 4/5 | | | Losc | | | | | 540µH R <sub>DC</sub> < 8 | | 13/14 | | | | sformer pr | imary | | | 1N turns | | AC line | | | | sformer se | | | | 1N turns | | 1/20 | | | _3 trans | sformer se | condary | | | 4N turns | | | | | L <sub>2</sub> , an | d L <sub>3</sub> are | one transform | ner — TOKO | AMERICA pa | art # 707VX-T1002 | !N) | | | | _ | rmer Manı | | | • | | | | | | 5520 W<br>Skokie,<br>Tel. (31 | merica Ind<br>/est Touhy<br>IL 60077<br>2) 677-36<br>el. (408) 9 | Avenue | | | | | | | | AIE Ma<br>A Divisi<br>701 Mu<br>Nashvill | gnetics | nitron Corpo<br>Road<br>210 | ration | | | | | | | 2950 N<br>Chicago | e Transfor<br>orthwester<br>o, IL 6061<br>67-8100 | | ny | | | | | | ### NE5050 Power Line Modem Application Board Cookbook AN1951 # HIGH-PERFORMANCE INDUSTRIAL APPLICATION In a hostile environment, the carrier frequencv and filtering scheme must be judiciously chosen. This is usually done over the frequency domain and after a thorough characterization of the environment it is designed for. The carrier frequency is then chosen to be in the range of least interference. To ensure the suppression of out-of-band signals, whether it is noise or other carrier frequencies (for a multi-carrier system, see the Multicarrier Operation section), a high Q filter with large stopband suppression is desirable. This suggests the use of multi-pole passive filters or active filters. The problem in using multi-pole passive filters is that the passive elements tend to over-attenuate the signal. The configuration shown in Figure 7 illustrates one alternative to the single-pole filter given in the normal 100kHz industrial operation. The problem presented was that certain fluorescent light bulbs added significant interference to line transmission and caused bit-error-rate problems. The light bulbs produce spectral components at 60 and 120kHz that contribute to impedance modulation effects in that range. With a carrier near 100kHz, the single-pole passive bandpass filter with its 6dB/octave roll-off did not provide sufficient stopband suppression to get around the spikes at 120kHz. The solution was to move the carrier to a higher frequency (260kHz) beyond the effect of the lights and to select a filter with a much higher Q in order to eliminate as much noise as possible in the spectrum near the carrier. The outputs of the input amplifier are Pins 3 and 6 which feed into the high-Q ceramic filters. The ones used are Toko 262Cs with a center frequency of 262kHz. These filters have a BW of greater than 8kHz and an insertion loss of 6dB. Given the center frequency and BW, the Q is approximately 32. The outputs of the ceramic filters then feed into the two-pole LC filter on the right part of the diagram. C1, L1, C4, and L2 provide the center frequency. Resistors R1, R2, R3A, R4A, R5A, R6A, R3, and R4 provide DC biasing to the middle of the supply range, 6V. Resistors R3 and R4 buffer the NE592 Differential Amplifier, and C2 and C3 AC-couple the signal to the second LC tank which is buffered by R7 and R8. The NE592 is used to amplify the signal which has been attenuated by the ceramic filter and the input resistors. The NE592 has an adjustable gain, in this case, the gain (differential) has been set to 200. (This is the middle of the gain range and should be adjusted to give the desired signal.) The output is then sent to the input of the AM detector, Pins 4 and 5. There are additional changes to be made for the high-performance application. $C_{OSC}$ and $L_{OSC}$ have been changed to 1nF and $390\mu H$ to match the change made in the bandpass filter. $C_{TUNE}$ has been changed to 1nF for the same reason. $C_{IMP}$ has been raised to 12nF to provide a suppression of impulses with duration under $450\mu s$ . The filter shown in this example should by no means be taken as the best possible example. It was only tailored for the application and environmental conditions in Signetics' laboratory. Any conventional filter with a differential input and output can be used. In most cases, the cost of external components to the user and the amount of available space on the board will be the limiting factors. # NE5050 Power Line Modem Application Board Cookbook AN1951 #### OTHER APPLICATIONS On the following pages are several applications for the NE5050 that demonstrate its flexibility. As mentioned in the disclaimer, these do not denote the maximum performance of the part, they just describe potential applications. #### **CONSUMER OPERATION** The consumer application is similar to the industrial operation outlined earlier, except that it uses a drive resistor of $50\Omega$ instead of $10\Omega$ . Use the same safety precautions, outlined under Electrical Hazards to the User. A major difference between this application and that of the industrial environment is the lack of external drive transistors for the transmitter # NE5050 Power Line Modem Application Board Cookbook AN1951 #### **SPLIT-SECONDARY OPERATION** This operation is similar to the industrial operation except that the transmitted signal is sent on a separate secondary winding. Note that the turns ratios are 10:40 for the received signal. The turns ratio for the transmitted signal back to the line is 1:10. For this application, the transmitted input is not being received back into the device, so collision detection is not used. This is to be expected since $\mathsf{TX}_{\mathsf{OUT}}$ and $\mathsf{RX}_{\mathsf{IN}}$ are transmitted and received on different secondaries. ### NE5050 Power Line Modem Application Board Cookbook AN1951 #### **WIDE-BAND OPERATION** For wide-band operation, note in Figure 10 that the bandpass filter is not utilized and the output of the input amplifier is shorted directly to the AM detector to permit all frequencies to pass through. Also note the absence of any transformer coils. The receive input and the transmit output are just AC-coupled to their respective sources and destinations. The external-carrier oscillator input is AC-coupled directly to Pin 13 to the LC tank input. It goes through a $50\Omega$ resistor to Pin 14. Pin 12 has a capacitor to ground to prevent the Colpitts oscillator from building up oscillations itself. This application is ideal for testing the frequency response of the receiver and transmitter. For single frequencies, the $50\Omega$ resistor between Pin 13 and Pin 14 can be replaced with a tuned LC tank circuit. #### **MULTICARRIER OPERATION** This application enables use of multiple points on the network without interference from adjacent transceivers using the same medium. Set up the boards as in the consum- er or industrial applications, but use different values for the carrier frequency and the bandpass filter. It is suggested that each carrier be separated as much as possible over the working range of the NE5050. The frequencies should not be multiple integers of each other. This ensures that any harmonics will be suppressed far enough not to interfere with other carriers in the spectrum of operation. In this type of application, the stopband suppression of the bandpass filters plays a large role in the efficiency of carrier transmission, so active filters should be considered. ### NE5050 Power Line Modem Application Board Cookbook AN1951 # GENERAL ELECTRIC'S HOMENET OPERATION<sup>1</sup> HOMENET is a software package copyrighted by General Electric Company for the purposes of power line and twisted-pair communication in a residential environment. The software package is called the HOMENET Link Layer and is compatible with the X-10 Home Control System manufactured by BSR and GE. A working diagram is shown in Figure 12. Technical highlights are as follows: - The receiver is disabled while in the transmit mode. This is done by having the transmit input drive a NPN transistor. When turned on, it discharges the impulse capacitor and pulls the comparator output Low (Pin 10). The flip-flop cannot change state. When the data is low, the oscillator is suppressed and no carrier is detected. - 2. HOMENET wants the signal inverted and with an open collector so the user can pick the logic voltage for the receive output (typically +5V). 3. In order to prevent the receive output from going into the standby mode (typically 4 seconds after a TX<sub>IN</sub> 1-to-0 transition, the RX<sub>OUT</sub> pin will drift High), the AM rejection pin is externally biased to 2.2V DC with the resistors shown to prevent the comparator from triggering. #### NOTE: HOMENET is a trademark of the General Electric Corporation. The HOMENET Link Layer is available as a software package with the Commodore 64 Personal Computer. Current version number available by contacting: The Industry Standards Staff, General Electric Corporation, Fairfield, CT 06431. #### TWISTED-PAIR APPLICATIONS Data transmission over twisted-pair cable enables much higher data rates because the media is usually free of the noise and impedance modulation problems of the power line. Transmission over longer distances is also possible. Many of the same reasons can be applied to coaxial cable. The NE5050 provides an easy interface for twisted-pair operation. Figure 13 shows the characteristics of the cable used. Four rolls of cable were used. Each roll had over a kilometer of cable which was linked together to create about 15,000 feet of media. The operation is straightforward and is shown in the schematic in Figure 14. This version has no external drive transistors and has no drive resistor. The receive input comes directly from the end of the secondary (no tuning capacitor); the tap is left unconnected. The other end of the secondary is biased to the power supply. The transformer made by AIE Magnetics connects itself to the twisted-pair wire. The center tap is grounded to the shield of the cable. Only a single-pole filter is used. The AIE transformer was chosen because it enabled the high transmission rates. ### NE5050 Power Line Modem Application Board Cookbook AN1951 Faster transmission is possible if the cable lengths are shortened. As a rule of thumb, shortening the cable enables a doubling of the transmission rates provided it doesn't exceed the part's (or the transformer's broadband limitations. Remember, when changing the data rate, C<sub>AM</sub> has to be adjusted accordingly. Because of the less noisy environment, high-voltage transients are absent and C<sub>IMP</sub> plays less of a role in maintaining a lower bit-error-rate. It will, however, keep the rate-limiting effect outlined earlier. An additional case was performed in the lab incorporating the following changes: - Pin 2 has a 10μF capacitor in series with a 2.2kΩ resistor. The resistor was added to reduce the ringing effects on the RX<sub>IN</sub>, Pin 20, due to the response of components at higher data rates and higher carrier frequencies. The components will cause the parts to ring. (The transformer is a potential source. The IC will not ring unaided.) - 2. R1 = R2 = $1k\Omega$ , $C_{BPF} = C_{OSC} = 470pF$ , $L_{BPF} = L_{OSC} = 390\mu H$ - C<sub>DET</sub> = 68pF - 4. C<sub>AM</sub> = 1.5nF - 5. C<sub>IMP</sub> = 12pF - Connect a 10Ω resistor between the ends of the primary of the transformer (AIE Magnetics 318-0733). This resistor shunts the two twisted wires. Performance under these changes resulted in a 100kbits/sec data rate over 3,000 feet of shielded twisted-pair wire using a carrier frequency of 370kHz. # NE5080 High-Speed FSK Modem Transmitter **Preliminary Specification** #### **Linear Products** #### DESCRIPTION The NE5080 is the transmitter chip, of a two-chip set, designed to be the heart of an FSK modem. (The NE5081 is the receiver chip.) The chips are compatible with the IEEE 802.4 standard for a "Single-Channel Phase-Continuous-FSK Bus." The specifications shown in this data sheet are those guaranteed when the transmitter is tuned for the frequencies given in the 802 standard. However, both the NE5080 and the NE5081 may be used at other frequencies. The ratio of logic high to logic low frequencies remains fixed at 1.67 to 1.00 at any center frequency. #### **FEATURES** - Meets IEEE 802.4 standard - Data rates to several Megabaud - Half- or full-duplex operation - Jabber function on-chip #### **APPLICATIONS** - Local Area Networks - Point-to-point communications - Factory automation - Process control - Office automation #### PIN CONFIGURATION #### **ORDERING CODE** | DESCRIPTION | TEMPERATURE<br>RANGE | ORDER CODE | |--------------------|----------------------|------------| | 16-Pin Plastic DIP | 0°C to +70°C | NE5080N | #### **BLOCK DIAGRAM** # High-Speed FSK Modem Transmitter NE5080 #### **GENERAL DESCRIPTION** The NE5080 is designed to transmit high frequency asynchronous data on coaxial cable, at rates from DC to 2M baud (see Note 1). The chip accepts serial data and transmit it as a periodic signal whose frequency depends on whether the data is high or low. The device is meant to operate at a frequency of 6.25MHz for a logic high and 3.75MHz for a logic low (see Note 2). The frequency is set up by external trimming components; however, the ratio of the high and low frequencies is set internally and cannot be altered. The FSK output can be turned off by use of the transmit gate pin. When turned off, the transmitter has a high output impedance and the oscillator is disabled. The length of time a transmitter can transmit can be controlled by the use of the Jabber control pin (see description of Jabber Control Pin). #### Jabber Control Pin During the time the transmitter is transmitting, this pin sources a current. This current can be used to set the maximum time that the transmitter can be on. There are three options that can be used: - Use the current to charge a capacitor. When the voltage across the cap gets to approximately 1.4V, the transmitter will turn off. A logic low applied to Pin 3 will reset the Jabber function; an open collector output should be used for this purpose. A logic high applied to the pin will disable the transmitter. - Use to externally sense the current and have external circuitry to control the length of time the transmitter is on. - The pin can be tied to ground and is then not active. Transmission is then controlled solely by the signal at the transmit gate pin. #### Jabber Flag Pin This pin will go to a logic high when the Jabber Control pin is used to shut off the transmitter. It will latch and can be reset by applying a logic low to the Jabber Control pin. #### NOTES - The NE5080 is capable of transmitting up to 1M baud of differential Manchester code at a center frequency of 5MHz. - Although the chip is designed to meet the requirements of IEEE standard 802.4 (Token-Passing Single-Channel Phase-Continuous-FSK Bus), it can be used at other frequencies. See "Determining Component Values." #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-----------------------------------------|-------------------------------------|--------------------------|------| | V <sub>CC1</sub><br>V <sub>CC2</sub> | Supply voltage | +6 | ٧ | | V <sub>IN</sub> | Input voltage range (Data, Gate) | -0.3 to +V <sub>CC</sub> | ٧ | | $P_D$ | Power dissipation | 800 | mW | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>J</sub> Max junction temperature | | + 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead temperature (soldering, 10sec) | 300 | °C | #### **NE5080 PIN FUNCTION** | PIN | FUNCTION | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OSC 1: one end of the external capacitor used to set the carrier frequency | | 2 | Jabber Flag: this pin goes to a logic high if the transmitter attempts to transmit for a longer time than allowed by the Jabber control function | | 3 | Jabber Control: used to control transmit time. See note on Jabber function | | 4 | V <sub>CC1</sub> : voltage supply | | 5 | Transmit Gate: a logic flow on this pin will enable the transmitter; a logic high will disable it | | 6 | Transmitter FSK Output | | 7 | Cable Ground: the shield of the coax cable should be connected to this pin and to Pin 11 | | 8 | V <sub>CC2</sub> : Connect to Pin 4 close to device | | 9 | No Connection | | 10 | No Connection | | 11 | Ground 2: connect to Analog ground close to device | | 12 | OSC 3: a variable resistor between this point and ground is used to set the carrier frequencies | | 13 | Ground 1: connect to Analog close to device | | 14 | Data Input | | 15 | Regulator Bypass: a bypass capacitor between this pin and $V_{\rm CC1}$ is required for the internal voltage regulator function | | 16 | OSC 2: one end of a capacitor that is between Pin 1 and Pin 16 and is used to set the carrier frequency | Linear Products Preliminary Specification # High-Speed FSK Modem Transmitter NE5080 ### DC ELECTRICAL CHARACTERISTICS $V_{CC_{1,2}} = 4.75 - 5.25V$ , $T_A = 0$ °C to +70°C. | | | LIMITS | | | | | | |----------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|------|------|-------------------|--------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | f <sub>1</sub> Output frequency (Logic high) | | Data input ≥ 2.0V (See Note 1) | 6.17 | 6.25 | 6.33 | MHz | | | f <sub>0</sub> | Output frequency (Logic low) | Data input ≤ 0.8V (See Note 1) | 3.67 | 3.75 | 3.83 | MHz | | | Vo | Output amplitude | Data input $\geq$ 2.0V or $\leq$ 0.8V<br>Output Load = $37.5\Omega$ | | | 1.0 | V <sub>RMS</sub> | | | R <sub>OFF</sub> | Output impedance (gated off) | Transmit gate ≥ 2.0V | 100 | | | kΩ | | | R <sub>ON</sub> | Output impedance (gated on) | Transmit gate ≤ 0.8V | | | 37.5 | Ω | | | Co | Output capacitance | Transmit gate ≥2.0V or ≤0.8V | | | 10 | pF | | | V <sub>F</sub> | Feedthrough | Transmit gate ≥ 2.0V<br>2.0MHz sq. wave (TTL levels) input | | | | mV <sub>RMS</sub> | | | IJ | Jabber current | Transmit gate ≤ 0.8V<br>Input ≥ 2.0V or ≤ 0.8V | | 1.25 | | μΑ | | | Icc | Supply current | V <sub>CC1</sub> connected to V <sub>CC2</sub> | | 75 | 100 | mA | | | Logic levels | | | | | | | | | VIH<br>VIL<br>IIH<br>IIL | Data Input Logic high Logic low Input current Input current | Input high voltage Input low voltage $V_{IN} = 2.4V$ $V_{IN} = 0.4V$ | 2.0 | | 0.8<br>40<br>-1.6 | V<br>V<br>μA<br>mA | | | VIH<br>VIL<br>IIH | Transmit gate Logic high Logic low Input current Input current | Input high voltage<br>Input low voltage<br>VG = 2.4V<br>VG = 0.4V | 2.0 | | 0.8<br>40<br>–1.6 | V<br>V<br>μA<br>mA | | | V <sub>OH</sub><br>V <sub>OL</sub> | Jabber flag<br>Logic high<br>Logic low | I <sub>OH</sub> = -400μA<br>I <sub>OL</sub> = 4.0mA | | | 0.4 | V | | | V <sub>IH</sub><br>V <sub>IL</sub> | Jabber control<br>Logic high<br>Logic low | Input high voltage<br>Input low voltage | 2.0 | | 0.8 | V | | #### NOTE: #### AC ELECTRICAL CHARACTERISTICS | SYMBOL | | | | | | LIMITS | | | |----------------|----------------------------------------------|------------------------|-----------------|-----------------|-----|--------|-----|------| | | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>S</sub> | Setup time | Data in | Gate on | Figure 1 | 2 | 0.1 | | μs | | t <sub>A</sub> | Delay time | Output freq.<br>change | Data transition | Figure 2 | | | 150 | ns | | t <sub>B</sub> | Delay time | Output<br>disabled | Gate off | Figure 3 | | 0.4 | 2 | μs | | t <sub>C</sub> | Delay time | Output<br>disabled | Jabber control | Figure 4 | | | 100 | ns | | t <sub>D</sub> | Delay time | Jabber flag | Jabber control | Figure 5 | | | 100 | ns | | | Jabber control reset Pulse width (Logic low) | | | | 100 | | | ns | <sup>1.</sup> Tuned per instructions in Applications section. # High-Speed FSK Modem Transmitter # **NE5080** #### **TIMING DIAGRAMS** # NE5081 High-Speed FSK Modem Receiver Preliminary Specification #### **Linear Products** #### DESCRIPTION The NE5081 is the receiver chip of a two-chip set designed to operate as an FSK modem (the NE5080 is the transmitter chip). The chips are compatible with the IEEE 802.4 standard for a "Single-Channel Phase-Continuous-FSK Bus." The specifications given in this data sheet are those guaranteed when the receiver is tuned to the frequencies in the 802 standard. However, the receiver will work at other frequencies. #### **FEATURES** - Meets IEEE 802.4 standard - Data rates to several Megabaud - Half- or full-duplex operation - Low bit rate error (10<sup>-12</sup> typical) #### **APPLICATIONS** - Local Area Networks - Point-to-point communications - Factory automation - Process control - Office automation #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic DIP | 0 to +70°C | NE5081N | #### PIN CONFIGURATION #### **BLOCK DIAGRAM** # High-Speed FSK Modem Receiver NE5081 #### ABSOLUTE MAXIMUM RATINGS $T_A = 25$ °C | SYMBOL | PARAMETER | RATING | UNIT | |--------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------|------| | V <sub>CC1</sub><br>V <sub>CC2</sub> | Supply voltage | +6 | ٧ | | V <sub>IN</sub> | Input voltage range | -0.3 to<br>+V <sub>CC</sub> | ٧ | | I <sub>DO</sub> | Output (Data, Level detect) Max sink current | 20 | mA | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C, (still-air) <sup>1</sup><br>N package | 1690 | mW | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 sec. max) | 300 | °C | | | Max differential voltage between analog and digital grounds | 100 | mV | #### NOTE: N package at 13.5mW/°C. **DC ELECTRICAL CHARACTERISTICS** $V_{CC1,\ 2} = 4.75 - 5.25V$ . External LC circuit tuned to 5MHz. Input level detect set at $16mV_{RMS}$ , $T_A = 0$ °C +70 °C. | 0.44001 | DADAMETED | | | | | | |-------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|------------------|-------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | f <sub>0</sub> | Logic Low Frequency | External LC tuned to 5MHz | 3.67 | 3.75 | 3.83 | MHz | | f <sub>1</sub> | Logic High Frequency | External LC tuned to 5MHz | 6.17 | 6.25 | 6.33 | MHz | | IN <sub>DL</sub> | Minimum Input Detect Level | Minimum input level that is detected as carrier (See Note 2 in General Description) | 5 | | 50 | mV <sub>RMS</sub> | | V <sub>OL</sub><br>V <sub>OH</sub><br>V <sub>OH</sub> | Logic Levels:<br>Data Output<br>Data Output<br>Data Output | $I_{OL} = 4.0$ mA $V_{IN} > 16$ m $V_{RMS}$ Freq = $f_0$<br>$I_{OH} = -400$ $\mu$ A $V_{IN} > 16$ m $V_{RMS}$ Freq = $f_1$<br>$I_{OH} = -400$ $\mu$ A $V_{IN} < 5$ m $V_{RMS}$ Freq = $f_0$ | 2.4<br>2.4 | | 0.4 | V<br>V | | V <sub>OL</sub><br>V <sub>OH</sub> | Input Detect Flag | $I_{OL} = 4.0$ mA $V_{IN} = 0$ V $_{RMS}$<br>$I_{OH} = -400$ $\mu$ A $V_{IN} > 16$ mV | 2.4 | | 0.4 | V<br>V | | Icc | Supply Current | $V_{CC}$ = 5.25V ( $V_{CC1}$ connected to $V_{CC2}$ )<br>$V_{IN}$ = 1.0 $V_{RMS}$ Freq = $f_1$ or $f_0$ | | | 50 | mA | | BER | Bit Error Rate | Input Signal > 16mV <sub>RMS</sub> maximum in-band noise = 1.6mV <sub>RMS</sub> | | 10 <sup>-12</sup> | 10 <sup>-9</sup> | | <sup>1.</sup> Derate above 25°C as follows: #### High-Speed FSK Modem Receiver NE5081 #### **AC ELECTRICAL CHARACTERISTICS** | SYMBOL | PARAMETER | | FROM | TEST | | LIMIT | | | |----------------|----------------|----------------------------|-------------------|------------|-----|-------|-----|------| | | | то | | CONDITIONS | Min | Тур | Max | UNIT | | t <sub>B</sub> | Delay Time | Input Level<br>Detect Flag | Input On | Figure 1 | | 0.05 | 1 | μs | | t <sub>C</sub> | Delay Time | Input Level<br>Detect Flag | Input Off | Figure 1 | 0.5 | 1.5 | 2.5 | μs | | t <sub>D</sub> | Delay Time | Output<br>Enabled | Input On | Figure 2 | | | 2 | μs | | t <sub>E</sub> | Delay Time | Output<br>Disabled | Input Off | Figure 2 | 0.5 | 1.5 | 2.5 | μs | | | Required Delay | Carrier<br>Turn Off | Valid Data<br>End | | 2 | | | μs | #### **GENERAL DESCRIPTION** The NE5081 will accept an FSK-encoded signal and provide the demodulated digital data at the output. It is optimized to work at frequencies specified in IEEE 802.4 — To-ken-Passing Single-Channel Phase-Continuous-FSK Bus — (i.e., 3.75MHz and 6.25MHz). However, it will work at other frequencies. 1 Its normal acceptable input signal level range is from 16mV $_{RMS}$ to 1V $_{RMS}$ . This can be adjusted. $^3$ The receiver will yield an undetected "Bit Error Rate" of $10^{-9}$ or lower when receiving signals with a 20dB signal-to-noise ratio. It has a maximum output Jitter of $\pm$ 40ns. NOTES: - 1. The receiver can be tuned to accept different frequencies by adjustment of the LC circuit shown in Figure 7. However, the external components have been optimized for 3.75MHz and 6.25MHz. See "Determining Component Values" for use at other frequencies. - 2. Input Level Detect This is a method of turning off the output of the receiver when the input signal falls below an acceptable level. This level is adjustable within the range given in the electrical specification section. The purpose of this function is to minimize the effect of noise on receiver performance and to indicate when there is an acceptable signal present at the input. All specifications given in this data sheet are with the input level detection set at 16mV<sub>RMS</sub>. 3. Jitter (Definition) This is a measure of the ability of the receiver to accurately reproduce the timing of its FSK-coded digital input. The spec indicates the error band in the timing of a logic level change. #### **NE5081 PIN FUNCTION** | PIN | FUNCTION | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>CC1</sub> : Should be connected to the 5V supply and Pin 9 | | 2 | CT: One end of an external capacitor that is used to tune the receiver | | 3 | LT: One end of an indicator that is used to tune the receiver | | 4 | MT: The junction of the capacitor and inductor used for tuning the receiver | | 5 | F2 \ | | 6 | F1 Pins 5, 6, 7, 8 are used for a low-pass filter to remove carrier | | 7 | F3 harmonics from the data output | | 8 | F4 ) | | 9 | V <sub>CC2</sub> : Connect to Pin 1 (see Pin 1 function) close to the device | | 10 | Input Level Flag: This pin is used to indicate when there is a signal at the input that is greater than the level set by the input level detection circuitry. A logic high indicates an input greater than the set level | | 11 | Data Output: Supplies T <sup>2</sup> L level data that corresponds to the FSK input received | | 12 | Digital Ground: Should be connected to digital ground | | 13 and | Input Level Detect: These pins are used to set the level of input | | 14 | signal that the device will accept as valid | | 15 | Input Detection Timing: An external capacitor between this pin and ground is used to determine the time from carrier turn-off to output disable | | 16 | Input Detection Timing: Same as Pin 15, except that a resistor goes | | | between this pin and ground. The values of the C and R depend<br>on the carrier frequency. The values given in this data sheet are<br>for a 5MHz carrier center frequency | | 17 | Analog Ground: Connect to analog ground close to the device | | 18 | Input Bypass: A capacitor between this pin and ground is used to | | | bypass the input bias circuitry | | 19 | Input: The FSK signal from the cable goes to this pin | | 20 | No Connection | # High-Speed FSK Modem Receiver NE5081 #### **TIMING DIAGRAMS** # AN195 Applications Using the NE5080, NE5081 Application Note #### **Linear Products** #### **APPLICATIONS** Figure 1 shows a block diagram of the NE5080 and NE5081 in a simple point-to-point communications scheme. Pin 5 of the NE5080 is grounded to permanently enable transmission; grounding Pin 3 disables the labber function. An example of a communications system block diagram using the NE5080 and the NE5081 (as in a modem) is shown in Figure 2. The jabber function is active in this system. The NE5080 Jabber Flag (Pin 2) goes high when the capacitor at Pin 3 of the NE5080 charges to about 1.4V. This fault condition will interrupt the Transmission Controller, which will cease transmitting and write to the proper address for the decoder to put out a signal to discharge the capacitor. The Controller will then pass the token to the next node. The transmission medium can be anything from a twisted pair to a fiber optic link. The NE5081 receives the FSK signal and converts it to a digital data stream corresponding to the data sent by the NE5080. Pin 10 of the NE5081 goes high when the signal at its input is above the threshold set by the potentiometer between Pins 13 and 14 of the NE5081. #### Applications Using the NE5080, NE5081 **AN195** # DC-to-2 Megabaud Modem Using the NE5080 and NE5081 The NE5080 and NE5081 are designed to be used together as an asynchronous modem. They employ FSK modulation at high carrier frequencies, plus filtering to reject EMI and RFI noise that is frequently encountered in industrial and commercial environments. Figures 4 and 5 show full- and half-duplex modems. The carrier frequency is externally adjustable and can range from 50kHz to over 20MHz. The modem can be used in a number of ways: - Multidrop party line of data transmitting and receiving devices (local area networks). - 2. Point-to-point operation connecting just two transmitting/receiving devices. - Either of the above operated on one cable in the half-duplex mode. 4. Either 1 or 2 above operated on two cables in the full-duplex mode. The 30dB dynamic range of modems built using the NE5080 and NE5081 makes it possible to attach them at any point on the cable without any gain adjustment. There is no problem with proximity to other similar modems. The distance that can be driven varies with the type of cables used, the number of modems attached to the cable, and the carrier frequency. Typical operation can be 100 modems randomly spaced on up to 2000 meters of RG-11 (foam) cable with a center frequency of 5MHz. In point-to-point operation, one can drive further. Table 1 gives obtainable distances when different carrier frequencies and cables are used. Table 1. Transmission Distance for a Single Receiver as a Function of Center Frequency and Cable Type | CARRIER | MAXIMUM | CABLE | | | | | | | |-----------|--------------|---------|--------------|----------|----------|--|--|--| | FREQUENCY | DATA RATE | RG-59 | RG-11 (Foam) | T4412J | T4750J | | | | | 1MHz | 0.5 Megabaud | 6000 Ft | 21000 Ft | 33000 Ft | 50000 Ft | | | | | 3MHz | 1.0 Megabaud | 5000 Ft | 12000 Ft | 20000 Ft | 32000 Ft | | | | | 5MHz | 2.0 Megabaud | 4200 Ft | 9500 Ft | 15000 Ft | 25000 Ft | | | | # Applications Using the NE5080, NE5081 #### **AN195** Linear Products Application Note #### Applications Using the NE5080, NE5081 #### AN195 Figure 6. NE5081 Data Output When Correctly Tuned to Incoming 5MHz Carrier Figure 9. Correct Adjustment of Input Level Detection Timing Figure 7. NE5081 Data Output When Tuned Just Below 5MHz Carrier Figure 10. 'Eye' Pattern at NE5081 Pin 8 # FSK MODEM SETUP PROCEDURES To set up the modem per IE To set up the modem per IEEE 802.4 specifications, the following sequence should be followed at 25 $\pm$ 2°C ambient. #### TRANSMITTER SETUP: - 1. Ground Jabber Control (Pin 3) and the transmit gate (Pin 5) of the NE5080. - Turn on the power and allow the circuit to warm up for 3 minutes. - Hold the Data Input (Pin 14) of the NE5080 at a logic high. - Measure the frequency at the FSK output of the transmitter (cable should be properly terminated) and adjust R2 for a frequency reading of 6.250MHz ± 5kHz. - Apply a logic low to the Data Input and check the output frequency. If the reading is not 3.750MHz ± 40kHz, readjust R1 until the high frequency is 6.250MHz ± 25kHz and the low frequency is 3.750MHz ± 40kHz. Transmitter setup is now complete. #### RECEIVER SETUP: - Set Detection Timing pot R5 and Input Level Detect pot R4 at the NE5081 to mid range - 7. Apply a 5.000MHz $1V_{P.P}$ sine wave to the receiver FSK Input. - Attach an oscilloscope probe to the Data Output pin of the NE5081 and adjust L1 or C7 (whichever is adjustable) until the output state alternates between high and low levels. Figure 7 and 8 indicate examples of improper tuning. - 9. Set the generator to 3.750MHz, $35mV_{P-P}$ . - Adjust Input Level Detect pot R4 until the Data Output pin is alternating between high and low levels. - Increase the generator output to 45mV<sub>P-P</sub> and verify that the data output is low. - Decrease the generator output to 25mV<sub>P-P</sub> and verify that the data output is high. - 13. Apply a 100kHz 1V<sub>P-P</sub> signal to the FSK Input and connect a scope probe to the ₄Input Level Flag and another probe to the FSK Input. Adjust Detection Timing pot R5 so that the delay from the time the FSK Input signal goes through 0 volts on the Positive to negative transition, to the time when the Input Level Flag goes from high to low, is between 0.5 and 2.5 μs. See Figure 9. - 14. For final adjustment to the tuning of L1/ C7 use an adjusted transmitter to transmit pseudo random data and tune the receiver L1/C7 tank circuit for minimum jitter and symmetrical eye pattern observed on the receiver Pin 8 (see Figure 10) This concludes the receiver setup procedure. # DETERMINING COMPONENT VALUES Power supply pins of both devices should be bypassed with high quality $0.1\mu\mathrm{F}$ capacitors close to the devices. Additionally, the NE5081 V<sub>CC2</sub> (Pin 9) should be well-decoupled from the power supply by a small inductor (about $10\mu\mathrm{H}$ ) and another $0.1\mu\mathrm{F}$ capacitor as the NE5081 exhibits large changes in power supply current during switching. The coupling capacitors C4 and C13 are needed to maintain input bias when a low DC impedance line is connected to the FSK input. Too small a value for these capacitors could result in excessive signal attenuation. If these capacitors are too large, the receiver Input Level Flag may remain high for an excessive amount of time after the input signal is removed. Each transmitter and each receiver should have its own coupling capacitor. This is necessary to prevent any DC terminations from altering biases. The external resistance at the NE5080 Pin 12 should always be about $2.4 \mathrm{k}\Omega$ , with some adjustment allowable to compensate for the tolerance of C1 and slight differences between individual ICs. OP06600S Figure 8. NE5081 Data Output Tuned Just Above 5MHz Carrier C11 and R5 are the Carrier Detect timing components and determine how long after the FSK input signal is discontinued before the Input Level Flag goes low. R5 should not exceed 5k $\Omega$ . With C11 set at 56pF, a 5k $\Omega$ R5 will allow Carrier Detect Timing adjustment to 2 $\mu$ s. R5 can be a fixed resistor if this timing is not critical (perhaps because of the use of an "end of data" signal). This delay is required to allow the signal to propagate through the receiver. Carrier Detect Timing should be adjusted for different center frequencies by choosing C11 according to the relationship: $$C11 = \frac{1}{3572 \text{ f}_{C}}$$ The Input Level Detect function can be disabled and the receiver be made to hold the Carrier Detect Flag high by removing R5 and C11 and tying Pins 15 and 16 together and pulling them up to V<sub>CC</sub> with a 10κΩ resistor. If the Jabber function is not to be used, Jabber control Pin 3 of NE5080 should be grounded. If the Jabber function is to be used, a capacitor, C2, should be connected between Pin 3 and ground. The value of this capacitor is determined as indicated below: $$C2 = (0.95 \times 10^{-6})t$$ where t is the maximum allowable transmit time in seconds. The resistance R1, together with capacitor C1, set the transmit frequencies. The logic high frequency is fixed at about 1.67 times the logic low frequency, meaning that the logic low frequency is 0.75 times the center frequency f<sub>C</sub>, and the logic high frequency is 1.25 times the center frequency. Note that this center frequency is never transmitted in normal operation and is sometimes referred to as the "carrier frequency." C1 is chosen by the relationship for $f_C$ at or below 7MHz: $$C1 = \frac{6.5 \times 10^4}{f_C}$$ Above 7MHz center frequency, this capacitor is found by modifying this equation to: $$C1 = \frac{5.5 \times 10^{-4}}{f_C}$$ To get the characteristics that are needed for proper operation of the NE5081, it is important to keep the proper relationship between L1 and C7: $$C7 = \frac{1}{7885 \text{ f}_{C}}$$ $$L1 = \frac{200}{f_C}$$ Capacitor values of the filter are dependent upon operating frequencies to maintain proper characteristics: $$C8 = \frac{9.0 \times 10^{-5}}{f_{C}}$$ $$C9 = \frac{4.1 \times 10^{-4}}{f_{C}}$$ $$C10 = \frac{1.2 \times 10^{-3}}{f_{C}}$$ $$C12 = \frac{5 \times 10^{-4}}{f_{C}}$$ Coupling capacitor values also depend upon center frequency: C4 = C13 = $$\frac{2.5 \times 10^{-2}}{f_C}$$ In all of the above equations, capacitances are in Farads, inductances in Henrys, and frequencies in Hertz. #### SOME COMMON BAUD RATES Although intended to be used with a center frequency of 5MHz, the NE5080 and NE5081 can be used at other center frequencies. Table 2 gives minimum center frequency (f<sub>C</sub>) for some common baud rates, together with external component values for those center frequencies. Note that it is not recommended that these devices be operated at center frequencies below 50KHz. # USING THE NE5080/NE5081 WITH A FIBER-OPTIC LINK The NE5080/NE5081 chip set is highly suitable for use in low cost fiber-optic links. There are many advantages to fiber links over openwire or coaxial cable links. These advantages include: - 1. Cost savings in conductor weight and - 2. Immunity to EMI/RFI. - 3. Low crosstalk. - High communications security; cannot be tapped by electromagnetic induction or surface conduction. - Fiber-optic cable does not radiate electromagnetic energy nor disturb other communications media. - Extremely wide bandwidth (high channel per conductor density). - 7. Low attenuation. - No ground loops or shifts caused by common grounds. - Complete electrical isolation between transmitter and receiver. - Cable breaks cause no shorts, making this technology useful in hazardous environments, e.g., explosive chemical facilities. - No damage to equipment is expected due to current surges on adjacent lines. - Fiber cable does not act as an antenna to pick up high electromagnetic pulses such as those caused by electrical storms. - 13. Low BER (Bit Error Rate). The circuit of Figure 11 shows a simplex fiber link between the NE5080 transmitter and the NE5081 receiver. The components shown are for a center frequency of 5MHz, although this frequency can be increased to 20MHz with proper selection of external component values. The NE5539 has a 350MHz unity gain bandwidth which may limit maximum operating frequencies in some systems. Since the NE5081 can adequately accept signals below 10mV at 5MHz carrier, the gain stage (within the dashed lines of Figure 11) may be eliminated if the attenuation in the link is low. If the gain stage is used, be mindful of the bandwidth trade-off at higher gains. Refer to the NE5539 data sheet for details. The transmitter and receiver are set up as described under FSK Modem Setup Procedure. #### LAYOUT PRECAUTIONS As is the case with any components using high frequencies, good layout practice is essential; poor layout can adversely affect performance. All lead lengths should be as short as is practical for all lines which carry RF, including the tuning capacitor and resistors (C1, R1, R2) of the NE5080. Lead length is especially critical with C1, which should be mounted as close to the NE5080 as is possible. A printed circuit board with a good ground plane, both top and bottom, is also recommended (wire-wrap is NOT recommended). The ground plane should extend below tuning capacitor C1 on both top and bottom of the board, with no other trace coming between the leads of this capacitor. Because of the high speed switching, Pin 9 ( $V_{CC2}$ ) of the NE5081 can exhibit a large current swing, causing vertical output jitter which may be eliminated by decoupling Pin 9 with a small ( $10\mu$ H) RF choke and a $0.05\mu$ F capacitor. See Figure 12 for an example of a working layout. # Applications Using the NE5080, NE5081 AN195 Table 2. Recommended Minimum Center Frequency and Component Values for Various Baud Rates | BAUD<br>RATE<br>(kBaud) | f <sub>C</sub><br>(kHz) | C1 | L1 | C4<br>C13 | <b>C</b> 7 | C8 | C9 | 040 | 044 | C12 | |-------------------------|-------------------------|-------|---------------|-----------|------------|-------|-------|-------|-------|-------| | | | | | | | | | C10 | C11 | | | 9.6 | 50 | 13nF | 4mH | 0.50μF | 2.4nF | 1.8nF | 8.2nF | 24nF | 5.6nF | 10nF | | 19.2 | 50 | 13nF | 4mH | 0.50μF | 2.4nF | 1.8nF | 8.2nF | 24nF | 5.6nF | 10nF | | 38.4 | 100 | 6.8nF | 2mH | 0.27μF | 1.3nF | 0.9nF | 3.9nF | 12nF | 2.7nF | 5nF | | 50.1 | 125 | 5.1nF | 1.6mH | 0.20μF | 1.0nF | 750nF | 3.3nF | 10nF | 2.2nF | 3.9nF | | 64.0 | 160 | 3.9nF | 1.3mH | 0.15μF | 800pF | 560pF | 2.5nF | 7.5nF | 1.8nF | 3nF | | 128 | 320 | 2nF | 625μH | 0.075μF | 390pF | 270pF | 1.3nF | 3.9nF | 860pF | 1.6nF | | 256 | 640 | 1nF | 312μH | 0.039μF | 200pF | 150pF | 640pF | 1.8nF | 430pF | 750pF | | 512 | 1250 | 510pF | 160µH | 0.02μF | 100pF | 75pF | 330pF | 1.0nF | 220pF | 390pF | | 1500 | 3750 | 180pF | 53μH | 6.8nF | 33pF | 25pF | 110pF | 330pF | 75pF | 130pF | | 1544 | 4000 | 160pF | 50μH | 6.8nF | 33pF | 22pF | 100pF | 300pF | 68pF | 125pF | | 2000 | 5k | 130pF | 40μH | 5.0nF | 25pF | 18pF | 82pF | 240pF | 56pF | 100pF | | 8000 | 20k | 33pF | 10 <i>μ</i> H | 1.2nF | 6pF | 5pF | 20pF | 62pF | 15pF | 25pF | ## Applications Using the NE5080, NE5081 #### AN195 # AN1950 Application of NE5080 and NE5081 With Frequency Deviation Reduction #### **Linear Products** Author: Prasanna M. Shah #### INTRODUCTION Application note AN195 discusses numerous applications of NE5080 and NE5081 in point-to-point, half-duplex and full-duplex communi- cations using coaxial, twisted-wire pair, and fiber optic cables. It also discusses several aspects about tuning the transmitter and receiver at various center frequencies and board layout precautions. In this application Application Note note, the transmitter and receiver chips themselves are discussed. Following the brief circuit description, a few novel application ideas are discussed. #### **TRAISMITTER** The block diagram of the transmitter NE5080 is shown in Figure 1. The transmitter is composed of the following six major building blocks: a TTL input buffer and switch driver, a current controller oscillator, a triangle-to-sine wave converter, a 3-state output buffer, and transmission gating and jabber control circuitry. It also has an on-chip voltage regulator that provides current and voltage references to the various building blocks of the circuit. The transmitter center frequency can be adjusted by selecting the values of the tuning capacitor, C<sub>0</sub>. The switch driver circuitry switches the current sources I in and out of Pins 1 and 16. This effectively changes the total average charging and discharging cur- rent into $C_{\rm O}$ from 1.5I to 2.5I, which causes the output to shift from one frequency to another. This soft switching action keeps the output phase continuous and eliminates discontinuities. The ratio of the two output frequencies is equal to the ratio of the total average current charging and discharging $C_{\rm O}$ . Since the values of the internal current sources are fixed, it produces a constant frequency ratio of 1.66. An external modification for changing this ratio through extra components is discussed later. The triangle-to-sine wave converter circuitry converts the output of the current-controlled oscillator into a sine wave with about 2% distortion. The transmission gating and jabber control circuitry controls the FSK output through the 3-state output buffer. The trans- mit gate, when held high, will inhibit the transmission by putting the output buffer into the high impedance state. It also turns off the current-controlled oscillator, thus minimizing any feedthrough to the output. The jabber control function is similar to the transmit gate, but the transmission time can be programmed through an external capacitor. There is a small current sourced to the jabber control pin, which charges up the capacitor. When the voltage on the capacitor reaches a preset threshold level, the transmission is stopped. This is a failsafe feature provided to restrict an errant transmitter or the NE5080 itself from tying up the network. In point-to-point communications, the jabber control can be disabled by connecting the jabber control pin to ground. Linear Products Application Note # Application of NE5080 and NE5081 With Frequency Deviation Reduction AN1950 #### RECEIVER The receiver block diagram shown in Figure 2 is composed of the following seven major building blocks: an input limiter, a phase shifter, an analog multiplier, a low-pass filter, a comparator, an input level detector, and a TTL output buffer. The input limiter limits the FSK input signal eliminating any amplitude variations. The L and C tank circuit of the phase shifter is tuned to resonate with the incoming carrier center frequency. A quadrature detection scheme is used to demodulate the data. The balanced analog multiplier processes the incoming signal with its phase-shifted carrier frequency and generates signals with baseband data and other higher order harmonics. The low-pass filter is a simple second-order Butterworth filter which eliminates the carrier frequency and higher-order intermodulation frequencies, and gives the baseband data which is equivalent to the signal modulated by the transmitter. The comparator makes the decision based on the output of the low-pass filter with reference to a threshold voltage. The TTL buffers provide the output data at TTL levels. The input detection level can be adjusted through the external resistor to set the threshold for-minimum input level. If the input level falls below the set threshold, the output buffers are disabled, preventing the noise from being interpreted as data. Linear Products Application Note # Application of NE5080 and NE5081 With Frequency Deviation Reduction AN1950 #### **APPLICATIONS** NE5080 AND NE5081 chip set encompasses a broad spectrum of data rates and facilitates economical modern design for various applications. The transmitter can be tuned to various center frequencies for different data rates. The wide dynamic range of the receiver and the excellent drive capability of the transmitter make it possible to drive long distances without any signal repeaters. The transmitter is not limited to transmitting on coaxial cable only; it can also drive a twisted-wire pair and optical fibers. All these salient features are discussed in greater detail in AN195. The major focus of this application note is on reducing the frequency deviation. The reduction in frequency ratio can be achieved by bringing the two frequencies fo and f1 closer together. This will reduce the overall bandwidth utilized by the modem because the main lobe in the spectrum becomes narrower. This gain in bandwidth reduction is offset by a slight increase in the probability of a bit error due to poor noise margin. As explained in the transmitter block diagram section of this application note, the frequency of the oscillator is controlled by the charging and discharging current into Co. The two oscillating frequencies can be brought close together either by lowering the higher frequency f1 or by raising the lower frequency fo. Figure 3 shows the technique for raising the lower frequency fo. When the logic input is a '1', the two diodes are reversed biased. In this situation, the capacitor is charged and discharged by the current from the internal current sources. As the logic input changes to a '0', the two diodes are forward biased. This will increase the available current from the internal current sources that are charging and discharging the capacitor CO, thus resulting in a higher frequency of oscillation than would be obtained otherwise. The value of resistor R will determine the amount of excess current available, which will affect the ratio of the higher frequency to the lower frequency (f<sub>1</sub>/f<sub>0</sub>). Figure 4 gives a graph of the deviation ratio versus the resistor value R for different values of oscillator capacitor $C_{\rm O}$ . It can be seen from the graph that the deviation ratio remains constant for a fixed value of resistor R over a wide range of capacitor values C<sub>O</sub>. It should be noted that the effective data rates will be lower when the frequency deviation is reduced. A similar scheme can also be applied to increase the frequency ratio and thereby increase the data rate, but this will be done at the cost of extra bandwidth. Using appropriate filters for the transmitters and receivers, a frequency division multiplexing (FDM) can be achieved for more efficient usage of the most expensive resource, namely the coaxial cable. # Section 6 Data Conversion # **INDEX** #### **SECTION 6 - DATA CONVERSION** | Index | | 6-1 | |-----------------------------|-------------------------------------------------------|-------| | AN100 | An Overview of Data Converters | 6-3 | | Analog-to-Digital Converter | ·s | | | Analog-to-Digital Selecto | r Guide | 6-9 | | Symbols and Definitions | for Analog-to-Digital Converters | 6-11 | | ADC0801/2/3/4/5 -1 | 8-Bit CMOS A/D Converter | 6-13 | | ADC0820 | 8-Bit CMOS A/D Converter with Track/Hold | 6-21 | | NE/SE5030 | 10-Bit High-Speed μP-Compatible A/D Converter | 6-35 | | NE5034 | 8-Bit High-Speed A/D Converter | 6-41 | | NE5036 | 6-Bit A/D Converter (Serial Output) | 6-49 | | NE5037 | 6-Bit A/D Converter (Parallel Outputs) | 6-57 | | Digital-to-Analog Converter | rs | | | Digital-to-Analog Selecto | or Guide | 6-67 | | 5 | for Digital-to-Analog Converters | 6-69 | | AN 101 | Applying the DAC08 | 6-71 | | AN105 | Digital Attenuator | 6-79 | | AM6012 | 12-Bit Multiplying D/A Converter | 6-81 | | DAC08 Series | 8-Bit High-Speed Multiplying D/A Converter | 6-93 | | AN106 | Using the DAC08 without Negative Supply | 6-105 | | MC1508-8/1408-8 | | | | 1408-7 | 8-Bit Multiplying D/A Converter | 6-107 | | MC3410/3510/3410C | 10-Bit High-Speed Multiplying D/A Converter | 6-113 | | NE/SE5018 | 8-Bit µP-Compatible D/A Converter | 6-121 | | NE/SE5019 | 8-Bit μP-Compatible D/A Converter | 6-127 | | NE5020 | 10-Bit μP-Compatible D/A Converter | 6-133 | | NE/SE5118 | 8-Bit μP-Compatible D/A Converter with Current Output | 6-141 | | NE/SE5119 | 8-Bit μP-Compatible D/A Converter with Current Output | 6-147 | | AN109 | μP-Compatible DACs | 6-153 | | NE5150/51/52 | RGB Video D/A Converter | 6-161 | | AN1081 | NE5150/51/52 Family of Video D/A Converters | 6-169 | | NE/SE5410 | 10-Bit High-Speed Multiplying D/A Converter | 6-189 | # INDEX | Comparators | | | |------------------------|---------------------------------------------------------|-------| | Comparator Selector G | uide | 6-199 | | Symbols and Definition | ns for Comparators | 6-201 | | LM111/211/311 | Voltage Comparator | 6-203 | | LM119/219/319 | Dual Voltage Comparator | 6-207 | | LM139/A/239/A/ | | | | 339/A/LM2901/ | | 0.046 | | MC3302 | Quad Voltage Comparator | 6-213 | | LM193/A/293/A/ | | | | 393/A/2903 | Low Power Dual Voltage Comparator | 6-221 | | NE/SA/SE5105/A | Precision High-Speed Comparator with Latch | 6-227 | | NE/SE521 | High-Speed Dual-Differential Comparator/Sense Amplifier | 6-235 | | NE/SE522 | High-Speed Dual-Differential Comparator/Sense Amplifier | 6-241 | | NE/SE527 | Voltage Comparator | 6-247 | | NE/SE529 | Voltage Comparator | 6-253 | | AN116 | Applications for the NE521/522/527/529 | 6-259 | | Sample and Hold | | | | Symbols and Definition | ns for Sample-and-Hold Circuits | 6-269 | | LF198/298/398 | Sample-and-Hold Amplifiers | 6-271 | | NE/SE5060 | Precision High-Speed Sample-and-Hold Amplifier | 6-277 | | NE/SE5537 | Low-Leakage Sample-and-Hold Amplifiers | 6-283 | | Position Measurement | | | | NE5520 | LVDT Signal Conditioner | 6-291 | | AN118 | Using the LVDT Signal Conditioner | | | NE/SA/SE5521 | LVDT Signal Conditioner | | | AN1181 | NE/SE5521 Simplifies Modulated Light Source Design | 9-319 | | AN1182 | Using the NE/SA/SE5521 Signal Conditioner | | | | in Multi-Faceted Applications | 6-323 | | | • • | | # AN100 An Overview of Data Converters Application Note #### **Linear Products** #### INTRODUCTION Large systems are comprised of many different subsystems, all of which must interface to complete the system. All types of circuits, including linear, digital and discrete, are often used in the subsystems. Interface circuits provide the necessary function of tying the parts of a system together. These circuits are usually not purely linear or digital but contain both types of circuit functions. For instance, sense amplifiers are designed for interface between low level memory outputs and bipolar levels, while differential comparators are designed for interface between analog systems and logic systems. In general, this section will cover such devices as data converters, comparators, sense amplifiers, line drivers/receivers, and display drivers. #### **CONVERTERS** Digital communications, digital instruments and displays have created a demand for low cost reliable converters. Key factors in this demand are: - The need to communicate with digital computers for processing and storage of analog signals. - Severe limitations encountered in reliable analog data transmission over any considerable distance. - The need for more easily readable displays. General application areas for converters include: Data processing, data transmission, graphics and displays, audio systems, control systems and arithmetic operations. #### SPECIFIC APPLICATIONS #### **Test Systems** - Transistor tester (Force I<sub>B</sub> and I<sub>C</sub>) - Resistor matching - Programmable power supplies - Programmable pulse generators - Programmable current source - Function generators (ROM drive) #### **Arithmetic Operations** Analog division by a digital word - Analog quotient of 2 digital words - Analog product of 2 digital words squaring - Addition and subtraction with analog output - Magnitude comparison of 2 digital words - Digital quotient of 2 analog variables - Arithmetic operations with words from different logic families #### **Graphics and Displays** - Polar-to-rectangular conversion - CRT character generation - Chart recorder driver - CRT display driver #### **Data Transmission** - Modem transmitter - Differential line driver - · Party line multiplexing of analog signals - Multilevel 2-wire data transmission - Secure communications (constant power dissipation) #### **Control Systems** - Reference level generator for setpoint controllers - Positive peak detector - Negative peak detector - Disc drive head positioner - Microfilm head positioner # DIGITAL WORD OUTPUT REF LS10800S NOTES: Output = Ref. $\times$ digital word Output = Ref. $\times$ $(\frac{B_1}{2} + \frac{B_2}{4} + ... + \frac{B_N}{2^N})$ Figure 1. Conversion of a Digitally Coded Signal Input Into an Analog Signal Output #### Audio Systems - Digital AVC and reverberation - Music distribution - Organ tone generator - Audio tracking A/D - Speech compression and expansion - Audio digitizing and decoding #### **DAC Building Blocks** The actual implementation of a D/A system contains four separate parts: A reference quantity; a set of binary switches to simulate binary coefficients B<sub>1</sub> . . . B<sub>N</sub>; a weighting network; and an output summing means. ## An Overview of Data Converters AN100 #### DAC PRODUCTS SUMMARY | DEVICE | BITS | ACC. | CONV. | ουτ | PUT | INT | INT. | P | PACKAG | BE . | | RATURE<br>NGE | COMMENTS | |----------|------|--------|---------------|-----|-----|-----|-------|---|--------|------|-------|---------------|-----------------------------| | | | % | (μ <b>s</b> ) | ٧ | ı | REF | LATCH | N | D | F | Com'l | MII | | | NE5150 | 4 | 0.39 | 0.01 | Х | | Х | Х | | | Х | х | | 3 × 4 Bits with RAM | | NE5151 | 4 | 0.39 | 0.01 | Х | | Х | × | | | Х | X | | 3 × 4 Bits w/o RAM | | NE5152 | 4 | 0.39 | 0.01 | Х | | Х | х | | | Х | х | | 3 × 4 Bits with RAM | | TDA8442 | 6 | 0.78 | | Х | | | х | Х | | | х | | 4 × 6 Bits I <sup>2</sup> C | | TDA8444 | 6 | 0.78 | | Х | | | х | Х | | | Х | | 8 × 6 Bits I <sup>2</sup> C | | MC1408-7 | 8 | 0.39 | 0.07 | | Х | | | Х | | х | Х | | | | MC1408-8 | 8 | 0.19 | 0.07 | | Х | | | Х | X | Х | Х | | | | MC1508-8 | 8 | 0.19 | 0.07 | | Х | | | | | Х | | Х | | | DAC08 | 8 | 0.19 | 0.07 | | Х | | | | | Х | | х | | | DAC08A | 8 | 0.10 | 0.07 | | Х | | | | | Х | | X | | | DAC08C | 8 | 0.39 | 0.07 | | Х | | | Х | | Х | Х | | | | DAC08E | 8 | 0.19 | 0.07 | | Х | | | Х | Х | Х | Х | | | | DAC08H | 8 | 0.10 | 0.07 | | Х | | | Х | | Х | Х | | | | NE5018 | 8 | 0.19 | 2.3 | Х | | Х | х | Х | Х | Х | х | | | | SE5018 | 8 | 0.19 | 2.3 | Х | | Х | х | | | Х | | X | | | NE5019 | 8 | 0.10 | 2.3 | Х | | Х | х | Х | Х | Х | х | | | | SE5019 | 8 | 0.10 | 2.3 | Х | | х | х | | | Х | | X | | | NE5118 | 8 | 0.19 | 0.2 | | Х | Х | х | Х | Х | Х | Х | | | | SE5118 | 8 | 0.19 | 0.2 | | Х | Х | х | | | Х | | Х | | | NE5119 | 8 | 0.10 | 0.2 | | Х | Х | X | Х | Х | Х | × | | | | SE5119 | 8 | 0.10 | 0.2 | | х | х | × | | | х | × | | | | PNA7518 | 8 | 0.19 | 0.013 | Х | | | х | Х | | | × | | 30MHz sampling rate | | TDA5702 | 8 | 0.39 | 0.04 | Х | | Х | х | Х | | | х | | 25MSPs | | MC3410C | 10 | 0.10 | 0.25 | | х | | | Х | | х | X | | | | NE5020 | 10 | 0.10 | 5.0 | Х | | Х | Х | Х | | Х | х | | | | NE5410 | 10 | 0.05 | 0.25 | | х | | | | | х | х | | ± 1/4 LSB DNL | | SE5410 | 10 | 0.05 | 0.25 | | Х | | | | | X | | × | ± 1/4 LSB DNL | | MC3410 | 10 | 0.05 | 0.25 | | Х | | | Х | | х | х | | ± 1/2 LSB DNL | | MC3510 | 10 | 0.05 | 0.25 | | Х | | | | | х | | Х | ± 1/2 LSB DNL | | AM6012 | 12 | 0.05 | 0.25 | | х | | | | | х | × | | ±1 LSB DNL | | DAC800V | 12 | 0.012 | 5.0 | Х | | Х | | Х | | Х | х | | | | DAC800I | 12 | 0.012 | 1.0 | | х | Х | | Х | | х | × | | | | TDA1540D | 14 | 0.012 | 0.5 | | х | х | х | | | × | х | | serial input ± ½ LSB<br>DNL | | TDA1540 | 14 | 0.003 | 0.5 | | Х | Х | x | Х | | х | Х | | serial input | | TDA1541 | 16 | 0.0008 | 1.0 | | Х | Х | х | Х | | | X | | serial input | #### An Overview of Data Converters #### AN100 #### Binary-Weighted Ladder Employing Voltage Switching The disadvantages of a binary-weighted ladder employing voltage switching include: a wide range of resistor values which are used in weighting the network, and nodal capacitances which are charged/discharged during conversion (See Figure 2). #### R-2R Ladder Network Employing Current Switching The advantages of this type of network include: no need for a wide range of resistor values, and current switching eliminates transients in nodal parasite capacitances (See Figure 3). #### **KEY SPECIFICATIONS** #### Speed The conversion process should represent the input signal with the highest fidelity and minimal lag in time (real-time applications). #### **Settling Time** Settling time is a measure of a converter's speed and is defined as the elapsed time after a code transition for DAC output to reach final value within specified limits, usually $\pm \frac{1}{2}$ LSB (See Figure 4). #### Errors **Offset Error** — The output voltage of DAC with zero code input. Offset can and usually is trimmed to zero with an offset zero adjust potentiometer (See Figure 5). Gain Error — Deviation in output voltage from correct level when the input calls for a full-scale output. This error may be trimmed to zero (See Figure 6). **Relative Accuracy** — The maximum deviation of the DAC output relative to an ideal straight line drawn from zero to full-scale (See Figure 7). 1/2 LSB DIFF Lineur rioducis Application Note #### An Overview of Data Converters AN100 **Differential Non-Linearity** — Incremental error from any ideal LSB analog output change when the digital input is changed 1 LSB (See Figure 8). **Monotonicity** — As the input code is incremented from one code to the next in sequence, the analog output will either increase or remain constant (See Figure 9). #### Stability Stability is a measure of the independence of converter parameters with respect to variations in external conditions such as temperature and supply voltage. **Temperature Coefficient** — The effects of temperature changes of the output. Specified as % full-scale change. **Supply Rejection** — Ability to resist changes in the output with supply changes, specified as % full-scale change. Long Term Stability — Measure of how stable the output is over a long period of time. #### A/D CONVERTER CIRCUITS Analog-to-Digital conversion schemes generally fall into one of three categories: - 1. Feedback - Counting - Tracking (up-down) - Successive approximation - 2. Integrating - Single slope - Dual slope - Triple slope - 3. Parallel (Flash) The type of converter chosen for a given application depends upon many things; the accuracy required, the conversion speed necessary, the necessary immunity to noise, and cost are some of these considerations. The successive approximation technique is the one most widely used, mainly because of its excellent tradeoffs in resolution, speed, accuracy, and cost. Figure 10 shows a simplified block diagram of a successive approximation A/D converter. Upon receiving the start signal, the successive approximation register (SAR) is cleared and the most significant bit (MSB) of that register is set. The SAR output is connected to the input of the DAC, the output of which is compared with the unknown input. If the input is less than the DAC output, the MSB is cleared and the next bit is set; if the input is greater than the DAC output, the MSB is left high and the next bit is set. The input is again compared with the DAC output and the second bit cleared or left high, based on the same criteria as for the MSB. This process continues until all bits have been determined. The analog input should not change appreciably during the conversion time. If it did change during this time, the converted output would not be a true indication of the analog input. For this reason, it is common practice to use a sample-and-hold circuit at the converter analog input to hold the input value constant during the conversion process. A sample-and-hold circuit is not necessary if the signal at the input of the converter varies slowly enough and has a noise level low enough so that the input will not change a significant amount during the conversion. The allowable input change during this conversion is generally accepted as the value of $\frac{1}{2}$ LSB (for n-bit accuracy). Accuracy and speed are determined primarily by the properties of the DAC and the comparator. Linearity is determined primarily by the linearity of the DAC. If the DAC is non-monotonic, one or more codes will be missing from the A/D converter's output range. Figure 11 is the transfer function of a 3-bit binary coded A/D converter with a 0 to +10V input range. A 3-bit ADC is shown for simplicity, but the principle applies to ADCs of any resolution. Note that there is a 1/2 LSB offset at the input such that the first count occurs when the input is equal to 1/2 LSB. The center of the range for the first step occurs, therefore, when the input is equal to the value of one LSB, and the error at the switch point is limited to ½ LSB. This error is known as the quantization error as it is derived from the smallest input quantity that can be resolved. If an ADC has a specified error of ½ LSB maximum, this means that any transition point can be as far as 1/2 LSB from where it should #### An Overview of Data Converters AN100 Figure 11. Transfer Function of an ideal 3-bit ADC With a 0 to 10V Input Range # CONSIDERATIONS FOR A/D CONVERTERS - Analog input signal range and resolution required - · Linearity requirement and stability - Conversion speed required - Monotonicity requirement: Can missing codes be tolerated? - Character of input signal: Is it noisy, sampled, filtered, slowly varying? - Transfer characteristics (type of coding) #### A/D CONVERTER TERMS #### Resolution Resolution is the input change required to increment the output between the two adjacent codes. This term also refers to the number of bits in the output word and, hence, the number of discrete output codes the input analog signal can be broken into. Expressed in "bits" resolution. #### **Transfer Characteristic** The Transfer Characteristic is the relationship of the output digital word (code) to the input analog signal, i.e., Binary, BCD. #### **Conversion Speed** The Conversion Speed is the speed at which an ADC can make repetitive data conversions. #### **Quantizing Error** Quantizing Error is an inherent error in the conversion process due to finite resolution (discrete output). See Figure 12. #### Offset Error An Offset Error is shown in Figure 13. #### Gain Error A Gain Error is shown in Figure 14. #### Relative Accuracy Relative Accuracy is the deviation of an actual bit transition from the ideal transition value at any level over the range of the ADC (% FS). See Figure 15. #### **Hysteresis Error** A Hysteresis Error is the code transition voltage dependence relative to the direction from which the transition is approached. #### Monotonicity Monotonicity is when the output code either increases or remains the same for increasing analog input signals. The opposite is true in the reverse direction. #### Missing Codes A Missing Code is a code combination that is skipped. See Figure 16. ## An Overview of Data Converters # Analog-to-Digital Converters Selector Guide #### **Linear Products** | | | | CONV. | INF | PUT | THREE | 1417 | 1217 | P# | CKA | GE | TEMPERAT | JRE RANGE | |-----------|------|--------|---------------|-----|-----|-----------------|--------------|---------------|----|-----|----|----------------|-----------| | DEVICE | вітѕ | ACC. % | SPEED<br>(µs) | ٧ | ı | STATE<br>OUTPUT | INT.<br>REF. | INT.<br>CLOCK | N | F | FE | Com'l | MII | | NE5036 | 6 | 0.78 | 23 | Х | | Х | | | Х | Х | Х | Х | | | NE5037 | 6 | 0.78 | 9 | Х | | Х | | | Х | X | | Х | | | ADC0801-1 | 8 | 0.10 | 73 | Х | | х | | Х | | Х | | X <sup>1</sup> | | | ADC0802-1 | 8 | 0.19 | 73 | Х | | х | | х | Х | Х | | X <sup>1</sup> | | | ADC0803-1 | 8 | 0.19 | 73 | Х | | х | | Х | Х | Х | | X <sup>1</sup> | | | ADC0804-1 | 8 | 0.39 | 73 | Х | | х | | Х | Х | Х | | X <sup>1</sup> | | | ADC0805-1 | 8 | 0.39 | 73 | × | | × | х | х | × | Х | | X <sup>1</sup> | | | ADC0820B | 8 | 0.19 | 2.5 | Х | | Х | | Х | Х | | | Х | | | ADC0820C | 8 | 0.39 | 2.5 | Х | | Х | | х | Х | Х | | Х | Х | | NE5034 | 8 | 0.19 | 17 | Х | | х | | х | | Х | | Х | | | NE5030 | 10 | 0.05 | 4 | Х | | x | Х | | Х | Х | | X | | | SE5030 | 10 | 0.1 | 4 | Х | | | | | Х | Х | | | Х | # Symbols and Definitions for Analog-to-Digital Converters (ADCs) #### **Linear Products** #### **Absolute Accuracy Error** Absolute Accuracy Error at a given output code is the difference between the theoretical analog input voltage required to produce a given output code and the actual analog input voltage required to produce the same code. Since the same output code is produced by a finite band of input voltages, the "analog input voltage required" is defined as the midpoint of the band of input voltages that will produce that code. Absolute accuracy error includes gain error, offset error and relative accuracy error and is typically expressed in LSBs or in percent of full-scale range (FSR). #### **Conversion Time** Conversion Time is the time required for a conversion cycle to be completed while meeting the specifications. #### **Differential Linearity Error** Differential Linearity Error of an ADC is the resolution for which the ADC is guaranteed to have no missing codes. This implies that all possible digital output codes will appear in an increasing sequence as the input voltage is increased. #### Full-Scale Range (FSR) The Full-Scale Range (FSR) of an ADC is the scale factor that determines the nominal conversion relationship; e.g., 2.5V span for a full-scale change in a fixed reference convert- In a unipolar ADC of n bits, the ideal first code transition occurs at FSR $\times$ $2^{-N}\times$ $\frac{1}{12}$ and the final code transition occurs at FSR $\times$ (1 – $2^{-N}\times$ $\frac{3}{12}$ ). The ideal code transition from code C-1 to C occurs at FSR $\times$ (C – $\frac{1}{12}$ ) $\times$ $\frac{1}{12}$ N. In a bipolar ADC, the ideal first code transition occurs at FSR $\times$ ( $2^N-1$ ) $\times$ ½ and the final code transition occurs at FSR $\times$ ( $1-3\times2^{-N}$ ) $\times$ ½. #### Gain Error Gain Error is the deviation between the ideal and actual analog input voltage to cause the final code transition to a full-scale output code after nulling offset error. It is usually expressed in LSBs or in percent of FSR. #### **Integral Non-Linearity** Same as Relative Accuracy. #### Least Significant Bit The Least Significant Bit (LSB) is the lowest-order bit and carries the smallest weight. In an n-bit ADC, the weight of the LSB is $2^{-N}$ relative to the FSR of the ADC. It represents the smallest change that can be resolved by an n-bit ADC. #### Missing Code A missing code is a code combination that does not appear at the ADC's output (see Differential Linearity Error). #### Most Significant Bit (MSB) The Most Significant Bit (MSB) is the highestorder bit and carries the most weight. In an nbit ADC, the weight of the MSB is ½ the fullscale range of the ADC. # Offset Error (Unipolar and Bipolar) In an ADC, unipolar offset is the difference between the actual analog input voltage that causes the first code transition point and the ideal value to cause the first code transition, which is ½ LSB above analog ground. Similarly for bipolar offset, it is the difference between the actual analog input voltage that causes the code transition from 1 LSB below half-scale to half-scale and the ideal analog value to cause the same code transition which is ½ LSB above Analog Ground. #### **Power Supply Sensitivity** The Power Supply Sensitivity of an ADC is the change in the code transition points with changes in the DC power supply voltages. It is usually expressed in LSBs/V or in %FSR/V. #### Quantization Uncertainty ADCs of any resolution exhibit an inherent quantization uncertainty of $\pm \frac{1}{2}$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be eliminated. #### **Relative Accuracy** Relative Accuracy Error is the deviation of the ADC's actual code transition points from the ideal code transition points on a straight line which connects the ideal first code transition point and the final code transition point, after nulling offset error and gain error. It is generally expressed in LSBs or in percent of FSR. #### Resolution Resolution of an ADC is the number of bits at its output. The number of output states is $2^N$ , where N is the resolution of the converter. #### **Temperature Coefficients** In general, Temperature Coefficients are expressed either in ppm/°C or in LSBs/°C or as a change in the specified parameter over the temperature range. Measurements are usually made at room temperature and at the temperature extremes of the specified temperature range; the temperature coefficient is defined as the change in the parameter from its room temperature value divided by the corresponding temperature change. # ADC0801/2/3/4/5-1 CMOS 8-Bit A/D Converters **Product Specification** #### **Linear Products** #### DESCRIPTION The ADC0801 family is a series of five CMOS 8-bit successive approximation A/D converters using a resistive ladder and capacitive array together with an auto-zero comparator. These converters are designed to operate with microprocessor-controlled buses using a minimum of external circuitry. The 3-state output data lines can be connected directly to the data bus. The differential analog voltage input allows for increased common-mode rejection and provides a means to adjust the zero-scale offset. Additionally, the voltage reference input provides a means of encoding small analog voltages to the full 8 bits of resolution. #### **FEATURES** - Compatible with most microprocessors - Differential inputs - 3-State outputs - Logic levels TTL and MOS compatible - Can be used with internal or external clock - Analog input range 0V to V<sub>CC</sub> - Single 5V supply - Guaranteed specification with 1MHz clock #### **APPLICATIONS** - Transducer-to-microprocessor interface - Digital thermometer - Digitally-controlled thermostat - Microprocessor-based monitoring and control systems **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|---------------------------| | 20-Pin Cerdip | -55°C to +125°C | ADC0801/02-1F | | 20-Pin Cerdip | -40°C to +85°C | ADC0801/02/03-1 LCF | | 20-Pin Plastic DIP | -40°C to +85°C | ADC0801/02/03/04/05-1 LCN | | 20-Pin Plastic DIP | 0 to 70°C | ADC0804-1 CN | | 20-Pin Plastic SO | 0 to 70°C | ADC0803/04-1 CD | | 20-Pin Plastic SO | -40°C to 85°C | ADC0803/04-1 LCD | #### PIN CONFIGURATION # CMOS 8-Bit A/D Converters # ADC0801/2/3/4/5-1 #### **BLOCK DIAGRAM** Linear Products Product Specification # CMOS 8-Bit A/D Converters # ADC0801/2/3/4/5-1 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------|----------------| | V <sub>CC</sub> | Supply voltage | 6.5 | ٧ | | | Logic control input voltages | -0.3 to +16 | ٧ | | | All other input voltages | -0.3 to<br>(V <sub>CC</sub> +0.3) | V | | T <sub>A</sub> | Operating temperature range<br>ADC0801/02-1 F | -55 to +125 | °C | | | ADC0803/04-1 LCD | -40 to +85 | °C | | | ADC0801/02/03-1 LCF | -40 to +85 | °C | | | ADC0801/02/03/04/05-1 LCN | -40 to +85 | °C | | | ADC0803/04-1 CD | 0 to +70 | °C | | | ADC0804-1 CN | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 seconds) | 300 | °C | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still air) <sup>1</sup> F package N package D package | 1560<br>1690<br>1390 | mW<br>mW<br>mW | #### NOTE: 1. Derate above 25°C, at the following rates: F package at 12.5mW/°C N package at 13.5mW/°C D package at 11.1mW/°C ## **DC ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5.0V, $f_{CLK}$ = 1MHz, $T_{MIN} \leqslant T_A \leqslant T_{MAX}$ , unless otherwise specified. | CVMDOL | DADAMETED | TEGT COMPLETIONS | ADO | | | | |-----------------|-------------------------------------------------|-----------------------------------------|-------|------|--------------------------------------------------------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | /4/5 Max 0.25 0.50 0.50 1 1 V <sub>CC</sub> +0.05 ½e | UNIT | | | ADC0801<br>Relative accuracy error (adjusted) | Full-Scale adjusted | | | 0.25 | LSB | | | ADC0802<br>Relative accuracy error (unadjusted) | $\frac{V_{REF}}{2} = 2.500V_{DC}$ | | | 0.50 | LSB | | | ADC0803<br>Relative accuracy error (adjusted) | Full-Scale adjusted | | | 0.50 | LSB | | | ADC0804 Relative accuracy error (unadjusted) | $\frac{V_{REF}}{2} = 2.500V_{DC}$ | | | 1 | LSB | | | ADC0805 Relative accuracy error (unadjusted) | $\frac{V_{REF}}{2}$ = has no connection | | | 1 | LSB | | R <sub>IN</sub> | V <sub>REF</sub> Input resistance | $V_{CC} = 0V^2$ | 400 | 680 | 0.25<br>0.50<br>0.50<br>1<br>1<br>V <sub>CC</sub><br>+0.05 | Ω | | | Analog input voltage range | | -0.05 | | | V | | | DC common-mode error | Over analog input voltage range | | 1/16 | 1/8 | LSB | | | Power supply sensitivity | V <sub>CC</sub> = 5V ± 10% <sup>1</sup> | | 1/16 | | LSB | Linear Products Product Specification # CMOS 8-Bit A/D Converters # ADC0801/2/3/4/5-1 # DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC} = 5.0V$ , $f_{CLK} = 1$ MHz, $T_{MIN} \leqslant T_A \leqslant T_{MAX}$ , unless otherwise specified. | OVIADOL | 2.2 | | AD | | | | |------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|--------|--------------------------------------|------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | 15<br>0.8<br>5 1<br>05<br>3.5<br>2.1 | UNIT | | Control in | puts | | -1 | | | | | V <sub>IH</sub> | Logical "1" input voltage | V <sub>CC</sub> = 5.25V <sub>DC</sub> | 2.0 | | 15 | V <sub>DC</sub> | | V <sub>IL</sub> | Logical "0" input voltage | V <sub>CC</sub> = 4.75V <sub>DC</sub> | | | 0.8 | V <sub>DC</sub> | | I <sub>IH</sub> | Logical "1" input current | V <sub>IN</sub> = 5V <sub>DC</sub> | | 0.005 | 1 | μA <sub>DC</sub> | | I <sub>IL</sub> | Logical "0" input current | $V_{IN} = 0V_{DC}$ | -1 | -0.005 | | μA <sub>DC</sub> | | Clock in a | nd clock R | | | * | | | | V <sub>T</sub> + | Clock in positive-going threshold voltage | | 2.7 | 3.1 | 3.5 | V <sub>DC</sub> | | V <sub>T</sub> - | Clock in negative-going threshold voltage | | 1.15 | 1.8 | 2.1 | V <sub>DC</sub> | | V <sub>H</sub> | Clock in hysteresis (V <sub>T+</sub> ) – (V <sub>T-</sub> ) | | 0.6 | 1.3 | 2.0 | V <sub>DC</sub> | | V <sub>OL</sub> | Logical "0" clock R output voltage | $I_{OL} = 360 \mu A, \ V_{CC} = 4.75 V_{DC}$ | | | 0.4 | V <sub>DC</sub> | | V <sub>OH</sub> | Logical "1" clock R output voltage | $I_{OH} = -360 \mu A, \ V_{CC} = 4.75 V_{DC}$ | 2.4 | | | V <sub>DC</sub> | | Data outpo | ut and INTR | | | | | | | V <sub>OL</sub> | Logical ''0'' output voltage | | | | | | | | Data outputs | $I_{OL} = 1.6 \text{mA}, \ V_{CC} = 4.75 V_{DC}$ | | | 0.4 | V <sub>DC</sub> | | | INTR outputs | $I_{OL} = 1.0 \text{mA}, \ V_{CC} = 4.75 V_{DC}$ | | | 0.4 | V <sub>DC</sub> | | V | Logical "1" output voltage | $I_{OH} = -360\mu A, V_{CC} = 4.75V_{DC}$ | 2.4 | | 15 0.8 1 3.5 2.1 2.0 0.4 0.4 3 | V <sub>DC</sub> | | V <sub>OH</sub> | Logical 1 output voltage | $I_{OH} = -10\mu A$ , $V_{CC} = 4.75 V_{DC}$ | 4.5 | | | V <sub>DC</sub> | | l <sub>OZL</sub> | 3-State output leakage | V <sub>OUT</sub> = 0V <sub>DC</sub> , <del>CS</del> = Logical ''1'' | -3 | | | μA <sub>DC</sub> | | lozh | 3-State output leakage | V <sub>OUT</sub> = 5V <sub>DC</sub> , <del>CS</del> = Logical ''1'' | | | 3 | $\mu A_{DC}$ | | I <sub>SC</sub> | + Output short-circuit current | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C | 4.5 | 12 | | mA <sub>DC</sub> | | I <sub>SC</sub> | - Output short-circuit current | V <sub>OUT</sub> = V <sub>CC</sub> , T <sub>A</sub> = 25°C | 9.0 | 30 | | mA <sub>DC</sub> | | lcc | Power supply current | f <sub>CLK</sub> = 1MHz, V <sub>REF/2</sub> = Open,<br><del>CS</del> = Logical ''1'', T <sub>A</sub> = 25°C | | 3.0 | 3.5 | mA | #### NOTES: <sup>1.</sup> Analog inputs must remain within the range: $-0.05 \le V_{IN} \le V_{CC} + 0.05V$ . <sup>2.</sup> See typical performace characteristics for input resistance at $V_{CC} = 5V$ . Linear Products Product Specification # CMOS 8-Bit A/D Converters # ADC0801/2/3/4/5-1 #### **AC ELECTRICAL CHARACTERISTICS** | | | | | | ADC | /3/4/5 | UNIT | | |-----------------------------------|-------------------------------|--------|-------------|-------------------------------------------------------------------|-----|--------|----------------------------------------------|--------| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | 2/3/4/5 Max 73 3.0 60 13690 100 100 150 7.5 | ONII | | | Conversion time | | | f <sub>CLK</sub> = 1MHz <sup>1</sup> | 66 | | 73 | μs | | f <sub>CLK</sub> | Clock frequency <sup>1</sup> | | | | 0.1 | 1.0 | 3.0 | MHz | | | Clock duty cycle <sup>1</sup> | | | | 40 | | 60 | % | | CR | Free-running conversion rate | | | CS = 0, f <sub>CLK</sub> = 1MHz<br>INTR tied to WR | | | 13690 | conv/s | | tw(WR)L | Start pulse width | | | <del>CS</del> = 0 | 30 | | | ns | | t <sub>ACC</sub> | Access time | Output | RD | $\overline{\text{CS}} = 0, \ \text{C}_{\text{L}} = 100 \text{pF}$ | | 75 | 100 | ns | | t <sub>1H</sub> , t <sub>0H</sub> | Three-State control | Output | RD | CL = 10pF, $R_L = 10k\Omega$<br>See 3-State test circuit | | 70 | 100 | ns | | t <sub>W1</sub> , t <sub>R1</sub> | ĪNTR delay | INTR | WD<br>or RD | | | 100 | 150 | ns | | C <sub>IN</sub> | Logic input = capacitance | | | | | 5 | 7.5 | pF | | C <sub>OUT</sub> | 3-State output capacitance | | | | | 5 | 7.5 | рF | #### NOTE: <sup>1.</sup> Accuracy is guaranteed at $f_{CLK} = 1MHz$ . Accuracy may degrade at higher clock frequencies. # CMOS 8-Bit A/D Converters # ADC0801/2/3/4/5-1 #### TYPICAL PERFORMANCE CHARACTERISTICS ## CMOS 8-Bit A/D Converters ## ADC0801/2/3/4/5-1 #### 3-STATE TEST CIRCUITS AND WAVEFORMS (ADC0801-1) #### TIMING DIAGRAMS (All timing is measured from the 50% voltage points) # ADC0820 8-Bit, High-Speed, μP-Compatible A/D Converter With Track/Hold Function Preliminary Specification #### **Linear Products** #### DESCRIPTION By using a half-flash conversion technique, the 8-bit ADC0820 CMOS A/D offers a 1.5 \( \psi \) conversion time while dissipating a maximum 75 mW of power. The half-flash technique consists of 31 comparators, a most significant 4-bit ADC and a least significant 4-bit ADC. The input to the ADC0820 is tracked and held by the input sampling circuitry, eliminating the need for an external sample-and-hold for signals slewing at less than $100 \text{mV}/\mu \text{s}$ . For ease of interface to microprocessors, the ADC0820 has been designed to appear as a memory location or I/O port without the need for external interfacing logic. #### **FEATURES** - Built-in track-and-hold function - No missing codes - No external clocking - Single supply 5V<sub>DC</sub> - Easy interface to all microprocessors, or operates stand-alone #### • Latched 3-State outputs - Logic inputs and outputs meet both MOS and TTL voltage level specifications - Operates ratiometrically or with any reference value equal to or less than V<sub>DD</sub> - 0V to 5V analog input voltage range with single 5V supply - No zero- or full-scale adjust required - Overflow output available for cascading - 0.3" standard width 20-pin DIP #### **APPLICATIONS** - Microprocessor-based monitoring and control systems - Transducer/µP interface - Process control - Logic analyzers - Test and measurement #### PIN CONFIGURATION #### **BLOCK DIAGRAM** # 8-Bit, High-Speed, $\mu \text{P-Compatible A/D Converter}$ With Track/Hold Function ADC0820 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------------------|-------------------|-------------| | 20-Pin Plastic DIP | 0 to +70°C | ADC0820BNEN | | 20-Pin Plastic SO package | 0 to +70°C | ADC0820BNED | | 20-Pin Plastic DIP | 0 to +70°C | ADC0820CNEN | | 20-Pin Plastic SO package | 0 to +70°C | ADC0820CNED | | 20-Pin Plastic DIP | -40°C to +85°C | ADC0820BSAN | | 20-Pin Plastic SO package | -40°C to +85°C | ADC0820BSAD | | 20-Pin Plastic DIP | -40°C to +85°C | ADC0820CSAN | | 20-Pin Plastic SO package | -40°C to +85°C | ADC0820CSAD | | 20-Pin Ceramic DIP | -55°C to +125°C | ADC0820BSEF | | 20-Pin Ceramic DIP | -55°C to +125°C | ADC0820CSEF | #### PIN DESCRIPTION | PIN NO | SYMBOL | DESCRIPTION | |--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN | Analog input; range = $GND \le V_{IN} \le V_{DD}$ | | 2 | DB0 | 3-state data output — Bit 0 (LSB) | | 3 | DB1 | 3-state data output — Bit 1 | | 4 | DB2 | 3-state data output — Bit 2 | | 5 | DB3 | 3-state data output — Bit 3 | | 6 | WR/RDY | WR-RD Mode | | | | WR: With CS Low, the conversion is started on the falling edge of WR. Approximately 800ns (the preset internal time out, t <sub>i</sub> ) after the WR rising edge, the result of the conversion will be strobed into the output latch, provided that RD does not occur prior to this time out (see Figures 3a and 3b). RD Mode | | | | RDY: This is an open-drain output (no internal pull-up device). RDY will go Low after the falling edge of $\overline{CS}$ ; RDY will go 3-State when the result of the conversion is strobed into the output latch. It is used to simplify the interface to a microprocessor system (see Figure 1). | | 7 | Mode | Mode: Mode selection input — it is internally tied to GND through a 30μA current source. RD Mode: When mode is Low. WR-RD Mode: When mode is High. | | 8 | RD | WR-RD Mode With $\overline{CS}$ Low, the 3-State data outputs (DB0 – DB7) will be activated when $\overline{RD}$ goes Low. $\overline{RD}$ can also be used to increase the speed of the converter by reading data prior to the preset internal time out ( $T_1 \sim 800$ ns). If this is done, the data result transferred to output latch is latched after the falling edge of the $\overline{RD}$ (see Figures 3a and 3b). RD Mode With $\overline{CS}$ Low, the conversion will start with $\overline{RD}$ going Low; also, $\overline{RD}$ will enable the 3-State data outputs at the completion of the conversion. RDY going 3-State and $\overline{INT}$ going Low indicate the completion of the conversion (see Figure 1). | # 8-Bit, High-Speed, $\mu P$ -Compatible A/D Converter With Track/Hold Function ADC0820 #### PIN DESCRIPTION | PIN NO | SYMBOL | DESCRIPTION | |--------|----------------------|------------------------------------------------------------------------------------------------------------------------| | 9 | ĪNT | WR-RD Mode INT going Low indicates that the conversion is completed and the data result is in the | | | | output latch. $\overline{\text{INT}}$ will go Low $\sim$ 800ns (the preset internal time out, $t_1$ ) after the rising | | | | edge of WR (see Figure 3a); or INT will go Low after the falling edge of RD, if RD goes | | | | Low prior to the 800ns time out (see Figure 3b). INT is reset by the rising edge of RD or | | | | CS (see Figures 3a and 3b). RD Mode | | | | INT going Low indicates that the conversion is completed and the data result is in the | | | | output latch. INT is reset by the rising edge of RD or CS (see Figure 1). | | 10 | GND | Ground | | 11 | V <sub>REF</sub> (-) | The bottom of resistor ladder, voltage range: $GND \leq V_{REF}(-) \leq V_{REF}(+)$ | | 12 | V <sub>REF</sub> (+) | The top of resistor ladder, voltage range: $V_{REF}(-) \le V_{REF}(+) \le V_{DD}$ . | | 13 | <u>CS</u> | S must be Low in order for the RD or WR to be recognized by the converter. | | 14 | DB4 | 3-State data output — Bit 4 | | 15 | DB5 | 3-State data output — Bit 5 | | 16 | DB6 | 3-State data output — Bit 6 | | 17 | DB7 | 3-State data output — Bit 7 (MSB) | | 18 | OFL | Overflow output — if the analog input is higher than the V <sub>REF</sub> (+)-1/2 LSB, OFL will be low | | | | at the end of conversion. It can be used to cascade 2 or more devices to have more | | | | resolution (9, 10-bit). | | 19 | NC | No connection | | 20 | V <sub>DD</sub> | Power supply voltage | ## ABSOLUTE MAXIMUM RATINGS1, 2 | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------| | V <sub>DD</sub> | Supply voltage | 7 | <b>V</b> | | | Logic control inputs | -0.2 to V <sub>DD</sub> + 0.2 | > | | | Voltage at other inputs and output | $-0.2$ to $V_{DD} + 0.2$ | < | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | P <sub>D</sub> | Maximum power dissipation <sup>3</sup> T <sub>A</sub> = 25°C (still-air) F package N package D package | 1560<br>1690<br>1390 | mW<br>mW<br>mW | | T <sub>SOLD</sub> | Lead temperature (soldering, 10sec) | 300 | ပ္ | | T <sub>A</sub> | Operating ambient temperature range<br>ADC0820BSEF/CSEF<br>ADC0820BSAN/CSAN/BSAD/CSAD<br>ADC0820BNEN/CNEN/BNED/CNED | $T_{MIN} \le T_A \le T_{MAX}$<br>-55 to +125<br>-40 to +85<br>0 to +70 | oំ<br>oំ<br>oំ | #### NOTES: - Absolute Maximum Ratings are those values beyond which the life of the device may be impaired. - 2. All voltages are measured with respect to GND, unless otherwise specified. - 3. Derate above 25°C, at the following rates: - F package at 12.5mW/°C. - N package at 13.5mW/°C. - D package at 11.1mW/°C. # 8-Bit, High-Speed, $\mu \mbox{P-Compatible A/D Converter}$ With Track/Hold Function **ADC0820** DC ELECTRICAL CHARACTERISTICS RD mode (Pin 7 = 0), $V_{DD}$ = 5V, $V_{REF}(+)$ = 5V, and $V_{REF}(-)$ = GND, unless otherwise specified. Limits apply from $T_{MIN}$ to $T_{MAX}$ . | SYMBOL | DADAMETED | TF07 00 | | <b></b> | | | | |----------------------|--------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------|---------|-----------------------|----------------| | | PARAMETER | TEST CO | Min | Typ <sup>3</sup> | Max | UNIT | | | | Resolution | | | 8 | 8 | 8 | bits | | | Unadjusted error <sup>1</sup> | | 0820B<br>0820C | | | ± ½<br>± 1 | LSB<br>LSB | | R <sub>REF</sub> | Reference resistance | | | 1 | 1.6 | 4 | kΩ | | V <sub>REF</sub> (+) | Input voltage | | | V <sub>REF</sub> (-) | | V <sub>DD</sub> | ٧ | | V <sub>REF</sub> (-) | Input voltage | | | GND | | V <sub>REF</sub> (+) | ٧ | | $V_{IN}$ | Input voltage | | | GND - 0.1 | | V <sub>DD</sub> + 0.1 | ٧ | | | Maximum analog input leakage current | V <sub>IN</sub> = | = V <sub>DD</sub><br>= V <sub>DD</sub><br>: GND | -3 | | 3 | μΑ | | | Power supply sensitivity | V <sub>DD</sub> = | 5V± 5% | | ± 1⁄16 | ± 1/4 | LSB | | V <sub>IN(1)</sub> | Logical "1" input voltage | \/_ = E 2E\/ | CS, WR, RD | 2.0 | | V <sub>DD</sub> | ٧ | | VIN(1) | Logical 1 Input Voltage | V <sub>DD</sub> = 5.25V | Mode | 3.5 | | V <sub>DD</sub> | ٧ | | V | Logical "0" input voltage | V - 4.75V | CS, WR, RD | GND | | 0.8 | <b>V</b> | | V <sub>IN(0)</sub> | Logical o Input Voltage | V <sub>DD</sub> = 4.75V | Mode | GND | | 1.5 | ٧ | | l <sub>IN(1)</sub> | Logical "1" input current | V <sub>IN(1)</sub> = | V; CS, RD<br>5V; WR<br>5V; Mode | | 30 | 1<br>3<br>200 | μΑ<br>μΑ<br>μΑ | | I <sub>IN(0)</sub> | Logical "0" input current | $V_{IN(0)} = 0V; \overline{CS},$ | RD, WR, Mode | -1 | | | μΑ | | V | Logical "1" output voltage | | <sub>OUT</sub> = -360μA;<br>, <del>OFL</del> , <del>INT</del> | 2.4 | 4.6 | | ٧ | | V <sub>OUT(1)</sub> | Logical "1" output voltage | $V_{DD} = 4.75V$ , $I_{OUT} = -10\mu A$<br>DB0 – DB7, $\overline{OFL}$ , $\overline{INT}$ | | 4.5 | 4.74 | | V | | V <sub>OUT(0)</sub> | Logical ''0'' output voltage | | I <sub>OUT</sub> = 1.6mA;<br>FL, INT, RDY | | 0.2 | 0.4 | ٧ | | loz | 3-state output current | V <sub>OUT</sub> = 5V; DB0 – DB7, RDY<br>V <sub>OUT</sub> = 0V; DB0 – DB7, RDY | | -3 | | 3 | μA<br>μA | | ISOURCE | Output source current | | 30 – DB7, <del>OFL</del><br>IT | 6<br>4.5 | 12<br>8 | | mA<br>mA | | I <sub>SINK</sub> | Output sink current | | - DB7, <del>OFL</del> , <del>INT</del> ,<br>DY | 7 | 20 | | mA | | I <sub>DD</sub> | Supply current | CS = WR | = <del>RD</del> = 0 | | 6 | 15 | mA | | $V_{DD}$ | Range | | | 4.5 | | 5.5 | ٧ | Linear Products Preliminary Specification # 8-Bit, High-Speed, $\mu P$ -Compatible A/D Converter With Track/Hold Function ADC0820 AC ELECTRICAL CHARACTERISTICS $V_{DD} = 5V$ , $t_R = t_F = 20ns$ , $V_{REF(+)} = 5V$ , $V_{REF(-)} = 0V$ , and $T_A = 25$ °C, unless otherwise specified. | | PARAMETER | | | | | | | |-----------------------------------|------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----------------------------------------|----------| | SYMBOL | PAHAN | IETEK | TEST CONDITIONS | Min | Typ <sup>3</sup> | Max | UNIT | | t <sub>CRD</sub> | Conversion time for RD mode | | Mode = 0, Figure 1 | | 1.6 | 2.5 | μs | | t <sub>ACCO</sub> | Access time (delay of RD to output | | Mode = 0, Figure 1 | | t <sub>CRD</sub> + 20 | t <sub>CRD</sub> + 50 | ns | | t <sub>CWR-RD</sub> | Conversion time for | or WR-RD mode | Mode = $V_{DD}$ , $t_{WR}$ = 600ns, $t_{RD}$ = 600ns;<br>Figures 3a and 3b | | | 1.52 | μs | | twe | Write time | Min | Mode = V <sub>DD</sub> , Figures 3a and 3b <sup>2</sup> | 600 | | | ns | | WH | write time | Max | Wode - VDD, Figures 3a and 3b | | | 50 | μs | | t <sub>RD</sub> | Read time | Min | Mode = $V_{DD}$ , Figures 3a and $3b^2$ | 600 | | | ns | | t <sub>ACC1</sub> | Access time (delay | | Mode = $V_{DD}$ , $t_{RD} < t_i$ ;<br>Figure 3b, $C_L = 15pF$ | | 190 | 280 | ns | | | or ND to output | validy | C <sub>L</sub> = 100pF | | 210 | 320 | ns | | t <sub>ACC2</sub> | Access time (delay | | Mode = $V_{DD}$ , $t_{RD} > t_i$ ;<br>Figure 3a, $C_L = 15pF$ | | 70 | 120 | ns | | | or HD to output | valiuj | C <sub>L</sub> = 100pF | | 90 | 150 | ns | | t <sub>l</sub> | Internal comparison time | | Mode = $V_{DD}$ ;<br>Figures 2 and 3a, $C_L = 50pF$ | | 800 | 1300 | ns | | t <sub>1H</sub> , t <sub>0H</sub> | Three-state control (delay from rising edge of RD to Hi-Z state) | | $R_L = 1k\Omega$ , $C_L = 10pF$ | | 100 | 200 | ns | | tinτι | Delay from rising edge of WR to falling edge of INT | | $\begin{aligned} \text{Mode} &= \text{V}_{\text{DD}}, \ \text{C}_{\text{L}} = \text{50pF} \\ \text{t}_{\text{RD}} &> \text{t}_{\text{i}}; \ \text{Figure 3a} \\ \text{t}_{\text{RD}} &< \text{t}_{\text{i}}; \ \text{Figure 3b} \end{aligned}$ | | t <sub>RD</sub> + 200 | t <sub>I</sub><br>t <sub>RD</sub> + 290 | ns<br>ns | | tinth | Delay from rising edge of RD to rising edge of INT | | Figures 1, 3a, and 3b,<br>C <sub>L</sub> = 50pF | | 125 | 225 | ns | | ЧПТНWR | Delay from rising rising edge of I | | Figure 2, C <sub>L</sub> = 50pF | | 175 | 270 | ns | | t <sub>RDY</sub> | Delay from CS to | RDY | Figure 1, C <sub>L</sub> = 50pF, Mode = 0 | | 50 | 100 | ns | | t <sub>ID</sub> | Delay from INT to | output valid | Figure 2 | | 20 | 50 | ns | | t <sub>RI</sub> | Delay from RD to INT | | $\begin{aligned} \text{Mode} &= \text{V}_{\text{DD}}, \ \text{t}_{\text{RD}} < \text{t}_{\text{I}}; \\ &\text{Figure 3b} \end{aligned}$ | | 200 | 290 | ns | | t₽ | Delay from end of conversion to next conversion | | Figures 1, 2, 3a, and 3b <sup>2</sup> | 500 | | | ns | | SR | Slew rate, tracking | 1 | | _ | 0.1 | | V/µs | | C <sub>VIN</sub> | Analog input capa | citance | | | 45 | | pF | | C <sub>OUT</sub> | Logic output capa | citance | | | 5 | | pF | | C <sub>IN</sub> | Logic input capaci | tance | | | 5 | | pF | #### NOTES: - 1. Unadjusted error includes offset, full-scale, and linearity errors. - 2. Accuracy may degrade if $t_{\text{WR}}$ or $t_{\text{RD}}$ is shorter than the minimum value specified. - 3. Typicals are at 25°C and represent most likely parametric norm. - 4. Guaranteed but not 100% production tested. These limits are not used to calculate outgoing quality levels. #### 3-STATE TEST CIRCUITS AND WAVEFORMS # 8-Bit, High-Speed, $\mu \mbox{P-Compatible A/D}$ Converter With Track/Hold Function ## ADC0820 # 8-Bit, High-Speed, $\mu$ P-Compatible A/D Converter With Track/Hold Function #### ADC0820 #### **FUNCTIONAL DESCRIPTION** #### **General Operation** The ADC0820 uses two 4-bit flash A/D converters to make an 8-bit measurement (Block Diagram). Each flash ADC is made up of 15 comparators which compare the unknown input to a reference ladder to get a 4-bit result. To take a full 8-bit reading, one flash conversion is done to provide the 4 most significant data bits (via the MS flash ADC). Driven by the 4 MSBs, an internal DAC recreates an analog approximation of the input voltage. This analog signal is then subtracted from the input, and the difference voltage is converted by a second 4-bit flash ADC (the LS ADC), providing the 4 least significant bits of the output data word. The internal DAC is actually a subsection of the MS flash converter. This is accomplished by using the same resistor ladder for the A/D as well as for generating the DAC signal. The DAC output is actually the tap on the resistor ladder which most closely approximates the analog input. In addition, the "sampled data" comparators used in the ADC0820 provide the ability to compare the magnitudes of several analog signals simultaneously, with- out using input summing amplifiers. This is especially useful in the LS flash ADC, where the signal to be converted is an analog difference. #### The Sampled-Data Comparator Each comparator in the ADC0820 consists of a CMOS inverter with a capacitively-coupled input (Figure 4). Analog switches connect the two comparator inputs to the input capacitor (C) and also connect the inverter's input and output. This device in effect now has one differential input pair. A comparison requires two cycles, one for zeroing the comparator, and another for making the comparison. In the first cycle, one input switch and the inverter's feedback switch (Figure 4a) are closed. In this interval, C is charged to the connected input (V1) less the inverter's bias voltage (Vs. approximately 1.6V). In the second cycle (Figure 4b), these two switches are opened and the other (V2) input's switch is closed. The input capacitor now subtracts its stored voltage from the second input and the difference is amplified by the inverter's open loop gain. The inverter's input (Vs) becomes $$V_{S}' = V_{S} + (V2-V1) \frac{C}{C + C_{S}}$$ and the output will go High or Low depending on the sign of $V_S'-V_S$ . The actual circuitry used in the ADC0820 is a simple but important expansion of the basic comparator described above. By adding a second capacitor and another set of switches to the input (Figure 5), the scheme can be expanded to make dual differential comparisons. In this circuit, the feedback switch and one input switch on each capacitor (Z switches) are closed in the zeroing cycle. A comparison is then made by connecting the second input on each capacitor (S switches) and opening all of the other switches. The change in voltage at the inverter's input, as a result of the change in charge on each input capacitor, will now depend on both input signal differences. #### **Architecture** In the ADC0820, 15 comparators are used in the MS and LS 4-bit flash A/D converters. The MS (most significant) flash ADC also has one additional comparator to detect input overrange. These two sets of comparators operate alternately, with one group in its zeroing cycle while the other is comparing. # 8-Bit, High-Speed, $\mu$ P-Compatible A/D Converter With Track/Hold Function ADC0820 To start a conversion in the WR-RD mode, the $\overline{WR}$ line is brought Low. At this instant the MS comparators go from zeroing to comparison mode (Figure 8). When $\overline{WR}$ is returned High after at least 600ns, the output from the first set of comparators (the first flash) is decoded and latched. At this point the two 4-bit converters change modes and the LS (least significant) flash ADC enters its compare cycle. No less than 600ns later, the $\overline{RD}$ line may be pulled Low to latch the lower four data bits and finish the 8-bit conversion. When $\overline{RD}$ goes Low, the flash A/Ds change state once again in preparation for the next conversion. Figure 8 also outlines how the converter's interface timing relates to its analog input $(V_{IN})$ . In WR-RD mode, $V_{IN}$ is measured while $\overline{WR}$ is Low. In RD mode, sampling occurs during the first 800ns of $\overline{RD}$ . Because of the input connections to the ADC0820's LS and MS comparators, the converter has the ability to sample $V_{IN}$ at one instant, despite the fact that two separate 4-bit conversions are being done. More specifically, when $\overline{WR}$ is Low the MS flash is in compare mode (connected to $V_{IN}$ , and the LS flash is in zero mode (also connected to $V_{IN}$ ). Therefore both flash ADCs sample $V_{IN}$ at the same time. #### Digital Interface The ADC0820 has two basic interface modes which are selected by strapping the Mode pin High or Low. #### RD Mode (Figure 6a) With the Mode pin grounded, the converter is set to Read mode. In this configuration, a complete conversion is done by pulling $\overline{\text{RD}}$ Low until output data appears. An $\overline{\text{INT}}$ line is provided which goes Low at the end of the conversion as well as a RDY output which can be used to signal a processor that the converter is busy or can also serve as a system Transfer Acknowledge signal. When in RD mode, the comparator phases are internally triggered. At the falling edge of $\overline{\text{RD}}$ , the MS flash converter goes from zero to compare mode and the LS ADC's comparators enter their zero cycle. After 800ns, date from the MS flash is latched and the LS flash ADC enters compare mode. Following another 800ns, the lower four bits are recovered. # WR Then RD Mode (Figures 6b and c) With the Mode pin tied High, the A/D will be set up for the WR-RD mode. Here, a conversion is started with the WR input; however, there are two options for reading the output data which relate to interface timing. If an interrupt-driven scheme is desired, the user can wait for INT to go Low before reading the conversion result. INT will typically go Low 800ns after WR's rising edge. However, if shorter conversion time is desired, the processor need not wait for INT and can exer- Linear Products Preliminary Specification # 8-Bit, High-Speed, $\mu$ P-Compatible A/D Converter With Track/Hold Function ADC0820 cise a Read after only 600ns. If this is done, INT will immediately go Low and data will appear at the outputs. #### Stand-Alone (Figure 7) For stand-alone operation in WR-RD mode, $\overline{\text{CS}}$ and $\overline{\text{RD}}$ can be tied Low and a conversion can be started with $\overline{\text{WR}}$ . Data will be valid approximately 800ns following $\overline{\text{WR}}$ 's rising edge. #### Other Interface Considerations In order to maintain conversion accuracy, $\overline{WR}$ has a maximum width spec of $50\mu s$ . When the MS flash ADC's sampled data comparators are in comparison mode ( $\overline{WR}$ is Low), the input capacitors (C, Figure 5) must hold their charge. Switch leakage can cause errors if the comparator is left in this phase for too long. Since the MS flash ADC enters its zeroing phase at the end of a conversion, a new conversion cannot be started until this phase is complete. The minimum spec for this time is 500ns (t<sub>p</sub> in Figure 1, 2, 3a, and 3b). #### **ANALOG CONSIDERATIONS** #### Reference and Input The two V<sub>REF</sub> inputs of the ADC0820 are fully differential and define the zero- to full-scale input range of the A/D converter. This allows the designer to easily vary the span of the analog input since this range will be equivalent to the voltage difference between V<sub>IN</sub>(+) and V<sub>IN</sub>(-). By reducing V<sub>REF</sub>(V<sub>REF</sub> = V<sub>REF</sub>(+) - V<sub>REF</sub>(-)) to less than 5V, the sensitivity of the converter can be increased (i.e., if V<sub>REF</sub> = 2V, then 1 LSB = 7.8mV). The input/reference arrangement also facilitates ratiometric operation and, in many cases, the chip power supply can be used for transducer power as well as the V<sub>REF</sub> source. This reference flexibility lets the input span not only be varied, but also offset from zero. The voltage at $V_{\rm REF}(-)$ sets the input level which produces a digital output of all zeroes. Though $V_{\text{IN}}$ is not itself differential, the reference design affords nearly differential-input capability for most measurement applications. Figure 9 shows some of the configurations that are possible. #### **Input Current** Due to the unique conversion techniques employed by the ADC0820, the analog input behaves somewhat differently than in conventional devices. The A/D's sampled data comparators take varying amounts of input current depending on which cycle the conversion is in. The equivalent input circuit of the ADC0820 is shown in Figure 10a. When a conversion starts ( $\overline{WR}$ Low, WR-RD mode), all input switches close, connecting $V_{IN}$ to 31 1pF capacitors. Although the two 4-bit flash circuits are not both in their compare cycle at the same time, $V_{IN}$ still sees all input capacitors at once. This is because the MS flash converter is connected to the input during its compare interval and the LS flash is connected to the input during its zeroing phase. In other words, the LS ADC uses $V_{IN}$ as its zerophase input. The input capacitors must charge to the input voltage through the on resistance of the analog switches (about $5k\Omega$ to $10k\Omega$ ). In addition, about 12pF of input stray capacitance must also be charged. For large source resistances, the analog input can be modeled as an RC network as shown in Figure 10b. As Rs increases, it will take longer for the input capacitance to charge. In RD mode, the input switches are closed for approximately 800ns at the start of the conversion. In WR-RD mode, the time that the switches are closed to allow this charging is the time that $\overline{WR}$ is Low. Since other factors force this time to be at least 600ns, input time constants of 100ns can be accommodated without special consideration. Typical total input capacitance values of 45pF allow $R_S$ to be 1.5k $\Omega$ without lengthening $\overline{WR}$ to give $V_{IN}$ more time to settle. #### Input Filtering It should be made clear that transients in the analog input signal, caused by charging current flowing into $V_{\rm IN}$ , will not degrade the A/D's performance in most cases. In effect, the ADC0820 does not ''look'' at the input when these transients occur. The comparators' outputs are not latched while $\overline{\rm WR}$ is Low, so at least 600ns will be provided to charge the ADC's input capacitance. It is therefore not # 8-Bit, High-Speed, $\mu P$ -Compatible A/D Converter With Track/Hold Function ADC0820 # 8-Bit, High-Speed, $\mu P$ -Compatible A/D Converter With Track/Hold Function ADC0820 necessary to filter out these transients by putting an external cap on the $V_{IN}$ terminal, if an input amplifier that can settle within 600ns is used to drive the input. The NE530 is a suitable op amp for driving the input of the ADC0820. #### **Inherent Sample-Hold** Another benefit of the ADC0820's input mechanism is its ability to measure a variety of high-speed signals without the help of an external sample-and-hold. In a conventional SAR type converter, regardless of its speed, the input must remain at least ½ LSB stable throughout the conversion process if full accuracy is to be maintained. Consequently, for many high-speed signals, this signal must be externally sampled, and held stationary during the conversion. Sampled data comparators, by nature of their input switching, already accomplish this function to a large degree (Section 1.2). Although the conversion time for the ADC0820 is 1.5 $\mu$ s, the time through which $V_{\rm IN}$ must be $^{1}\!\!\!/_{\rm L}$ LSB stable is much smaller. Since the MS flash ADC uses $V_{\rm IN}$ as its "compare" input and the LS ADC uses $V_{\rm IN}$ as its "zero" input, the ADC0820 only "samples" $V_{\rm IN}$ when $\overline{\rm WR}$ is Low. Even though the two flashes are not done simultaneously, the analog signal is measured at one instant. The value of $V_{\rm IN}$ approximately 100ns after the rising edge of $\overline{\rm WR}$ (100ns due to internal logic propagation delay) will be the measured value. Input signals with slew rates typically below 100mV/µs can be converted without error. However, because of the input time constants, and charge injection through the opened comparator input switches, faster signals may cause errors. Still, the ADC0820's loss in accuracy for a given increase in signal slope is far less than what would be witnessed in a conventional successive approximation device. An SAR type converter with a conversion time as fast as 1 µs would still not be able to measure a 5V, 1kHz sine wave without the aid of an external sample-and-hold. The ADC0820, with no such help, can typically measure 5V, 7kHz waveforms. # 8-Bit, High-Speed, $\mu \text{P-Compatible A/D}$ Converter With Track/Hold Function ## ADC0820 # NE/SE5030 High-Speed Microprocessor-Compatible Analog-to-Digital Converter Objective Specification #### **Linear Products** #### DESCRIPTION The NE/SE5030 is a monolithic 10-bit, microprocessor-compatible Analog-to-Digital Converter which is manufactured on a high-speed bipolar process using thin film resistors. The conversion process is a new multi-step technique which combines parallel conversion and successive approximation, allowing complete 10-bit conversion in just 2.5 $\mu s$ at the maximum 3MHz clock rate. The fast conversion rate makes the NE/SE5030 excellent for a wide range of applications where system throughput sampling rates up to 360kHz are required. #### **FEATURES** - Microprocessor-compatible - Fast conversion (2.5µs) - Relative accuracy 1/4 LSB typical - 2.5V signal input range - Accomodates either unipolar or bipolar input - TTL-compatible digital inputs/ outputs - No missing codes over temp range - Three-state outputs - High impedance analog input - Low TC internal reference (5ppm/°C typical) #### **APPLICATIONS** - Process control - Test and measurement - Machine tools - Robotics - Industrial monitoring - High-speed waveform digitizing - High-speed correlators #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |---------------|-------------------|------------|--|--| | 24-Pin Cerdip | 0 to +70°C | NE5030F | | | | 24-Pin Cerdip | 0 to +70°C | SE5030F | | | ## PIN CONFIGURATION \* Make no external connection | | PIN | | | |---|-----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | SYMBOL | . 0.1011014 | | | 1 | THEF OUT | <ol> <li>2.5V reference output voltage of the<br/>temperature compensated internal<br/>reference.</li> </ol> | | | | V <sub>REF IN</sub> | Reference input for the converter. (Connect pin 1 to pin 2 or connect an external 2.500V reference voltage to pin 2.) | | | 3 | • | Make no external connection. | | | 4 | VEE | -5V (±5%) negative supply pin. | | | 5 | V <sub>IN</sub> | Analog input voltage. Unipolar range 0V to +V <sub>REF</sub> Bipolar range -V <sub>REF</sub> /2 to +V <sub>REF</sub> /2 | | | 6 | ANA COM | signals are to be referenced | | | 7 | DIG COM | Digital common point to which all digital signals are to be referenced. | | | 8 | BIPOLAR | bipolar mode of operation. Logic high selects unipolar mode | | | | CLOCK | Logic low selects bipolar mode | | | 10 | | Single phase clock signal input<br>Start signal input. Low-going edge initiates<br>a conversion cycle. | | | 11 | CS . | Chip Select. Must be low to enable conversion or read output data. Logic low causes normal operation (enables operation) Logic high inhibits conversion and holds output data lines in high | | | 12 | ŌĒ | impedance mode Output enable. Logic low when CS is low enables output buffers | | | 13 | EOC | Logic high puts outputs into the high impedance state End of Conversion output signal. This output voltage goes low after the end of a conversion. This output voltage is roat to each bit in the supput voltage is | | ١ | | | reset to a logic high by a low level on the OE pin. | | | 14-<br>23 | D0 - D9 | Three-state buffer outputs (D9 is MSB, D0 is LSB). When OE is low, the converted | | | 24 | V <sub>CC</sub> | data word is available at these pins. $+5V$ ( $\pm5\%$ ) positive supply voltage pin. | | | | | | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------------------|-------------------------|---------| | +V <sub>CC</sub> | Positive supply voltage | +8 | ٧ | | -V <sub>CC</sub> | Negative supply voltage | -8 | ٧ | | | Analog input range | ± 3.5 | ٧ | | | Digital input voltage | -0.5 to V <sub>CC</sub> | ٧ | | | Analog common to digital common | ±1 | ٧ | | | V <sub>REF OUT</sub> short-circuit to common | Indefinite | | | | V <sub>REF OUT</sub> short-circuit to V <sub>CC</sub> | 60 | seconds | | | V <sub>REF IN</sub> applied voltage | 0 to 5 | ٧ | | | Digital output pins applied voltage to logic high output s | -0.5 to V <sub>CC</sub> | V | | | Digital output sink current | 10 | mA | | T <sub>A</sub> | Operating temperature range<br>NE5030<br>SE5030 | 0 to +70<br>-55 to +125 | ဗိ | | T <sub>STG</sub> | Storage temperature range | -60 to +150 | °C | | P <sub>D</sub> | Power dissipation | 600 | mW | #### **BLOCK DIAGRAM** Linear Products Objective Specification # High-Speed Microprocessor-Compatible Analog-to-Digital Converter **NE/SE5030** DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $V_{EE} = -5V$ , $T_A = 0$ to 70°C for NE5030, $T_A = -55$ to +125°C for SE5030, $F_{CLK} \le 3MHz$ , unless otherwise noted. | SYMBOL | DADAMETER | CONDITIONS | | LIMITS | | UNIT | |----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|---------------------------------------------|----------------| | STMBUL | PARAMETER | CONDITIONS | Min Typ | | Max | UNII | | | Resolution | | 10 | 10 | 10 | Bits | | | Relative accuracy error <sup>1, 2</sup> | | | ± 1/4 | ± 1/2 | LSB | | DNL | Differential linearity error <sup>3</sup> | | | | 10 | bits | | | Code width error | | | ± 1/4 | ± 1/2 | LSB | | E <sub>FS</sub> | Full-scale gain error | T <sub>A</sub> = 25°C<br>over operating temp range | | ±1<br>±1 | ± 2<br>± 5 | LSB<br>LSB | | E <sub>UOS</sub> | Unipolar offset error | T <sub>A</sub> = 25°C<br>over operating temp range | | | ± 0.5<br>± 1.0 | LSB<br>LSB | | E <sub>BOS</sub> | Bipolar offset error | T <sub>A</sub> = 25°C<br>over operating temp range | | | ± 0.5<br>± 1.0 | LSB<br>LSB | | | Analog input range<br>Unipolar<br>Bipolar | BIPOLAR = 2.0V<br>BIPOLAR = 0.8V | 0<br>- V <sub>REF</sub> /2 | | + V <sub>REF</sub><br>+ V <sub>REF</sub> /2 | V<br>V | | l <sub>B</sub> | Analog input bias current | | | 1 | 5 | μΑ | | Z <sub>IN</sub> | Analog input impedance | | 1 | 3 | | Megohms | | V <sub>REF</sub> | Reference voltage output | T <sub>A</sub> = 25°C | 2.495 | 2.500 | 2.505 | V | | TC <sub>REF</sub> | Reference voltage drift <sup>4</sup> | over operating temp range | | ± 1.25<br>(± 5) | ± 2.5<br>(± 10) | mV<br>(ppm/°C) | | I <sub>L (REF)</sub> | Reference external load | | 2 | 2.5 | | mA | | I <sub>REF IN</sub> | Reference input current | V <sub>REF IN</sub> = 2.5V | | 2 | 3 | mA | | V <sub>CC</sub> | Pos supply operating range | | 4.75 | 5 | 5.25 | V | | V <sub>EE</sub> | Neg supply operating range | | -4.75 | -5 | -5.25 | ٧ | | PSR | Power supply rejection <sup>5</sup> | $V_{CC} = 4.75$ to 5.25V $V_{EE} = -4.75$ to -5.25V | | | ± 0.25 | LSB | | Icc | Positive supply current | $V_{CC} = 5.25V, V_{EE} = -5.25V$ | | 36 | 45 | mA | | I <sub>EE</sub> | Negative supply current | V <sub>CC</sub> = 5.25V, V <sub>EE</sub> = -5.25V | | 50 | 60 | mA | | Logic input | ls | | | | | | | V <sub>IH</sub> | Logic 1 input voltage | | 2.0 | | | ٧ | | V <sub>IL</sub> | Logic 0 input voltage | | | | 0.8 | V | | I <sub>IH</sub> | Logic 1 input current | $V_{IH} = 2.4V, T_A = 25$ °C<br>$V_{IH} = 2.4V, over operating$<br>temp range | | | 10<br>20 | μA<br>μA | | I <sub>IL</sub> | Logic 0 input current | $V_{IL} = 0.4V$ , $T_A = 25^{\circ}C$<br>$V_{IL} = 0.4V$ , over operating<br>temp range | | | 200<br>400 | μA<br>μA | | Logic outp | uts | | | | | | | V <sub>OH</sub> | Logic 1 output voltage | $I_{OH} = -400 \mu A$ , $\overline{CS} = \overline{OE} = 0.8V$ | 2.4 | 3.2 | | V | | V <sub>OL</sub> | Logic 0 output voltage | $I_{OL} = 1.6 \text{mA}, \overline{CS} = \overline{OE} = 0.8 \text{V}$ | | 0.2 | 0.4 | V | | loz | Three-state leakage | $\overline{OE}$ = 2.0V, V <sub>OL</sub> = 0V or 5V,<br>$T_A$ = 25°C<br>$\overline{OE}$ = 2.0V, V <sub>OL</sub> = 0V or 5V,<br>over temp | | ± 10 | ± 20<br>± 100 | μA<br>μA | #### **NOTES** - 1. Specifications given in LSB refer to the weight of the least significant bit at the 10-bit level, which is 0.1% of the full scale voltage. - 2. Relative accuracy is defined as the deviation of the actual code transition points from a straight line drawn between the first code transition point and the final code transition point. - 3. Resolution for which the device is guaranteed to have no missing codes. - 4. Deviation of the reference voltage output over the operating temperature range from its 25°C value. - 5. Maximum change in the final code transition point. This will also result in a linear change in all lower order codes. # High-Speed Microprocessor-Compatible Analog-to-Digital Converter # NE/SE5030 AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $V_{EE} = -5V$ , $T_A = 25$ °C, $f_{CLK} = 5MHz$ | SYMBOL | | | | | | | | | |-----------------------|----------------------------|--------------|-------|--------|------------------|-----------------------------------|-----|------| | | PARAMETER | то | FROM | EDGE | Min | Тур | Max | UNIT | | f <sub>CLK</sub> | Max clock frequency | | | | 3.0 <sup>1</sup> | 4.0 | | MHz | | t <sub>WCP</sub> | Positive clock pulse width | | | | 90 | | | ns | | twcn | Negative clock pulse width | | | | 90 | | | ns | | t <sub>CONV</sub> | Conversion time | | | | | 7.5/f <sub>CLK</sub> <sup>2</sup> | | ns | | t <sub>W</sub> | START pulse width | | | | 100 | | | | | t <sub>S</sub> | Setup time | CLK | START | HI-LOW | TBD | TBD | | ns | | t <sub>P (DATA)</sub> | Access time | DB0 -<br>DB9 | ŌĒ | HI-LOW | | TBD | TBD | ns | | tp (3-STATE) | Disable time | Hi-Z | ŌĒ | LOW-HI | | TBD | TBD | ns | | t <sub>P (EDC)</sub> | Propagation delay | EOC Hi | ŌĒ | HI-LOW | | TBD | TBD | ns | #### NOTES: - 1. Maximum clock frequency. Subject to change before product release. - 2. Frequency in MHz. #### **TIMING DIAGRAM** Linear Products Objective Specification # High-Speed Microprocessor-Compatible Analog-to-Digital Converter NE/SE5030 #### CIRCUIT DESCRIPTION The SE/NE5030 is a microprocessor compatible, high speed, 10-bit Analog-to-Digital converter. The device uses a new multi-step parallel conversion scheme<sup>1</sup> which determines two bits of the digital word in each conversion step, permitting a fast 2.5µs conversion time. Refer to the block diagram. The full-scale current of the DAC is $V_{\rm REF}/R$ . When conversion is initiated, the successive approximation register (SAR) directs the two MSB currents of the DAC (I9 and I8) to $\overline{l_0}$ and the remaining bit currents of the DAC (including the DAC R/2R termination current) to $l_{\rm O1}$ . This divides the input signal range into four equal subranges. The three latched comparators determine into which of these subranges the input voltage falls. The decoded outputs of these comparators determine the two MSBs (D9 and D8), which are stored in the SAR. In each subsequent step, the SAR controls the DAC such that the complement of the previously determined bits are directed through $l_{O2}$ ; the bits currently being determined are directed through $l_{O1}$ , and the remainder of the bits are directed through $l_{O1}$ . In this manner the subrange containing the analog input voltage in the previous step is divided into four smaller subranges and two bits of the digital output are determined. At the end of five steps the SAR contains a 10-bit binary code which accurately represents the input signal to within $\pm \frac{1}{2}$ LSB. #### **FUNCTIONAL DESCRIPTION** With an external clock signal connected to the CLOCK IN pin, CS at a logic low, and OE at a logic high, a conversion cycle is initiated with the application of an external start pulse applied to the START pin. The SAR sequences through the conversion as described above. At the end of the conversion, the endof-conversion flag (EOC) goes low. The EOC flag can be used to interrupt a microprocessor or otherwise notify a processor or controller that a conversion is completed. OE may then be forced low (while holding CS low), enabling the three-state output buffers so that the converted word may be read. Bringing the OE pin low while the CS pin is low also resets the EOC flag to a logic high. It is recommended that OE be brought to a logic high prior to the application of another START pulse. If OE were to remain low during a conversion, the output buffers would be enabled and would switch states during the conversion. This switching can couple into the analog input through parasitic capacitances, causing erroneous conversion results. The application of another START pulse while a conversion is in progress will halt the conversion in progress and begin a new conversion cycle. If a START pulse is received while the $\overline{CS}$ input is at a logic high, that $\overline{START}$ pulse is ignored. The outputs will be in the high impedance state as long as either $\overline{CS}$ or the $\overline{OE}$ input is at a logic high. #### LOGIC INPUTS AND OUTPUTS All the logic inputs (BIPOLAR, CLOCK IN, START, CS, OE) respond to TTL level signals and present one LS TTL load to the driving source. The logic outputs are capable of driving two TTL loads. If long digital lines or a heavily loaded bus must be driven, external logic buffers are recommended. #### **VOLTAGE REFERENCE** The internal voltage reference (2.5V ± 0.2%) is of a second order-corrected design. The output voltage is trimmed at the wafer level by the "Zener zap" technique to have a temperature coefficient of less than ± 10ppm/°C (average) over the operating temperature range. V<sub>REF OUT</sub> (Pin 1) and V<sub>REF OUT</sub> (Pin 2) are not internally connected and should be connected together close to the device. The voltage reference output (Pin 1) can provide up to 2mA to an external load for other system applications. The current drawn by any external load *must remain constant* during a conversion. #### **ANALOG INPUT** The analog input voltage to ge digitized is connected between $V_{\rm IN}$ (Pin 5) and Analog Common (Pin 6). The device operates in either a unipolar mode (input range of 0 to $V_{\rm REF}$ ) or in a bipolar mode (input range of $V_{\rm REF}/2$ ) to $+V_{\rm REF}/2$ ). The TTL compatible BIPOLAR input is used to select the mode. When the BIPOLAR input is high, the device operates in the unipolar mode. The input range is then 0 to + V<sub>REF</sub> (2.5V nominal). The nominal value of the LSB is 2.44mV. The SE/ NE5030 is designed to have a 1/2 LSB offset so that the analog input exactly corresponding to a given code will fall in the center of that code's input range. Thus, the ideal input voltage to cause the first transition (from 00 0000 0000 to 00 0000 0001) will occur for an input voltage of 1.22mV, and the final transition (from 11 1111 1111) to 11 1111 1111) will ideally occur for an input voltage of 2496.34mV, or 1.5 LSB below the 2.5V reference. For bipolar operation, the $\overline{\text{BIPOLAR}}$ input is set to a logic low. This shifts the transfer curve of the A/D by V $_{\text{NEF}}/2$ so that the input voltage range is now $-(V_{\text{REF}}/2)$ to $+(V_{\text{REF}}/2)$ , or (-1.25V to + 1.25V nominal). The ideal transition of code from 00 0000 0000 to 00 0000 0001 occurs at an input of -1248.78mV, and the final code transition (11 1111 1110 to 11 1111 1111 occurs at 1246.34mV. The high input impedance of the SE/NE5030 analog input simplifies the requirements of the signal source driving the SE/NE5030, eliminating the need for specialized drive circuitry. #### POWER SUPPLY DECOUPLING AND LAYOUT CONSIDERATIONS Since one LSB of the SE/NE5030 input is just 2.44mV, good layout and grounding techniques are crucial to attaining optimum performance. The power supplies should be filtered, well regulated, and free of high-frequency noise. Use of noisy supplies will cause unstable output codes to be generated. The power supplies should be bypassed to Analog Common with tantalum or electrolytic capacitors in parallel with a small, high-frequency bypass. Suitable bypasses would be 22µF electrolytic capacitors with 0.1µF ceramic capacitors in parallel with them. These capacitors should be located close to the device. Analog Common and Digital Common are not connected internally and should be connected together as close to the device as possible. Low impedance analog and digital common returns are important for optimum performance. The power supply returns should be connected to the Digital Common of the device. The Analog Common is the ground reference point for the internal voltage and should be connected directly to the Analog Common reference point of the system. Coupling between the digital lines and the Analog Input should be minimized by careful printed circuit board layout. The layout should attempt to locate the analog circuitry and their interconnections as far from the logic circuitry as is possible. Use of wire wrap techniques or plug-in type boards is not recommended. #### NOTE: M. Kolluri: "A Multi-Step Parallel 10-Bit 1.5 ADC," ISSCC Digest of Technical Papers, p 60 - 61; Feb 1984. # NE5034 8-Bit High-Speed A/D Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5034 is a high-speed microprocessor-compatible 8-bit analog-to-digital converter. It uses the successive approximation conversion technique, and includes the comparator, reference DAC, SAR, an internal clock and 3-State buffers all on the same chip. The converter can accommodate a wide analog input voltage range, bipolar or unipolar, selectable through external input resistors. An external capacitor controls the internal clock frequency, providing conversion times down to $17\mu s$ . Faster conversion times are possible using an external clock. Microprocessor interfacing requirements are simple, allowing analog-to-digital conversion with a minimum of external components. #### **FEATURES** - 8-bit resolution and accuracy - Accepts unipolar or bipolar inputs - 3-State output buffers for easy microprocessor interface - Choice of internal or external clocking - Short conversion time, 17μs typical using internal clock #### **APPLICATIONS** - All microprocessor-based monitoring and control systems requiring analog signal inputs - Typical applications include: Automated process control, machine tools, robots, test and measurement instruments, environmental controls - Other applications include: Ratiometric A/D conversion, very high resolution A/D conversion systems requiring high-speed 8-bit building blocks #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------|-------------------|------------| | 18-Pin Cerdip | 0 to +70°C | NE5034F | #### **BLOCK DIAGRAM** Linear Products Product Specification # 8-Bit High-Speed A/D Converter **NE5034** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> + | Positive supply voltage | 0 to +6 | V | | V <sub>CC</sub> - | Negative supply voltage | 0 to -15 | V | | I <sub>REF</sub> | Reference current | 1.5 | mA | | I <sub>IN</sub> | Analog input current | 5.0 | mA | | V <sub>O</sub> | Data output voltage | 6.0 | . V | | VL | Analog GND to Digital GND<br>Logic input voltage | 1.0<br>-1 to V <sub>CC</sub> + | V | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package | 1500 | mW | | TA | Operating temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 seconds) | 300 | °C | #### NOTE: #### DC ELECTRICAL CHARACTERISTICS + $V_{CC}$ = 5.0V, $-V_{CC}$ = -12V, $0^{\circ}$ C $\leq$ $T_{A}$ $\leq$ $70^{\circ}$ C unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | |-------------------|-----------------------------------------|----------------------------------------------------------------------------------------|-------|-------|-------|------| | | Resolution | | 8 | 8 | 8 | Bits | | | Relative accuracy error <sup>1, 2</sup> | | | | ± 1/2 | LSB | | V <sub>CC</sub> + | Positive supply range | | 4.75 | 5.0 | 5.25 | ٧ | | V <sub>CC</sub> - | Negative supply range | | -11.4 | -12 | -12.6 | V | | €FS | Full-scale gain error | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C | | ± 2 | ± 5 | LSB | | $\epsilon_{ZS}$ | Zero-scale offset error | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C | | ± 0.5 | ± 1 | LSB | | PSR | Power supply rejection <sup>3</sup> | $I_{REF} = 1.0$ mA,<br>$V_{CC} = +4.75$ to $+5.25$ V,<br>$V_{CC} = -11.4$ to $-12.6$ V | | | ± 1/2 | LSB | | V <sub>IH</sub> | Logic 1 input voltage (STRT and OE) | | 2.0 | | | ٧ | | V <sub>IH</sub> | Logic 1 input voltage ext. clock | | 2.4 | | | V | | V <sub>IL</sub> | Logic 0 input voltage (STRT and OE) | | | | 0.8 | ٧ | | V <sub>IL</sub> | Logic 0 input voltage ext clock | | | _ | 0.7 | V | | l <sub>IH</sub> | Logic 1 input current (STRT and OE) | V <sub>IN</sub> = 2.4V | | | 20 | μΑ | | I <sub>IH</sub> | Logic 1 input current ext clock | V <sub>IN</sub> = 2.4V | | 100 | | μΑ | | I <sub>I</sub> L | Logic 0 input current (STRT and OE) | V <sub>IN</sub> = 0.4V | | -20 | -100 | μΑ | | I <sub>IL</sub> | Logic 0 input current ext. clock | V <sub>IN</sub> = 0.7V | | -100 | | μΑ | | V <sub>OL</sub> | Logic 0 output voltage | $I_{OL} = 1.6 \text{mA}, \ \overline{OE} = 0.8 \text{V}$ | | | 0.4 | V | | V <sub>OH</sub> | Logic 1 output voltage | $I_{OH} = 400 \mu A, \overline{OE} = 0.8 V$ | 2.4 | | | V | | loz | Three-state leakage | $\overline{OE}$ = 2.0V, V <sub>OL</sub> = 0V or 5V | | ± 10 | | μΑ | | I <sub>CC+</sub> | Positive supply current | $V_{CC} = +5V, \ V_{CC} = -12V$ | | 18 | 36 | mA | | Icc | Negative supply current | $V_{CC} = +5V, V_{CC} = -12V$ | | -11 | -22 | mA | #### NOTES: <sup>1.</sup> Derate above 25°C at the following rates: F package at 12.0mW/°C. <sup>1.</sup> Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on a straight line drawn from zero-scale to full-scale of the device. <sup>2.</sup> Specifications given in LSBs refer to the weight of the least significant bit at the 8-bit level which is 0.39% of the full-scale voltage. <sup>3.</sup> Maximum change in full-scale. # 8-Bit High-Speed A/D Converter ## NE5034 #### AC ELECTRICAL CHARACTERISTICS V+ = +5V, V- = -12V, TA = 25°C | 0.44501 | DADAMETED | | | | LIMITS | | | | |-----------------|----------------------------------------------|-----------------------|-----------|--------------------------------------|---------|-----|------|-----| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min Typ | Max | UNIT | | | | Internal clock frequency | | | C <sub>L</sub> = 60pF (See Figure 1) | | 500 | | kHz | | | External clock frequency | | | | | | 700 | kHz | | t <sub>W</sub> | STRT pulse width | | | Clock freq. = 500kHz | 400 | | | ns | | | External clock pulse width positive/negative | | | | 600 | | | ns | | ts | Setup time <sup>1</sup> | | | See Figure 3 | 300 | | | ns | | t <sub>PD</sub> | (Out data) propagation delay | data out | ŌĒ | See Figure 2 | | 50 | 200 | ns | | t <sub>PD</sub> | (Out DR) propagation delay | data ready out | 8th clock | See Figure 3 | | 700 | | ns | | t <sub>PD</sub> | (3-State) propagation delay | high impedance<br>o/p | ŌĒ | See Figure 2 | | 60 | 200 | ns | | t <sub>PD</sub> | (DB0) propagation delay | DB0 | DR | See Figure 3 | | | 500 | ns | | t <sub>PD</sub> | (SDR) STRT low to DR high | data ready high | STRT low | See Figure 3 | | 700 | | ns | #### NOTE: #### TYPICAL PERFORMANCE CHARACTERISTICS <sup>1.</sup> See description of "Setup time". Linear Products Product Specification ## 8-Bit High-Speed A/D Converter NE5034 #### **TEST LOAD CIRCUITS** # FUNCTIONAL PIN DEFINITIONS DATA READY (DR) This is an output pin used to indicate that a conversion is in progress. $\overline{DR}$ goes to a logic "1" when $\overline{STRT}$ is at a logic "0". At the completion of a conversion $\overline{DR}$ returns to a logic "0". There is a delay (MAX 0.5 $\mu$ s) from the time $\overline{DR}$ goes to "0" to the time DB0 data is valid. #### **DB0 - DB7** Eight 3-State data outputs each with a drive capability of one TTL load. DB0 is the LSB and DB7 is the MSB. #### ŌΕ Output enable input. When $\overline{OE}$ is at a logic "1" the data outputs assume a high impedance state. With $\overline{OE}$ at a logic "0", data is placed on the outputs. Data appearing on the outputs is only valid if both $\overline{OE}$ and $\overline{DR}$ are at logic "0" (see note on $\overline{DR}$ timing). #### STRT This pin is used to reset the converter and start a new conversion. A logic "0" applied to this pin for a minimum of 400ns will reset the converter to a condition with DB7 at a logic "1" and all other Data outputs at logic "0". It will also cause $\overline{\rm DR}$ to go to a logic "1" (see timing diagrams for delay times). Conversion will start with the 1st clock pulse after $\overline{\rm STRT}$ returns to a logic "1" (see notes on setup time required). A $\overline{\rm STRT}$ pulse while a conver- sion is taking place will cause the conversion to be aborted and the converter will reset. (See notes on short-cycle operation). #### CLK IN An external capacitor between this pin and ground generates the internal clock pulses. (See diagram for clock frequency vs capacitor value). In order to synchronize the internal clock, to the start pulse a diode (small signal type, e.g., 1N914) should be connected be- tween STRT and CLK IN (see Figures 4 and 5). Without this diode the start pulse could occur at a time which could cause one of the conditions described in the Note on "setup" time. Applying an external TTL- or MOS-compatible clock to this pin slaves the NE5034 to external clock frequency. In this case, the diode is not required but the "setup" time requirements should be noted. Linear Products Product Specification ## 8-Bit High-Speed A/D Converter NE5034 #### BASIC CIRCUIT DESCRIPTION The NE5034 is an 8-bit A/D converter which incorporates the successive-approximation conversion method. Upon receipt of the STRT pulse, successive bits, beginning with the MSB (DB7), are applied to the input of the internal 8-bit current output DAC by the I<sup>2</sup>L successive-approximation register (SAR) (see Block Diagram). The comparator determines whether the output current of the DAC is greater or less than the input current converted from the unknown analog input voltage through an external input resistor. If the DAC output current is greater, the data latch for the trial bit is reset to a '0'; if it is less, the trial data bit stays at '1'. After all the bits from DB7 to DB0 have been tried, the SAR contains a valid 8-bit binary output code which accurately represents the unknown analog input to within ± ½LSB (±0.2%). This binary output will now remain in the SAR until another STRT pulse is applied. During the successive-approximation sequence, the DATA READY signal remains at '1'. Upon completion of the conversion, the signal goes to a '0', indicating that data is valid and ready. If the OE input is left at a '0' during the conversion, the DATA OUTPUT shows the conversion sequence (see short cycle section). When the OE line is made a logic '1', the output buffers will go to a high impedance state and will remain so until the OE is returned to a '0' state. #### TIMING DESCRIPTION The timing diagram shown in Figure 7 shows the successive trial and decisions for each data bit. With STRT at a logic "0" the converter is reset to a condition with DB7 at a logic "1", DR at a logic "1" and DB0 - DB6 at logic "0". Conversion starts after STRT returns to a logic "1". Starting with DB7 each bit is tried in turn, with the decision point being at the time of the positive-going edge of the clock. Starting with the first positive edge after STRT returns to logic "1" (see note on "setup" time). The eighth positive-going edge makes the decision on DB0 (LSB) and also causes $\overline{DR}$ to return to a logic "0" to indicate the conversion is complete. (See note on $\overline{DR}$ timing.) #### SHORT-CYCLE OPERATION In applications where less than 8 bits of resolution are required, the NE5034 can be operated to achieve shorter conversion times. No hard wire changes are required to perform "short-cycling". Conversion to X number of bits is completed at the end of X + 0.5 clock cycles (after a start pulse) $\overline{DR}$ will still be at a logic "1" state. OE can be used to 3-State the outputs even during short-cycle operation. # 8-Bit High-Speed A/D Converter ## NE5034 ## 8-Bit High-Speed A/D Converter NE5034 #### SETUP TIME When using an external clock, the positivegoing edge of the start pulse must be synchronized to the clock pulse. There is a "setup" time of 300ns required between the time of the start pulse returning to a logic "1" and the next positive-going edge of the clock. If the positive edge of the start pulse occurs less than 300ns prior to the positive clock edge, one of the following conditions will occur: - a) The converter recognizes the clock pulse and converts as normal. - The conversion starts one clock pulse later. - The conversion never starts. This will be indicated by the fact that DR does not return to logic "0". In this case a new start pulse will be required. #### DATA READY (DR) TIMING After DR returns to a logic "0", indicating a conversion is complete, there is a time delay of 500ns before the data at DB0 output (the Least Significant Bit) is valid. #### ZERO OFFSET (NEGATIVE **FULL-SCALE) CALIBRATION PROCEDURES** - 1. Apply continuous start pulses to the STRT input. - 2. Apply 1/2 LSB in the case of unipolar operation, or ½ LSB above — FS in the case of bipolar operation to the analog input. - 3. Observe all data outputs after each conversion is completed. - Adjust the potentiometer connected to IIN (see Figure 6) until the LSB flickers between '0' and '1', and all other data outputs remain '0' following each conversion. #### **FULL-SCALE (POSITIVE FULL-**SCALE) CALIBRATION: - 1. Apply continuous start pulses to the STRT input. - Apply full-scale minus 11/2 LSB to the analog input. - Observe all data outputs after each conversion is completed. - Adjust the voltage applied to V<sub>RFF</sub> in (Figure 4) until the LSB varies between '0' and '1', and all other data outputs stay '1' after each conversion. #### NOTES: - 1. Where an input of 1/2 LSB is called for, the voltage is equal to: FS - 256 - 2. The sequence of calibration should be: a. Zero offset - b. Full-scale adjust - c. Zero offset - d. Full-scale adjust #### **OPERATING PRECAUTIONS** Analog and digital grounds should have separate returns. Noise and jitter on digital ground will degrade accuracy unless the input is referenced to a 'clean' analog ground. #### UNIPOLAR BINARY OPERATION A standard connection for a 0 to 10V unipolar binary operation, with V<sub>BEF IN</sub> equal to +5V, is shown in Figure 4. The NE5034 can quantize full-scale ranges of 1V to 10V. It should be noted, however, that for smaller full-scale ranges, the accuracy and speed will degrade. The input voltage versus output code relationship for unipolar operation is shown in Table 1. The full-scale range is 2 times IREF IN. Table 1. Unipolar — Binary | ANALOG INPUT | DIGITAL<br>OUTPUT CODE | | | | | |--------------|------------------------|-----|--|--|--| | 1, 2, 3 | MSB LSB | LSB | | | | | FS-1 LSB | 11111111 | | | | | | FS - 2 LSB | 11111110 | | | | | | 3/4 FS | 11000000 | | | | | | ½ FS + 1 LSB | 10000001 | | | | | | ½ FS | 10000000 | | | | | | ½ FS - 1 LSB | 01111111 | | | | | | 1/4 FS | 01000000 | | | | | | 1 LSB | 00000001 | | | | | | 0 | 00000000 | _ | | | | #### NOTES: - 1. Analog inputs shown are nominal center values of code. - 2. "FS" is full-scale; i.e., $21_{\rm REF\ IN}$ (Unipolar mode). 3. 1 LSB equals $(2^{-8})^{\rm (FS)}$ . - 4. "FS" is full-scale; i.e., I<sub>REF IN</sub> (Bipolar mode). Table 2. Bipolar -- Offset Binary | ANALOG INPUT<br>1, 3, 4 | DIGITAL<br>OUTPUT CODE | | | | | | |-------------------------|------------------------|------|--|--|--|--| | | MSB | LSB | | | | | | + (FS - 1 LSB) | 1111 | 1111 | | | | | | + (FS - 2 LSB) | 1111 | 1110 | | | | | | +(½ FS) | 1100 | 0000 | | | | | | +(1 LSB) | 1000 | 0001 | | | | | | 0 | 1000 | 0000 | | | | | | -(1 LSB) | 0111 | 1111 | | | | | | -(½ FS) | 0100 | 0000 | | | | | | -(FS - 1 LSB) | 0000 | 0001 | | | | | | -FS | 0000 | 0000 | | | | | - Analog inputs shown are nominal center values of code - 2. "FS" is full-scale; i.e., 21<sub>REF IN</sub> (Unipolar mode). 3. 1 LSB equals (2<sup>-8</sup>)<sup>(FS)</sup>. - 4. "FS" is full-scale; i.e., I<sub>REF IN</sub> (Bipolar mode). #### **BIPOLAR (OFFSET BINARY) OPERATION** A standard connection for a -5 to +5V or -10 to +10V bipolar operation is shown in Figure 5. # NE5036 6-Bit A/D Converter (Serial Output) **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5036 is an easy-to-use, low cost, successive-approximation Analog-to-Digital converter, fabricated in Bipolar/ i<sup>2</sup>L technology, and packaged in a convenient 8-pin miniDIP package. With an external reference voltage, the NE5036 will accept input voltages between 0V and $V_{REF}$ . Holding the START pin low for at least 8 clock pulses in duration will provide the 6-bit result of the conversion in a serial format. #### **FEATURES** - Three-state output buffer for easy microprocessor interfacing - Fast successive-approximation converter, 23μs # TTL compatible inputs and outputs - Easy interface to CMOS microprocessors - Guaranteed no missing codes over full operating range - Single supply operation, +5V - High impedance analog inputs - Positive true binary serial output #### **APPLICATIONS** - Temperature control - μP-based appliances - Light level monitor - Electronic toys - Joystick interface - μP/transducer interface #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Cerdip | 0 to +70°C | NE5036FE | | 8-Pin Plastic DIP | 0 to +70°C | NE5036N | | 14-Pin SO Package | 0 to +70°C | NE5036D | #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** Linear Products Product Specification # 6-Bit A/D Converter NE5036 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |---------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|----------------| | V <sub>CC</sub> | Power supply voltage | 7 | V | | V <sub>REF</sub> | Reference voltage | 7 | V | | V <sub>IN (Analog)</sub> | Analog input voltage | 7 | ٧ | | V <sub>IN (Digital)</sub> | Digital input voltage (START & CLOCK) | 7 | ٧ | | D <sub>OUT</sub> | Data output pin<br>3-State mode<br>Enabled mode | 7<br>20 | V<br>mA | | $\Delta_{GND}$ | Analog GND to digital GND | ± 1 | ٧ | | T <sub>A</sub> | Operating temperature range | 0 to 70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C<br>(still-air) <sup>1</sup><br>FE package<br>N package<br>D package | 780<br>1160<br>1090 | mW<br>mW<br>mW | #### NOTE: FE package at 6.0mW/°C. N package at 9.3mW/°C. D package at 8.3mW/°C. DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ ; $V_{REF} = 2.0V$ ; Clock = 350kHz; $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C. | | 242445752 | | | LIMITS | | | | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------|------------------|---------------------------------------------------|--------------------------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max 6 ½ +5.50 ±2 -½, +2 ±1 10 10 0.8 10 10 ±40 24 | UNIT | | | | Resolution<br>Relative accuracy <sup>1, 2</sup> | | 6 | 6<br>1⁄4 | | Bits<br>LSB | | | V <sub>CC</sub> | Positive supply voltage | | +4.75 | + 5.0 | +5.50 | V | | | € <sub>FS</sub> | Full-scale gain error <sup>2, 3, 4</sup> Zero-scale offset error <sup>2</sup> | V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C<br>V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C | | ± 1<br>± ½ | | LSB<br>LSB | | | PSR | Power supply rejection<br>Max change in full-scale <sup>2</sup> | V <sub>REF</sub> = 2.0V<br>4.75V ≤ V <sub>CC</sub> ≤ 5.5V | | ± 1/2 | ±1 | LSB | | | I <sub>IN</sub><br>I <sub>REF</sub><br>R <sub>IN</sub> | Analog input bias current<br>Reference bias current<br>Analog input resistance | 0 ≤ V <sub>IN</sub> ≤ 2.5V<br>0 ≤ V <sub>REF</sub> ≤ 2.5V | 3 | 1<br>1<br>30 | | μΑ<br>μΑ<br>ΜΩ | | | VIH VIL IIH IOH IOL IOZ ICC | Logic '1' input voltage Logic '0' input voltage Logic '1' input current Logic '0' input current Logic '1' output current Logic '0' output current Three-state leakage current Positive supply current | 2.4V ≤ V <sub>OH</sub><br>V <sub>OL</sub> ≤ 0.4V | 2.0<br>300<br>1.6 | 1<br>± 0.1<br>14 | 10<br>10<br>± 40 | V<br>V<br>ДА<br>ДА<br>ДА<br>МА<br>МА | | | P <sub>D</sub> | Power dissipation | | | | 132 | mW | | #### NOTES: 3. Full-scale gain error is the deviation of the code transition point (1111110 to 1111111) from its ideal value (accounting for offset error at 000000). <sup>1.</sup> Derate above 25°C at the following rates: <sup>1.</sup> Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on the straight line drawn from zero-scale to full-scale of the device. <sup>2.</sup> Specifications given in LSBs refer to the weight of the least significant bit at the bit level which is 1.56% of the full-scale voltage. <sup>4.</sup> The analog input voltage (V<sub>IN</sub>) range is from 0V to V<sub>REF</sub> nominally, with the output remaining at 111111 even though the input may increase from V<sub>REF</sub> to V<sub>CC</sub>. (For optimum performance V<sub>REF</sub> can be any value from 1.5V to 2.5V.) Linear Products Product Specification # 6-Bit A/D Converter NE5036 # AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ ; $V_{REF} = 2.0V$ ; Clock = 350kHz; $0^{\circ}C \le T_{A} \le 70^{\circ}C$ unless otherwise specified. Typical values are specified at 25°C. (Refer to test figures.) | 0.44501 | | | | TEST CONDITIONS | LIMITS | | | | |----------------------|-----------------------------------------|----------------|-------|------------------------------------|--------|-----|-----|-----------------| | SYMBOL | PARAMETER | то | FROM | | Min | Тур | Max | UNIT | | f <sub>MAX</sub> | Max clock frequency | | | | 350 | | | kHz | | tconv | Conversion time | | | | | | 8 | Clock<br>cycles | | t <sub>W</sub> | Clock pulse width | | | | 1.3 | | | μs | | ts | Setup time, START to clock <sup>2</sup> | Clock | START | | 500 | | | ns | | t <sub>P</sub> (OUT) | Propagation delay <sup>1</sup> | Data out | Clock | $T_A = 25$ °C, $t_R = t_F < 20$ ns | | | 600 | ns | | tp (3-STATE) | Propagation delay <sup>1</sup> | Data (3-State) | START | $T_A = 25$ °C, $t_R = t_F < 20$ ns | | | 600 | ns | #### NOTES: <sup>1.</sup> The time between the specified reference points on the clock and the output waveforms with the output changing (Low-to-High or High-to-Low). <sup>2.</sup> The High-to-Low transition of the START pulse should occur at least 500ns prior to the negative edge of the clock pulse to insure its recognition. The START pulse should stay high for at least 500ns between conversions to guarantee proper recognition. #### CIRCUIT DESCRIPTION NE5036 is a complete 6-bit, serial output, A/D converter which incorporates the successive approximation method. The chip includes the internal control logic, the successive approximation register (SAR), 6-bit DAC, comparator and the output buffer. An externally-generated clock source (maximum frequency = 350kHz) must be provided to Pin 6. An external reference voltage supplied to Pin 2 sets the full-scale range of the A/D converter as shown in the Block Diagram. Upon the START pin going low, successive approximation conversion commences after the first low-going edge of the clock pulse. Successive bits, beginning with the MSB (D5), are applied to the input of the internal 6-bit current output DAC by the I<sup>2</sup>L successive approximation register. The comparator determines whether the output current of the DAC is greater or less than the input current, converted from the unknown analog input voltage through the V/I converter. If the DAC output is greater, that bit of the DAC is set to 0 and simultaneously the output buffer goes to 0. If it is less, that bit stays at 1 and the output buffer goes to 1. After the second High-to-Low transition of the clock pulse, the MSB (D5) data is valid. On successive clock pulses, successive bits are tried and the output buffer represents that bit. START has to stay low for at least 8 clock pulses for the conversion to be completed and to access the 6-bit result of the conversion. A conversion in process can be interrupted by issuing another START pulse. When START is in a high state, the output buffer is in a high impedance state. The timing diagram for the device is shown in Figure 1. #### TRANSFER CHARACTERISTICS The NE5036 is designed to have a nominal $\frac{1}{2}$ LSB offset, so that the code transition points are located $\frac{1}{2}$ LSB on either side of the exact analog input for a given code. Thus, the first transition (000000 to 000001) will occur at an input of $\frac{1}{2}$ LSB (15.63mV with a VREF of 2.0V), plus any offset. Subsequent transition (to full-scale — 111111) will occur at 62.5 LSB (1.953V at $V_{REF}$ of 2.0V). The ideal transfer characteristic of NE5036 is shown in Figure 2. #### LAYOUT PRECAUTIONS Analog ground (Pin 4) and Digital ground (Pin 5) are not connected internally and should be connected together as close to the device as possible for optimum performance. The leads to the analog inputs should be kept as short as possible to minimize input noise pick-up. Input bypass capacitors from the analog inputs to ground will eliminate noise pick-up. Power supplies should be decoupled with at least $1\mu F$ and should be located close to the device to minimize the effects of noise spikes on $V_{\rm CC}$ . The reference input and the analog voltage input must both remain stable during conversion to insure accuracy and proper operation. This can be done by adequately bypassing these inputs and/or keeping the impedance at these inputs at or below $2k\Omega$ . #### TYPICAL PERFORMANCE CHARACTERISTICS ## 6-Bit A/D Converter NE5036 #### AC TEST CIRCUITS AND WAVEFORMS ## 6-Bit A/D Converter NE5036 ## TYPICAL APPLICATIONS # NE5037 6-Bit A/D Converter (Parallel Outputs) **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5037 is a low cost, complete successive-approximation analog-to-digital (A/D) converter, fabricated using Bipolar/I²L technology. With an external reference voltage, the NE5037 will accept input voltages between 0V and $V_{REF}$ . An external START pulse of at least 300ns in duration will provide the 6-bit result of the conversion in parallel format. Full conversion with no missing codes occurs in 9 $\mu$ s. ## **FEATURES** - TTL-compatible inputs and outputs - 3-State output buffer - Easy interface to CMOS microprocessors - Fast conversion 9μs - Guaranteed no missing codes over full temp range - Single-supply operation, +5V - Positive true binary outputs - High-impedance analog inputs #### **APPLICATIONS** - Temperature control - μP-based appliances - Light level monitors - Head position sensing - Electronic toys - Joystick interface ## PIN CONFIGURATION ## **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | NE5037F | | 16-Pin Plastic DIP | 0 to +70°C | NE5037N | | 16-Pin Plastic SO package | 0 to +70°C | NE5037D | ## **BLOCK DIAGRAM** NE5037 ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |--------------------------|---------------------------------------------------------------------------|-----------------|----------| | V <sub>CC</sub> | Power supply voltage | 7 | ٧ | | V <sub>REF</sub> | Reference voltage | 7 | V | | V <sub>IN(Analog)</sub> | Analog input voltage | 7 | V | | V <sub>IN(Digital)</sub> | Digital input voltage (CS, OE, START, CLK) | 7 | V | | D <sub>OUT</sub> | Data outputs (DB0 to DB5) 3-state mode Enabled mode (each output) | 7<br>5 | V<br>mA | | EOC | End of conversion | V <sub>CC</sub> | | | $\Delta_{GND}$ | Analog GND to digital GND | ±1 | V | | T <sub>A</sub> | Operating temperature range | 0 to 70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 seconds) | 300 | °C | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> | 1100 | | | | F package N package | 1190<br>1450 | mW<br>mW | | | D package | 1090 | mW | #### NOTE: <sup>1.</sup> Derate above 25°C at the following rates: F package = 9.5mW/°C. N package = 11.6mW/°C. D package = 8.7mW/°C. Linear Products Product Specification ## 6-Bit A/D Converter (Parallel Outputs) NE5037 DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ ; $V_{REF} = 2.0V$ ; Clock = 1MHz; $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C. | 0/41001 | | TEST CONDITIONS LIMIT | | | | | |--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------|-----------------|-------------------------------|--------------------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Resolution<br>Relative accuracy <sup>1,2</sup> | | 6 | 6<br>1⁄4 | 6<br>½ | Bits<br>LSB | | V <sub>CC</sub> | Positive supply voltage | | + 4.75 | +5.0 | + 5.50 | V | | € <sub>FS</sub> | Full-scale gain error <sup>2,3,4</sup><br>Zero-scale offset error <sup>2</sup> | V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C<br>V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C | | ± 1<br>± ½ | ±2<br>-½, +2 | LSB<br>LSB | | PSR | Power supply rejection<br>Max change in full-scale <sup>2</sup> | $V_{REF} = 2.0V$<br>4.75V $\leq V_{CC} \leq 5.5V$ | | ± 1/2 | ± 1 | LSB | | I <sub>IN</sub><br>I <sub>REF</sub><br>R <sub>IN</sub> | Analog input bias current<br>Reference bias current<br>Analog input resistance | $0 \le V_{IN} \le 2.5V$ $0 \le V_{REF} \le 2.5V$ | 3 | 1<br>1<br>30 | 10<br>10 | μΑ<br>μΑ<br>ΜΩ | | VIH VIL IIH IIL IOH IOZ ICC | Logic '1' input voltage Logic '0' input voltage Logic '1' input current Logic '0' input current Logic '1' output current <sup>5</sup> Logic '0' output current 3-State leakage current Positive supply current | 2.4V ≤ V <sub>OH</sub><br>V <sub>OL</sub> ≤ 0.4V | 2.0<br>300<br>1.6 | 1<br>±0.1<br>18 | 0.8<br>10<br>10<br>± 40<br>24 | V<br>V<br>μΑ<br>μΑ<br>μΑ<br>mA<br>mA | | P <sub>D</sub> | Power dissipation | | | | 132 | mW | #### NOTES - 1. Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on a straight line drawn from zero-scale to full-scale of the device. - 2. Specifications given in LSBs refer to the weight of the least significant bit at the 6-bit level which is 1.56% of the full-scale voltage. - 3. Full-scale gain error is the deviation of the full-scale code transition point (111110 to 111111) from its ideal value. - 4. The analog input voltage $(V_{IN})$ range is 0V to $V_{REF}$ nominally, with the output remaining at 1111111 even though the input may increase from $V_{REF}$ to $V_{CC}$ . (For optimum performance, $V_{REF}$ can be any value from 1.5V to 2.5V.) - 5. The data outputs have active pull-ups. The $\overline{\text{EOC}}$ line is open-collector with a nominal $5k\Omega$ internal pull-up resistor. # AC ELECTRICAL CHARACTERISTICS $V_{CC}=5.0V; V_{REF}=2.0V; Clock=1MHz; 0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise specified. Typical values are specified at 25°C. (Refer to AC test figures.) | | DADAMETED | | | | | LIMITS | | | | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|-----|--------|------------------------|--------------------------------|--| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | | f <sub>MAX</sub> | Maximum clock frequency | | | | 1 | | | MHz | | | t <sub>W</sub> | Start pulse width | | | | 300 | | | ns | | | | Minimum positive/negative clock pulse width | | | | 300 | | | ns | | | tCONV<br>tp (OUT DATA)<br>tp (OUT EOC)<br>tp (3-STATE) | Conversion time<br>Propagation delay <sup>1</sup><br>Propagation delay <sup>2</sup><br>Propagation delay, 3-State | Data out<br>EOC<br>3-State Data | ŌE<br>Clock<br>ŌE | $T_A = 25$ °C, $t_R = t_F \le 20$ ns<br>$T_A = 25$ °C, $t_R = t_F \le 20$ ns<br>$T_A = 25$ °C, $t_R = t_F \le 20$ ns | | | 9<br>500<br>800<br>500 | Clock cycles<br>ns<br>ns<br>ns | | #### NOTES: - 1. Propagation delay of data outputs is defined as the delay in the data outputs reading their final value after the low going edge of OE. - 2. Propagation delay of EOC is defined as the delay in EOC going low, following the low going edge of the 9th clock pulse after the start pulse. #### CIRCUIT DESCRIPTION NE5037 is a complete 6-bit, parallel output, microprocessor compatible, A/D converter which incorporates the successive-approximation method. The chip includes the internal control logic, the successive-approximation register (SAR), 6-bit DAC, comparator and output buffers. An externally-generated clock source (max frequency = 1MHz) must be provided to Pin 6. An external reference voltage supplied to Pin 2 sets the full-scale range of the A/D converter. The $\overline{\text{CS}}$ pin must be at a low level prior to the start of the conversion process. Upon receipt of a START pulse, the internal control logic resets the SAR. On the first low-going edge of the clock pulse, successive approximation conversion commences. Successive bits beginning with the MSB (D5) are supplied to the input of the internal 6-bit current output DAC by the I<sup>2</sup>L successive approximation register. The comparator determines whether the output current of the DAC is greater or less than the input current, which is converted from the unknown analog input voltage through the V/I converter. If the DAC output is greater, that bit of the DAC is set to '0' and the corresponding output buffer goes to '0' simultaneously. If it is less, it stays at '1' and the output buffer also stays at '1'. On successive clock pulses, successive bits of the DAC are tried and the corresponding output buffer represents the bits of the DAC. On the eighth low-going edge of the clock pulse (after the receipt of the start pulse), the $\overline{\text{EOC}}$ pin goes low, thereby indicating that the conversion is complete. The output data is now valid. In order to access the result of the conversion, the $\overline{\text{OE}}$ pin must be set to a low level. $\overline{\text{EOC}}$ is reset to a high state when $\overline{\text{OE}}$ is low. When $\overline{\text{OE}}$ is in a '1' state, the output buffers are in a high impedance state. Refer to Figure 1 for the timing diagram. NE5037 ## TRANSFER CHARACTERISTICS The ideal transfer characteristic of the NE5037 is shown in Figure 2. The NE5037 is designed to have a nominal ½ LSB offset so that the code transition points are located ½ LSB on either side of the exact analog inputs for a given code. Thus the first transition (000000 to 000001) will occur at an input of $^{1}$ 2 LSB (15.63mV with a $^{1}$ R<sub>EF</sub> of 2.0V). Subsequent transitions will occur at nominal increments of 1 LSB. The last transition (to full-scale — 111111) will occur at 62.5 LSB (1.953V at V<sub>REF</sub> of 2.0V). ## LAYOUT PRECAUTIONS Analog ground (Pin 4) and digital ground (Pin 5) are not connected internally and should be connected together as close to the device as possible for optimum performance. The circuit will operate with as much as ±200mV between the two grounds but some degradation will occur. The leads to the analog inputs should be kept as short as possible to mini- mize noise pick-up. Input bypass capacitors from the analog inputs to ground will eliminate noise pick-up. Power supplies should be decoupled with at least $1\mu F$ located close to the device to minimize the effects of noise spikes. The reference input and the analog voltage input must both remain stable during conversion to insure accuracy and proper operation. This can be done by adequately bypassing these inputs and/or keeping the impedance of these inputs at or below $2k\Omega$ . ## TYPICAL PERFORMANCE CHARACTERISTICS ## NE5037 ## AC TEST CIRCUITS AND WAVEFORMS ## NE5037 NE5037 #### **APPLICATION** • 0 to 63°C Temperature Sensor ## CIRCUIT DESCRIPTION The temperature sensor of Figure 3 provides an input to Pin 3 of the NE5037 of 32mV/°C. This 32mV is the value of one LSB for the NE5037. The LM334 is a three-terminal temperature sensor and provides a current of $1\mu A$ for each °Kelvin. The $32k\Omega$ resistor provides the 32mV for each microamp through it, while the transistor bleeds off $273\mu A$ of the temperature sensor (LM334) current, lowering the reading by $273^{\circ} K$ , thus converting from Kelvin to Celsius. To read temperature, conversion is started by sending a momentary low signal to Pin 7 of the NE5037. When Pin 10 of the NE5037 goes low, conversion is complete and a low is applied to Pin 9 of the NE5037 to read data on Pins 11 through 16. Note that this temperature data is in straight binary format. The controller can be a microprocessor in a temperature control application, or discrete circuitry in a simple temperature reporting application. A temperature reporting (digital thermometer) circuit is shown in Figure 3b. The ROMs or PROMs must have the correct code for converting the data from the NE5037 (used as address for the ROMs or PROMs) to the appropriate segment driver codes. The displayed output could easily be converted to degrees Fahrenheit (°F) by the controller of Figure 3a or through the (P)ROMs of Figure 3b. When doing this, a third (hundreds) digit (P)ROM and display will be needed for displaying temperatures above 99°F. An inexpensive clock can be made from NAND gates or inverters, as shown in Figure 3c. #### CIRCUIT ADJUSTMENT Adjust VR2 for about ½ of maximum resistance. With the sensor (LM334) stable at a known temperature near the lower end of the expected range of temperature readings, adjust VR1 for a drop of 2.73V across the (10kΩ) emitter resistor of Q1. Set reference voltage at Pin 2 of the NE5037 for 2V and adjust VR2 for a digital reading corresponding to the known temperature. Because high accuracy is not necessary in many applications, this is often all the adjustment necessary and yields an indicated temperature that is within 3°C of actual temperature. Should higher accuracy be required. adjustment of the NE5037 reference voltage at Pin 2 is needed. After performing the above adjustments, bring the sensor temperature to a value near the maximum expected reading (but not above 63°C) and adjust the reference voltage at Pin 2 of the NE5037 for a digital output indication of the known temperature. Then stabilize the sensor again at a temperature near the low end of the expected range of readings and adjust VR1 for a digital indication of that known temperature. This procedure will provide an accuracy of ± 1°C. # Digital-to-Analog Converter Selector Guide ## **Linear Products** | | | | CONV | ОUТ | PUT | | | PA | CKA | GE | TEMPERATU | RE RANGE | | |----------|------|-------|---------------|-----|-----|------------|--------------|----|-----|----|-----------|----------|---------------------------| | DEVICE | BITS | ACC % | SPEED<br>(µs) | ٧ | ١ | INT<br>REF | INT<br>LATCH | N | D | F | Com'l | Mil | COMMENTS | | NE5150 | 4 | 0.39 | 0.01 | х | | х | х | | | х | х | | 3 × 4 Bits with RAM | | NE5151 | 4 | 0.39 | 0.01 | × | | х | х | | | х | х | | 3 × 4 Bits<br>without RAM | | NE5152 | 4 | 0.39 | 0.01 | × | | × | × | | | x | х | | 3 × 4 Bits with RAM | | MC1408-7 | .8 | 0.39 | 0.07 | | х | | | x | | х | Х | | | | MC1408-8 | 8 | 0.19 | 0.07 | | х | | | х | х | х | Х | | | | MC1508-8 | 8 | 0.19 | 0.07 | | Х | | | | | Х | | Х | | | DAC08 | 8 | 0.19 | 0.07 | | х | | | | | Х | | Х | | | DAC08A | 8 | 0.10 | 0.07 | | Х | | | | Ī | х | | Х | | | DAC08C | 8 | 0.39 | 0.07 | | Х | | | Х | | X | Х | | | | DAC08E | 8 | 0.19 | 0.07 | | Х | | | х | х | х | Х | | | | DAC08H | 8 | 0.10 | 0.07 | | Х | | | × | | x | Х | | | | NE5018 | 8 | 0.19 | 2.3 | Х | | Х | Х | Х | х | х | Х | | | | SE5018 | 8 | 0.19 | 2.3 | X | | Х | Х | | | х | | Х | | | NE5019 | 8 | 0.10 | 2.3 | Х | | Х | х | х | х | х | Х | | | | SE5019 | 8 | 0.10 | 2.3 | х | | х | Х | | | х | | Х | | | NE5118 | 8 | 0.19 | 0.2 | | х | х | Х | X | × | x | × | | | | SE5118 | 8 | 0.19 | 0.2 | | Х | Х | Х | | | x | | Х | | | NE5119 | 8 | 0.10 | 0.2 | | Х | Х | х | x | × | х | х | | | | SE5119 | 8 | 0.10 | 0.2 | | Х | Х | х | | | x | Х | | | | MC3410C | 10 | 0.10 | 0.25 | | Х | | | X | | × | х | | | | NE5020 | 10 | 0.10 | 5.0 | Х | | X | х | × | | x | х | | | | NE5410 | 10 | 0.05 | 0.25 | | X | | | | | × | х | | ± 1/4 LSB DNL | | SE5410 | 10 | 0.05 | 0.25 | | X | | | | | × | | X | ± 1/4 LSB DNL | | MC3410 | 10 | 0.05 | 0.25 | | X | | | × | | × | х | | ± ½ LSB DNL | | MC3510 | 10 | 0.05 | 0.25 | | х | | | | T | x | | х | ±½ LSB DNL | | AM6012 | 12 | 0.05 | 0.25 | | X | | | T | T | X | х | | ±1 LSB DNL | | DAC800V | 12 | 0.012 | 5.0 | х | | х | 1 | × | | × | х | 1 | | | DAC800I | 12 | 0.012 | 1.0 | | x | х | | × | | X | X | | | \* # Symbols and Definitions for Digital-to-Analog Converters (DACs) #### **Linear Products** ## **Absolute Accuracy Error** Absolute Accuracy Error of a DAC at an input code is the difference between the theoretical output voltage/current at a digital input code and the actual analog output voltage/current produced at the same code. Absolute Accuracy Error includes gain error, offset error and relative accuracy error and is typically expressed in LSBs or in percent of full-scale range (FSR). ## **Differential Linearity Error** Differential Linearity Error of a DAC is the difference between the actual step size between any two adjacent codes and the ideal step size (which is equal to 1 LSB of the DAC). A differential linearity error of greater than 1 LSB can lead to non-monotonicity. ## Full-Scale Range (FSR) The Full-Scale Range (FSR) of a DAC is the scale factor that determines the nominal conversion relationship; e.g., 10V span for a full-scale code change in a fixed reference converter. In a unipolar DAC of n bits, the output voltage/current is 0V/mA with all bits OFF. With all bits turned ON, the output voltage/current is FSR $\times$ (1 – 2 $^{-N}$ ). In a bipolar DAC, the output voltage/current is -FSR/2 with all bits OFF. With all bits turned ON, the output voltage/current is $FSR \times (1-2^{-(N-1)})$ . ## **Integral Non-Linearity** Same as Relative Accuracy. ### Least Significant Bit The Least Significant Bit (LSB) is the lowest-order bit and carries the smallest weight. In an n-bit DAC, the weight of the LSB is $2^{-N}$ relative to the FSR of the DAC. It represents the smallest discrete step that can be attained in the output of the DAC. #### Monotonicity A DAC is said to be monotonic if the output either increases or remains constant as the digital input increases from any code to the next higher code. ## Most Significant Bit (MSB) The Most Significant Bit (MSB) is the highest order bit and carries the most weight. The weight of the MSB is ½ the FSR of the DAC. # Offset Error (Unipolar and Bipolar) In a DAC, unipolar offset is the actual analog output voltage/current with all the bits turned OFF. Offset Error causes a shift in the transfer characteristic of the DAC. Similarly for bipolar offset, it is the actual output voltage/current with the digital input at half-scale. ## **Power Supply Sensitivity** The Power Supply Sensitivity of a DAC is the change in the DAC output with changes in the DC power supply voltages. It is usually expressed in LSBs/V or in %FSR/V. ## **Relative Accuracy** Relative Accuracy Error is the deviation of the DAC's actual output voltage/current from the ideal output voltage/current on a straight line connecting the end points of the transfer characteristic after nulling offset error and gain error. It is generally expressed in LSBs or in %FSR. #### Resolution Resolution of a DAC is the number of bits at its input. The number of discrete output steps is 2<sup>N</sup> where N is the resolution of the converter. ## Settling Time The time required, following a prescribed change in the digital inputs, for the output of the DAC to reach and remain within a specified fraction (typically. $\pm$ $\frac{1}{2}$ LSB) of its final value. This parameter is usually specified for a full-scale change. #### **Temperature Coefficients** In general, Temperature Coefficients are expressed either in ppm/°C or in LSBs/°C or as a change in the specified parameter over the temperature range. Measurements are usually made at room temperature and at the temperature extremes of the specified temperature range; the Temperature Coefficient is defined as the change in the parameter from its room temperature value divided by the corresponding temperature change. # AN101 Applying the DAC08 Application Note ## **Linear Products** ## **Reference Amplifier Setup** The DAC08 Series are multiplying D-to-A converters in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +4.0mA. The full-scale output current is a linear function of the reference current and is given by this equalization where $|_{\text{BFF}} = |_{14}$ . $$I_{FS} = \frac{255}{256} \times I_{REF}$$ In positive reference applications shown in Figure 1, an external positive reference voltage forces current through R14 into the V<sub>REF</sub> (+) terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to V<sub>RFF</sub> (-) at Pin 15, shown in Figure 2. Reference current flows from ground through R14 into V<sub>REF</sub>(+) as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors. R15 may be eliminated with only a minor increase in error. Bipolar references may be accommodated by offsetting V<sub>REF</sub> or Pin 15 as shown in Figure 3. The negative common-mode range of the reference amplifier is given by the following equation: $$V_{CMT} = V_T + (I_{REF} \cdot 1k\Omega) + 2.5V$$ When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, R14 should be split into 2 resistors with the junction bypassed to ground with a $0.1\mu F$ capacitor. For most applications, a +10.0V reference is recommended for optimum full-scale temperature coefficient performance. This will minimize the contributions of reference amplifier $V_{OS}$ and $TCV_{OS}$ . For most applications, the tight relationship between $I_{REF}$ and $I_{FS}$ will eliminate the need for trimming $I_{REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14. An improved method of full-scale trimming which eliminates potentiometer TC effects is shown in Figure 4. Using lower values of reference current reduces negative power supply current and increases reference amplifier negative common-mode range. The recommended range for operation with a DC reference current is +0.2mA to +4.0mA. The reference amplifier must be compensated by using a capacitor from Pin 16 to V–. For fixed reference operation, a $0.01\mu F$ capacitor is recommended. For variable reference applications, see section entitled "Reference Amplifier Compensation for Multiplying Applications". ## **Multiplying Operation** The DAC08 Series provides excellent multiplying performance with an extremely linear relationship between $I_{FS}$ and $I_{REF}$ over a range of 4mA to 4 $\mu$ A. Monotonic operation is maintained over a typical range of $I_{REF}$ from $100\mu$ A to 4.0mA. ## Reference Amplifier Compensation for Multiplying Applications AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to V-. The value of this capacitor depends on the impedance presented to Pin 14. For R14 values of 1.0, 2.5 and $5.0 \mathrm{k}\Omega$ , minimum values of $C_\mathrm{C}$ are 15, 37 and 75pF. Larger values of R14 require proportionately increased values of $C_\mathrm{C}$ for proper phase margin. For fastest multiplying response, low values of R14 enabling small $C_{\rm C}$ values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the preceding values will suffice and the amplifier must be heavily compensated, which will decrease overall bandwidth and slew rate. For R14 = $1 k\Omega$ and CC = 15 pF, the reference amplifier slews at $4 mA/\mu s$ enabling a transition from $I_{\rm REF} = 0$ to $I_{\rm REF} = 2 mA$ in 500ns. Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme shown in Figure 5. This technique provides lowest full-scale transition times. Full-scale transition (0 to 2mA) occurs in 120ns when the equivalent impedance at Pin 14 is $200\Omega$ and $C_C=0$ . This yields a reference slew rate of $16\text{mA}/\mu\text{s}$ , which is relatively independent of $R_{\text{IN}}$ and $V_{\text{IN}}$ ## **Logic Inputs** The DAC08 design incorporates a logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $2\mu A$ logic input current and completely adjustable logic threshold voltage. For V-=-15V, the logic inputs may swing between -11V and +18V. This enables direct interface with +15V CMOS logic, even when the DAC08 is pow- AN101 ## Applying the DAC08 Linear Products ered from a +5V supply. Minimum input logic swing is given by the following equation: $$V - + (I_{REF} \cdot 1k\Omega) + 2.5V$$ Figure 2. Basic Negative Reference Operation Figure 4. Recommended Full-Scale Adjustment Circuit TC09071S The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control in (Pin 1, $V_{LC}$ ). Figure 6 shows the relationship between $V_{LC}$ and $V_{TH}$ over the temperature range, with $V_{TH}$ nominally 1.4 above $V_{LC}$ . For TTL and DTL interface, simply ground Pin 1. When interfacing ECL, an $I_{TEE} = 1$ mA is recommended. For interfacing other logic families, see Figure 7. For general setup of the logic control circuit, it should be noted that Pin 1 may source up to $200\mu$ A. External circuitry should be designed to accommodate this current. Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a $1 \mathrm{k} \Omega$ divider, for example, it should be bypassed to ground by a $0.01 \mu\mathrm{F}$ capacitor. ### **Analog Output Currents** Both true and complemented output sink currents are provided, where $I_O + \overline{I_O} = I_{FS}$ . Current appears at the true output when a 1 is applied to each logic input. As the binary count increases, the sink current at Pin 4 increases proportionally, in the fashion of a positive logic D-to-A converter. When a 0 is applied to any input bit, that current is turned off at Pin 4 and turned on at Pin 2. A decreasing logic count increases IO as in a negative or inverted logic D-to-A converter. Both outputs may be used simultaneously. If one of the outputs is not required it must still be connected to ground or to a point capable of sourcing I<sub>ES</sub>. Do not leave an unused output pin open. Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36V above V – and is independent of the positive supply. Negative compliance is given by the equation: $$V - + (I_{BEF} \cdot 1k\Omega) + 3.0V$$ Note that lower values of $I_{\mbox{\scriptsize REF}}$ will allow a greater output compliance. The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as balanced-bridge A/D circuits, as well as driving center-tapped coils and transformers. ## **Power Supplies** The DAC08 operates over a wide range of power supply voltages from a total supply of 9V to 36V. When operating at supplies of $\pm$ 5V or less, I<sub>REF</sub> $\leq$ 1mA is recommended. Figure 5. Pulsed Reference Operation Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range. Consult the various figures for guidance. For example, operation at –4.5V with I<sub>REF</sub> = 2mA is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible; however, at least 8V total must be applied between Pins 2 and 4, and Pin 3 to insure turn-on of the internal bias network. Symmetrical supplies are not required, as the DAC08 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be useful to insure logic swings, etc., remain between acceptable limits. Power consumption may be calculated by this equation: $$P_D = (I+)(V+) + (I+)(V-) + (I_{REF})(V-)$$ A useful feature of the DAC08 design is that supply current is constant and independent of input logic states. This is useful in cryptographic applications and further serves to reduce the size of the power supply bypass capacitors. #### **Temperature Performance** The linearity and monotonicity specifications of the DAC08 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is low, typically $\pm$ 10ppm/°C with zero-scale output current and drift essentially negligible compared to ½ LSB. Figure 6. V<sub>TH</sub> - V<sub>LC</sub> vs Temperature Full-scale output drift performance will be best with $\pm 10.0V$ references, as $V_{OS}$ and $TCV_{OS}$ of the reference amplifier will be very small compared to 10.0V. The temperature coefficient of the reference resistor R14 should match and track that of the output resistor for minimum overall full-scale drift. Linear Products Application Note ## Applying the DAC08 **AN101** Settling times of the DAC08 decrease approximately 10% at -55°C, and an increase of about 15% at +125°C is typical. #### **Settling Time** The DAC08 is capable of extremely fast settling times (typically 70ns at $I_{\rm REF} = 2.0 \, \rm mA$ ). Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times due to the high gain of the logic switches. Settling time also remains essentially constant for $I_{\rm REF}$ values down to 1.0mA, with gradual increases for lower $I_{\rm REF}$ values. The principal advantage of higher lags values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant. Measurement of settling time requires the ability to accurately resolve $\pm 4\mu A.$ Therefore, a $1k\Omega$ load is needed to provide adequate drive for most oscilloscopes. The settling time fixture of Figure 8 uses a cascode design to permit driving a $1k\Omega$ load with less than 5pF of parasite capacitance at the measurement node. At $I_{REF}$ values of less than 1.0mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 01111111 to 10000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within $\pm 0.2\%$ of the final value; thus, settling time may be observed at lower values of $I_{\rm BFE}$ . The DAC08 switching transients or glitches are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time. Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference and $V_{LC}$ terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is dependent of input logic states. $0.1\mu F$ capacitors at the supply pins provide full transient performance. A HIER EDITA LI VISABINEON HIEROTORIA **AN101** ## TYPICAL APPLICATIONS **AN101** ## TYPICAL APPLICATIONS ## **AN101** DACO8 OTO I<sub>FS</sub> \* R<sub>L</sub> I<sub>FS</sub> = $\frac{255}{256}$ I<sub>REF</sub> NOTE: For complementary output (operation as a negative logic DAC), connect non-inverting input of op amp to I<sub>O</sub> (Pin 2); connect I<sub>O</sub> (Pin 4) to ground. Figure 13. Negative Low Impedance Output Operation AN101 Figure 17. DC-Coupled Digital Attenuator/ Programmable Gain Amplifier OUTPUT **SWITCH** CONDITIONS TYPE (E<sub>0</sub>) S(+) S(-) Unipolar positive GND Unipolar negative **GND** Bipolar 8-BIT UP/DOWN COUNTER 74191N 10V REFERENCE AMPLITUDE CONTROL R1 = R2 :.05% MISMATCH 15V Bipolar output is symmetrical around zero, adjustable peak-to-peak amplitude. For triangle wave, count up to full, reverse and count down. For positive-going sawtooth, count up to full, clear, repeat. For negative-going sawtooth, count down, clear, repeat. For other waveforms, use a ROM programmed with the desired function. Figure 18. High-Speed Waveform Generator # AN105 Digital Attenuator Application Note #### **Linear Products** Figure 1 shows a DC-coupled Digital Attenuator or Programmable Gain Amplifier. Pin 14 of the DAC is a Virtual Ground. Current must always flow into Pin 14, so the current through R4 must be greater than that through R1 when the input signal is at its most negative usable value. If the input signal value goes low enough to cause the current through R1 to be greater than that through R4, output clipping will occur. To extend the operating frequency range, the compensation cap, C<sub>C</sub>, needs to be minimized, which implies that the resistance at Pin 14 (R1 and R4) must be minimized. If the voltage to which R4 and R5 are returned has any noise on it at all, R4 and R5 should be formed of two series resistors with the junction of them bypassed with 0.1 µF to ground. Pin 15 could be grounded with a small sacrifice in accuracy and temperature drift. R6 and R7 compensate for reference amplifier input offset R1 and R4 should be chosen such that, when the input is at peak usable signal, the total current into Pin 14 does not exceed 4mA. When the input is most negative, R1 current must be less than R4 current (remember, Pin 14 is always at 0V). Also, when the input is at its absolute positive peak value, current into Pin 14 should not exceed 5mA. Minimum compensation capacitor, (C<sub>C</sub>), in pF is 15 times the parallel combination of R1 and R4 in $k\Omega$ . With a single DAC, there is a DC offset at the circuit output that varies with the digital word input. To eliminate this, we use a second DAC to subtract this offset at the sum node of the op amp. Example 1: Input signal is to be 20V<sub>P-P</sub>, centered at 0V. Maximum input frequency is to be 15kHz. Power supplies available are ± 15V, both regulated. Determine values of all resistors for maximum gain of unity Solution 1: At minimum input (-10V), reference current, I<sub>REF</sub> Is $$I_{REF} = \frac{15V}{R4} + \frac{(-10V)}{R1}$$ If minimum I<sub>REF</sub> = 0, then $$\frac{15V}{R4} = \frac{10V}{R1}$$ and R4 = (1.5)(R1) Therefore, 60% of I<sub>REF</sub> comes through R4. If we let I<sub>REF</sub> go to about 3.9mA (4mA is max. recommended), R4 current is found to be $I_{R4} = (0.6)$ (3.9mA) = 2.34mA and R4 = 6.4k. The balance of the reference current I<sub>R1</sub> is found to be $$I_{R1} = 3.9 \text{mA} - I_{R4}$$ or $I_{R1} = 3.9 \text{mA} - 234 \text{mA} = 1.56 \text{mA}$ and $R1 = 6.4 \text{k}$ Using commonly available values, and remembering that R4 current must exceed R1 current, we set $$R1 = 6.8k$$ and $R4 = 6.2k$ . Maximum reference current is now $$I_{REF}(max) = \frac{15V}{6.2k} + \frac{10V}{6.8k} = 3.9mA.$$ The parallel combination of R1 and R4 is found to be 3.24k, so minimum compensation capacitor value is $$C_C(min) = (3.24)(15)pF = 48.6pF.$$ If we use 50pF, from the graph we find $f_{MAX}$ to be 370kHz. For unity gain, $$R6 = R7 = \frac{(R1)(R4)}{R1 + R4} = 3.24k$$ (use 3.3k) Example 2: Usable input signal is 12V<sub>P-P</sub>, centered at 0V, with occasional excursion to twice this amplitude, which we do not care about. Maximum input frequency is to be ## **Digital Attenuator** AN105 500kHz. Available power supplies are +5V logic supply, +15V, -15V, all regulated. Determine values of all resistors and $C_C$ for maximum gain of 2. Solution 2: To extend the frequency response, we want minimum compensation capacitor value; therefore, we need minimum R1 and R4 values, so we want to return R4 to as low a regulated supply as is possible; we will use the 5V logic supply. At minimum usable input, $$I_{REF} = \frac{5V}{R4} - \frac{6V}{R1}$$ or, for $$I_{REF} = 0, \frac{5V}{R4} = \frac{6V}{R1}$$ therefore, 55% of $I_{REF}$ comes through R4, and R4 = (5/6)R1. Because peak input goes to +12V, this condition should not cause I<sub>REF</sub> to exceed 5mA, and $$\frac{12V}{R1} + \frac{5V}{R4} = 5mA$$ Recall that R4 = (5/6)R1 $$\frac{12V}{R1} + \frac{5}{(5/6)(R1)} = 5mA$$ $$\frac{12V}{R1} + \frac{6V}{R1} = 5mA$$ $$R1 = 3.6k$$ and $R4 = (5/6)R1 = 3.0k$ . Because the reference source will be the 5V logic supply, which will be noisy, we will split R4 into two resistors and bypass their junction with 0.1 µF to ground. Furthermore, to be sure that R4 current exceeds R1 current, we will increase R1 to 4.3k. The absolute maximum reference current is $$I_{REF}(max) = \frac{12V}{4.3k} + \frac{5V}{3k} = 4.46mA.$$ The parallel combination of R1 and R4 is 1.77k, so minimum compensation capacitor is $$C_C(min) = (15)(1.77) = 26.5pF.$$ If we use 27pF, the graph tells us the maximum frequency is about 470kHz, which is 6% lower than desired. If we wanted to further extend this frequency range, we find that we can reduce R4 to two resistors of 1.1k and 1.2k, bringing the absolute maximum reference current to $$I_{REF}(max) = \frac{12V}{4.3k} + \frac{5V}{2.3k} = 4.96mA$$ and the maximum usable reference current becomes $$I_{REF} = \frac{6V}{4.3k} + \frac{5V}{2.3k} = 3.57 \text{mA},$$ below the 5mA and 4mA respective desired maximum values. Now the resistance at Pin 14 is the parallel combination of R1 and R4, or 1.5k, and the minimum compensation capacitor becomes $$C_C(min) = (15)(1.5)pF = 22pF.$$ The graph tells us we can just go to 500kHz. # AM6012 12-Bit Multiplying D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The AM6012 12-bit multiplying Digital-to-Analog converter provides high-speed and 0.025% differential nonlinearity over its full commercial temperature range. The D/A converter uses a 3-bit segment generator for the MSBs in conjunction with a 9-bit R-2R diffused resistor ladder to provide 12-bit resolution without costly trimming processes. This technique guarantees a very uniform step size (up to $\pm \frac{1}{2}$ LSB from the ideal), monotonicity to 12 bits and integral nonlinearity to 0.05% at its differential current outputs. The dual complementary outputs of the AM6012 increase its versatility, and effectively double the peak-to-peak output swing. Digital inputs, in addition, can be configured to accept all popular logic families. While the device requires a reference input of 1mA for a 4mA full-scale current, operation is nearly independent of power supply voltage shifts. The power supply rejection ratio is ± 0.001% FS/% $\Delta V$ . The devices will work from +5, -12V to ±18V rails, with as low as 230mW power consumption typical. #### **FEATURES** - 12-bit resolution - Accurate to within ±0.05% - Monotonic over temperature - Fast settling time, 250ns typical - Trimless design for low cost - Differential current outputs - High-speed multiplying capability - Full-scale current, 4mA (with 1mA reference) - High output compliance voltage, to +10V - Low power consumption, 230mW #### **APPLICATIONS** - CRT displays, computer graphics - Robotics and machine tools - Automatic test equipment - Programmable power supplies - CAD/CAM systems - Data acquisition and control systems - Analog-to-digital converter systems ## PIN CONFIGURATION ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------|-------------------|------------| | 20-Pin Cerdip | 0 to +70°C | AM6012F | ## 12-Bit Multiplying D/A Converter AM6012 ## **BLOCK DIAGRAM** ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------|---------------|------| | TA | Operating temperature<br>AM6012F | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65°C to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature 10sec max | 300 | °C | | Vs | Power supply voltage | ± 18 | V | | | Logic inputs | -5V to +18 | V | | | Voltage across current outputs | -8V to +12 | V | | V <sub>REF</sub> | Reference inputs V <sub>14</sub> , V <sub>15</sub> | V- to V+ | | | V <sub>REF</sub> | Reference input differential voltage (V <sub>14</sub> to V <sub>15</sub> ) | ± 18 | V | | I <sub>REF</sub> | Reference input current (I <sub>14</sub> ) | 1.25 | mA | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C, (still-air) <sup>1</sup> F package | 1560 | mW | ## NOTE: <sup>1.</sup> Derate above 25°C, at the following rate: F package at 12.5mW/°C. Product Specification ## 12-Bit Multiplying D/A Converter ## AM6012 ## DC ELECTRICAL CHARACTERISTICS V+ = +15V, V- = -15V, $I_{REF}$ = 1.0mA, 0°C $\leq$ $T_{A}$ $\leq$ 70°C | | 2424 | | TEST COMPLETIONS | | | | | | |----------------------|---------------------------|-----------|--------------------------------------------------------------------------------------------|-------|-----------|---------|---------|--| | SYMBOL | PARAM | EIEK | TEST CONDITIONS | Min | Тур | Max | UNIT | | | | Resolution | | | 12 | | | Bits | | | | Monotonicity | | | 12 | | | Bits | | | DNL | Differential popling | o with a | Deviation from ideal stan size | | | ± 0.025 | %FS | | | DIVL | Differential nonline | santy | Deviation from ideal step size | 12 | | | Bits | | | NL | Nonlinearity | | Deviation from ideal straight line | | | ± .05 | %FS | | | I <sub>FS</sub> | Full-scale current | | $V_{REF} = 10.000V$ $R_{14} - R_{15} = 10.000k\Omega$ $T_{A} = 25^{\circ}C$ | 3.935 | 3.999 | 4.063 | mA | | | TCI | Full coals Assessed | | | | ± 10 | ± 40 | ppm/°C | | | TCI <sub>FS</sub> | Full-scale tempco | | | | ± 0.001 | ± 0.004 | %FS/°0 | | | Voc | Output voltage compliance | | DNL Specification guaranteed over compliance range $R_{OUT} > 10 M \Omega \ \ \text{typ.}$ | -5 | | +10 | ٧ | | | I <sub>FSS</sub> | Symmetry | | I <sub>FS</sub> – I <del>F</del> S | | ± 0.4 | ± 2.0 | μΑ | | | Izs | Zero-scale current | t | - | | | 0.10 | μΑ | | | V <sub>IL</sub> | Logic<br>input<br>levels | Logic "0" | | | | 0.8 | | | | VIH | | Logic "1" | | 2.0 | | | V | | | In | Logic input currer | nt | $V_{IN} = -5 \text{ to } + 18V$ | | | 40 | μΑ | | | V <sub>IS</sub> | Logic input swing | | V- = -15V | -5 | | +18 | V | | | I <sub>REF</sub> | Reference current | t range | | 0.2 | 1.0 | 1.1 | mA | | | I <sub>15</sub> | Reference bias co | urrent | | 0 | -0.5 | -2.0 | μΑ | | | dI/dt | Reference input s | slew rate | $R_{14(eq)} = 800\Omega$ $C_C = 0pF$ | 4.0 | 8.0 | | mA/μs | | | PSSI <sub>FS+</sub> | Danier analysis | | V+ = +13.5V to +16.5V, V- = -15V | | ± 0.0005 | ± 0.001 | 0/ 50/0 | | | PSSI <sub>FS</sub> _ | Power supply sen | isitivity | V- = -13.5V to -16.5V, V+ = +15V | | ± 0.00025 | ± 0.001 | %FS/% | | | V+ | D | | V <sub>OUT</sub> = 0V | 4.5 | | 18 | ., | | | V- | Power supply range | | V <sub>OUT</sub> = UV | -18 | | -10.8 | V | | | + | Power supply current | | V. 15V V. 45V | | 5.7 | 8.5 | | | | I- | | | V+ = +5V, V- = -15V | | -13.7 | -18.0 | mA | | | I+ | | | V | | 5.7 | 8.5 | | | | <b> -</b> | | | V+ = +15V, V- = -15V | | -13.7 | -18.0 | | | | n | Dames dississe | | V+ = +5V, V- = -15V | | 234 | 312 | -14/ | | | $P_{D}$ | Power dissipation | | V+ = +15V, V- = -15V | | 291 | 397 | — mW | | ## AC ELECTRICAL CHARACTERISTICS V + = +15V, V- = -15V, $I_{REF}$ = 1.0mA, 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C | 0.44501 | | | LIMITS | | | | |--------------------------------------|------------------------------|-------------------------------------------------------------------|--------|-----|----------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | <b>Max</b> 500 | UNIT | | ts | Settling time | To $\pm \frac{1}{2}$ LSB, all bits ON or OFF, $T_A = 25^{\circ}C$ | | 250 | 500 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay — all bits | 50% to 50% | | 25 | 50 | ns | | C <sub>OUT</sub> | Output capacitance | | | 20 | | pF | Linear Products Product Specification ## 12-Bit Multiplying D/A Converter AM6012 ## CIRCUIT DESCRIPTION The AM6012 is a 12-bit DAC which uses diffused resistors and requires no trimming to guarantee monotonicity over the temperature range. A segmented DAC design guarantees a more uniform step size over the temperature range than is normally available with trimmed 12-bit converters. The converter features differential high compliance current outputs, wide supply range; and a multiplying reference input. In many converter applications, uniform step size is more important than conformance to an ideal straight line. Many 12-bit converters are used for high resolution rather than high linearity, since few transducers are more linear than ±0.1%. All classic binarily weighted converters require ± ½ LSB (±0.012%) linearity in order to guarantee monotonicity, which requires very tight resistor matching and tracking. The AM6012 uses conventional bipolar processing to achieve high differential linearity and monotonicity without requiring correspondingly high linearity, or conformance to an ideal straight line. One design approach which provides monotonicity without requiring high linearity is the MOS switch-resistor string. This circuit is actually a full complement to a current-switched R-2R DAC since it is slower, has a voltage output, and, if implemented at the 12-bit level, would use 4096 low tolerance resistors rather than a minimum number of high tolerance resistors as in the R-2R network. Its lack of speed and density for 12 bits are its drawhacks With the segmented DAC approach, the 4096 required output levels are composed of 8 groups of 512 steps each. Each step group is generated by a 9-bit DAC, and each of the segment slopes is determined by one of 8 equal current sources. The resistors which determine monotonicity are in the 9-bit DAC. The major carry of the 9-bit DAC is repeated in each of the 8 segments, and requires eight times lower initial resistor accuracy and tracking to maintain a given differential nonlinearity over temperature. The operation of the segmented DAC may be visualized by assuming an input code of all zeroes. The first segment current $I_O$ is divided into 512 levels by the 9-bit multiplying DAC and fed to the output, $I_{OUT}$ . As the input code increases, a new segment current is selected for each 512 counts. The previous segment is fed to output $I_{OUT}$ where the new step group is added to it, thus ensuring monotonicity independent of segment resistor values. All higher order segments feed $\overline{I_{OUT}}$ . With the segmented DAC approach, the precision of the 8 main resistors determines linearity only. The influence of each of these resistors on linearity is four times lower than that of the MSP resistor in an R-2R DAC. Hence, assuming the same resistor tolerances for both, the linearity of the segmented approach would actually be higher than that of an R-2R design. The step generator or 9-bit DAC is composed of a master and a slave ladder. The slave ladder generates the four least significant bits from the remainder of the master ladder by active current splitting utilizing scaled emitters. This saves ladder resistors and greatly reduces the range of emitter scaling required in the 9-bit DAC. All current switches in the step generator are high-speed fully-differential switches which are capable of switching low currents at high speed. This allows the use of a binary scaled network all the way to the least significant bit which saves power and simplifies the circuitry. Diffused resistors have advantages over thin film resistors beyond simple economy and bipolar process compatibility. The resistors are fabricated in single crystal rather than amorphous material which gives them better long term stability and tracking and much higher moisture resistance. They are diffused at 1000°C and so are resistant to changes in value due to thermal and chemical causes. Also, no burn-in is required for stability. The contact resistance between aluminum and silicon is more predictable than between aluminum and an amorphous thin film, and no sandwich metals are required to enhance or protect the contact or limit alloying. The initial match between two diffused resistors is similar to that of thin film since both are defined by photomasks and chemical etching. Since the resistors are not trimmed or altered after fabrication, their tracking and long-term characteristics are not degraded. ## DIFFERENTIAL VS INTEGRAL NONLINEARITY Integral nonlinearity, for the purposes of the discussion, refers to the "straightness" of the line drawn through the individual response points of a data converter. Differential nonlinearity, on the other hand, refers to the deviation of the spacing of the adjacent points from a 1 LSB ideal spacing. Both may be expressed as either a percentage of full-scale output or as fractional LSBs or both. The graphs in Figure 1 define the manner in which these parameters are specified. The left graph shows a portion of the transfer curve of a DAC with ½ LSB INL and the (implied) DNL spec of 1 LSB. Below this is a graphic representation of the way this would appear on a CRT screen where the AM6012 is used as a display driver. On the right is a portion of the transfer curve of a DAC specified for 2 LSB INL with ½ LSB DNL specified and the graphic display below it. One of the characteristics of an R-2R DAC in standard form is that any transition which causes a zero LSB change (i.e., the same output for two different codes) will exhibit the same output each time that transition occurs. The same holds true for transitions causing a 2 LSB change. These two problem transitions are allowable for the standard definition of monotonicity and also allow the device to be specified very tightly for INL. The major problem arising from this error type is in A/D converter implementations. Inputs producing the same output are now represented by ambiguous output codes for an identical input. Also, two LSB gaps can cause large errors at those input levels (assuming 1/2 LSB quantizing levels). It can be seen from the two figures that the DNL-specified D/A converter will yield much finer grained data than the INL-specified part, thus improving the ability of the A/D to resolve changes in the analog input. ## **ANALOG OUTPUT CURRENTS** Both true and complemented output sink currents are provided where $I_0 + \overline{I_0} = I_{EB}$ . Current appears at the "true" output when a "1" is applied to each logic input. As the binary count increases, the sink current at Pin 18 increases proportionally, in the fashion of a "positive logic" D/A converter. When a "0" is applied to any input bit, that current is turned off at Pin 18 and turned on at Pin 19. A decreasing logic count increases In a negative or inverted logić D/A converter. Both outputs may be used simultaneously. If one of the outputs is not required, it must still be connected to ground or to a point capable of sourcing IFR; do not leave an unused output pin open. Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 25V above V- and is independent of the positive supply. Negative compliance is +10V above V-. The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as driving center-tapped coils and transformers. #### DIFFERENTIAL LINEARITY COMPARISON #### **POWER SUPPLIES** The AM6012 operates over a wide range of power supply voltages from a total supply of 20V to 36V. When operating with V- supplies of -10V or less, I<sub>REF</sub> ≤ 1mA is recommended. Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range; consult the various figures for guidance. For example, operation at -9V with I<sub>REF</sub> = 1mA is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible, however at least 8V total must be applied to insure turn-on of the internal bias network. Symmetrical supplies are not required, as the AM6012 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be used to insure logic swings, etc., remain between acceptable limits. #### **TEMPERATURE PERFORMANCE** The nonlinearity and monotonicity specifications of the AM6012 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is tight, typically ± 10ppm/°C, with zero-scale output current and drift essentially negligible compared to ½ LSB. The temperature coefficient of the reference resistor R<sub>14</sub> should match and track that of the output resistor for minimum overall full-scale drift. #### SETTLING TIME The AM6012 is capable of extremely fast settling times, typically 250ns at IREE = 1.0mA. Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 25ns for each of the 12 bits. Settling time to within 1/2 LSB of the LSB is therefore 25ns, with each progressively larger bit taking successively longer. The MSB settles in 250ns, thus determining the overall settling time of 250ns. Settling to 10-bit accuracy requires about 90 to 130ns. The output capacitance of the AM6012 including the package is approximately 20pF; therefore, the output RC time constant dominates settling time if $R_L > 500\Omega$ . Linear Products Product Specification ## 12-Bit Multiplying D/A Converter AM6012 Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times, due to the high gain of the logic switches. Settling time also remains essentially constant for I<sub>REF</sub> values down to 0.5mA, with gradual increases for lower I<sub>REF</sub> values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant. Measurement of settling time requires the ability to accurately resolve $\pm\,2\mu\text{A}$ , therefore a 2.5k $\Omega$ load is needed to provide adequate drive for most oscilloscopes. At $I_{REF}$ values of less than 0.5mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 0111111111111 to 1000000000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within $\pm\,0.1\%$ of the final value, and thus settling times may be observed at lower values of $I_{REF}$ . AM6012 switching transients or "glitches" are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time. Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference, and $V_{LC}$ terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states; $0.1\mu F$ capacitors at the supply pins provide full transient protection. # APPLICATIONS INFORMATION Reference Amplifier Setup The AM6012 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +1.0mA. The full range output current is a linear function of the reference current and is given by: $$I_{FR} = \frac{4095}{4096} \times 4 \times (I_{REF}) = 3.999 I_{REF}$$ where $I_{RFF} = I_{14}$ In positive reference applications, an external positive reference voltage forces current through $R_{14}$ into the $V_{\rm REF(+)}$ terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to $V_{\rm REF(-)}$ at Pin 15. Reference current flows from ground through $R_{14}$ into $V_{\rm REF(+)}$ as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 15 due to the high gain of the internal reference amplifier. $R_{15}$ (nominally equal to $R_{14}$ ) is used to cancel bias current errors (Figure 2a). Bipolar references may be accommodated by offsetting V<sub>REF</sub> or Pin 15. The negative common-mode range of the reference amplifier is given by: $V_{CM-} = V_{-}$ plus ( $I_{REF} \times 3k\Omega$ ) plus 1.8V. The positive common-mode range is V+ less 1.23V. When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, $R_{14}$ should be split into two resistors with the junction bypassed to ground with a $0.1 \mu F$ capacitor. For most applications, the tight relationship between $I_{REF}$ and $I_{FS}$ will eliminate the need for trimming $I_{REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of $R_{14}$ , or by using a potentiometer for $R_{14}$ . #### **MULTIPLYING OPERATION** The AM6012 provides excellent multiplying performance with an extremely linear relationship between $I_{\rm FS}$ and $I_{\rm REF}$ over a range of 1mA to 1 $\mu{\rm A}$ . Monotonic operation is maintained over a typical range of $I_{\rm REF}$ from $100\mu{\rm A}$ to 1.0mA. # REFERENCE AMPLIFIER COMPENSATION FOR MULTIPLYING APPLICATIONS AC reference applications will require the reference amplifier to be compensated using a capacitor from pin 16 to V-. The value of this capacitor depends on the impedance presented to Pin 14. For R<sub>14</sub> values of 1.0, 2.5 and 5.0k $\Omega$ , minimum values of $C_C$ are 5, 12 and 25pF. Larger values of $R_{14}$ require proportionately increased values of $C_C$ for proper phase margin (see Figure 2b). For fastest response to a pulse, low values of R<sub>14</sub> enabling small $C_C$ values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall bandwidth and slew rate. For R<sub>14</sub> = 1k $\Omega$ and $C_C$ = 5pF, the reference amplifier slews at 4mA/ms enabling a transition from $I_{RFF}$ = 0 to $I_{RFF}$ = 1mA in 250ns. Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff (IREF = 0) condition. Full-scale transition (0 to 1mA) occurs in 62.5ns when the equivalent impedance at Pin 14 is $800\Omega$ and $C_C$ = 0. This yields a reference slew rate of $8\text{mA}/\mu\text{s}$ which is relatively independent of $R_{\text{IN}}$ and $V_{\text{IN}}$ values. #### LOGIC INPUTS The AM6012 design incorporates a unique logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $40\mu$ logic input current, and completely adjustable logic threshold voltage. For V-=-15V, the logic inputs may swing between -5 and +10V. This enables direct interface with +15V CMOS logic, even when the AM6012 is powered from a +5V supply. Minimum input logic swing and minimum logic threshold voltage are given by: V- plus (I\_{REF} $\times$ 3k $\!\Omega$ ) plus 1.8V. The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (Pin 13, V<sub>LC</sub>). For TTL interface, simply ground Pin 13. When interfacing ECL, an $I_{\rm REF} \! \leq \! 1 \, {\rm mA}$ is recommended. For general setup of the logic control circuit, it should be noted that Pin 13 will sink 1.1 mA typical. External circuitry should be designed to accommodate this current (Figure 3). ## 12-Bit Multiplying D/A Converter ## AM6012 | REFERENCE CONFIGURATION | R <sub>14</sub> | R <sub>15</sub> | RIN | Cc | I <sub>REF</sub> | |-----------------------------------|-----------------|------------------|------------------------------|--------|---------------------------------------| | Positive reference | V <sub>R+</sub> | 0V | N/C | 0.01µF | V <sub>R+</sub> /R <sub>14</sub> | | Negative reference | 0V | V <sub>R</sub> _ | N/C | 0.01μF | -V <sub>R-</sub> /R <sub>14</sub> | | Lo impedance bipolar reference | V <sub>R+</sub> | ov | V <sub>IN</sub> <sup>1</sup> | | $(V_{R+}/R_{14}) + (V_{IN}/R_{IN})^2$ | | Hi impedance bipolar<br>Reference | V <sub>R+</sub> | VIN | N/C <sup>1</sup> | | $(V_{R+} - V_{IN})/R_{14}^3$ | | Pulsed reference <sup>4</sup> | V <sub>R+</sub> | 0V | VIN | No Cap | $(V_{R+}/R_{14}) + (V_{IN}/R_{IN})$ | #### NOTES: - 1. The compensation capacitor is a function of the impedance seen at the $+V_{REF}$ input and must be at least $5pF \times R_{14(eq)}$ in $k\Omega$ . For $R_{14} < 800\Omega$ no capacitor is necessary. - 2. For negative values of $V_{IN}$ , $V_{R+}/R_{14}$ must be greater than $-V_{IN}$ max/ $R_{IN}$ so that the amplifier is not turned off. - 3. For positive values of $V_{IN}$ , $V_{R+}$ must be greater than $V_{IN}$ max so the amplifier is not turned off. - 4. For pulsed operation, $V_{R+}$ provides a DC offset and may be set to zero in some cases. The impedance at Pin 14 should be $800\Omega$ or less. - 5. For optimum settling time, decouple V- with $20\Omega$ and bypass with $22\mu$ F tantulum capacitor. - 6. Reference current and reference resistor there is a 1-to-4 scale factor between the reference current (I<sub>REF</sub>) and the full-scale output current (I<sub>FS</sub>). If V<sub>REF</sub> = + 10V and I<sub>FS</sub> = 4mA, the value of the R<sub>14</sub> is: $$R_{14} = \frac{4 \times 10V}{4mA} = 10k\Omega$$ $R_{14} = R_1$ #### a. Reference Amplifier Biasing ## Minimum Size Compensation Capacitor (I<sub>FS</sub> = 4mA, I<sub>REF</sub>=1.0mA) | $R_{14(EQ)}$ (k $\Omega$ ) | C <sub>C</sub> (pF) | |----------------------------|---------------------| | 10 | 50 | | 5 | 25 | | 2 | 10 | | 1 1 | 5 | | .5 | 0 | #### NOTE: A $0.01 \mu F$ capacitor is recommended for fixed reference operation. OP18520S b. Figure 2 ## ACCOMMODATING BIPOLAR REFERENCE ## **BASIC NEGATIVE REFERENCE OPERATION** ## RECOMMENDED FULL-SCALE ADJUSTMENT CIRCUIT ## 12-Bit Multiplying D/A Converter ## AM6012 ## **APPLICATION CIRCUITS** ### Figure 4. AM6012 Logic Inputs 0 0 Negative full-scale # ADDITIONAL CODE MODIFICATIONS Any of the offset binary codes may be complemented by reversing the output terminal pair. ## 12-Bit Multiplying D/A Converter ## AM6012 ## **APPLICATION CIRCUITS** ### 12-Bit Multiplying D/A Converter AM6012 ### **APPLICATION CIRCUITS** ### DAC08 Series 8-Bit High-Speed Multiplying D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The DAC08 series of 8-bit monolithic multiplying Digital-to-Analog Converters provide very high-speed performance coupled with low cost and outstanding applications flexibility. Advanced circuit design achieves 70ns settling times with very low glitch and at low power consumption. Monotonic multiplying performance is attained over a wide 20-to-1 reference current range. Matching to within 1 LSB between reference and full-scale currents eliminates the need for full-scale trimming in most applications. Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic inputs. Dual complementary outputs are provided, increasing versatility and enabling differential operation to effectively double the peak-to-peak output swing. True high voltage compliance outputs allow direct output voltage conversion and eliminate output op amps in many applications. All DAC08 series models guarantee full 8-bit monotonicity and linearities as tight as 0.1% over the entire operating temperature range. Device performance is essentially unchanged over the $\pm$ 4.5V to $\pm$ 18V power supply range, with 37mW power consumption attainable at $\pm$ 5V supplies. The compact size and low power consumption make the DAC08 attractive for portable and military aerospace applications. #### **FEATURES** - Fast settling output current 70ns - Full-scale current prematched to ± 1 LSB - Direct interface to TTL, CMOS, ECL, HTL, PMOS - Relative accuracy to 0.1% maximum over temperature range - High output compliance -10V to +18V - True and complemented outputs - Wide range multiplying capability - Low FS current drift ± 10ppm/°C - Wide power supply range ± 4.5V to ± 18V - Low power consumption 37mW at ±5V #### PIN CONFIGURATIONS ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |------------------------|-------------------|------------| | 16-Pin Hermetic Cerdip | -55°C to +125°C | DAC08F | | 16-Pin Hermetic Cerdip | -55°C to +125°C | DAC08AF | | 16-Pin Plastic DIP | 0 to +70°C | DAC08CN | | 16-Pin Hermetic Cerdip | 0 to +70°C | DAC08CF | | 16-Pin Plastic DIP | 0 to +70°C | DAC08EN | | 16-Pin Hermetic Cerdip | 0 to +70°C | DAC08EF | | 16-Pin Plastic SO | 0 to +70°C | DAC08ED | | 16-Pin Hermetic Cerdip | 0 to +70°C | DAC08HF | | 16-Pin Plastic DIP | 0 to +70°C | DAC08HN | #### **APPLICATIONS** - 8-bit, 1μs A-to-D converters - Servo-motor and pen drivers - Waveform generators - Audio encoders and attenuators - Analog meter drivers - Programmable power supplies - CRT display drivers - High-speed modems - Other applications where low cost, high speed and complete input/output versatility are required - Programmable gain and attentuation - Analog-Digital multiplication **Product Specification** Linear Products ### 8-Bit High-Speed Multiplying D/A Converter ### **DAC08 Series** ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |--------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------|----------------| | V+ to<br>V- | Power supply voltage | 36 | ٧ | | V <sub>5</sub> - V <sub>12</sub> | Digital input voltage | V- to V- plus<br>36V | | | V <sub>LC</sub> | Logic threshold control | V- to V+ | | | V <sub>0</sub> | Applied output voltage | V- to +18 | ٧ | | l <sub>14</sub> | Reference current | 5.0 | mA | | V <sub>14</sub> ,<br>V <sub>15</sub> | Reference amplifier inputs | V <sub>EE</sub> to V <sub>CC</sub> | | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1090 | mW<br>mW<br>mW | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | | T <sub>A</sub> | Operating temperature range<br>DAC08, DAC08A<br>DAC08C, E, H | -55 to +125<br>0 to +70 | ဗ္ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | 1. Derate above 25°C, at the following rates: F package at 9.5mW/°C. N package at 11.6mW/°C. D package at 8.7mW/°C. ### 8-Bit High-Speed Multiplying D/A Converter ### **DAC08 Series** DC ELECTRICAL CHARACTERISTICS Pin 3 must be at least 3V more negative than the potential to which R<sub>15</sub> is returned. $V_{CC}$ = $\pm$ 15V, I<sub>REF</sub> = 2.0mA, Output characteristics refer to both I<sub>OUT</sub> and I<sub>OUT</sub> unless otherwise noted. DAC08C, E, H: T<sub>A</sub> = 0°C to 70°C. DAC08/08A: T<sub>A</sub> = -55°C to 125°C. | SYMBOL | PARAMETER | TEST CONDITIONS | | DAC08C | ; | | DAC08E | | UNIT | |------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------------------|------------|------------------|------------------|--------------| | | | | Min | Тур | Max | Min | Тур | Max | | | | Resolution<br>Monotonicity | | 8<br>8 | 8<br>8 | 8<br>8 | 8<br>8 | 8<br>8 | 8<br>8 | Bits<br>Bits | | - | Relative accuracy Differential non-linearity | Over temperature range | | | ± 0.39<br>± 0.39 | | | ± 0.19<br>± 0.19 | %FS<br>%FS | | TCIFS | Full-scale tempco | | | ± 10 | | | ± 10 | | ppm/°C | | V <sub>OC</sub> | Output voltage compliance | Full-scale current change < 1/2 LSB | -10 | | +18 | -10 | | + 18 | ٧ | | I <sub>FS4</sub> | Full-scale current | $V_{REF} = 10.000V, R_{14}, R_{15} = 5.000k\Omega$ | 1.94 | 1.99 | 2.04 | 1.94 | 1.99 | 2.04 | mA | | I <sub>FSS</sub> | Full-scale symmetry | I <sub>FS4</sub> - I <sub>FS2</sub> | | ± 2.0 | ± 16 | | ± 1.0 | ± 8.0 | μΑ | | Izs | Zero-scale current | | | 0.2 | 4.0 | | 0.2 | 2.0 | μΑ | | I <sub>FSR</sub> | Full-scale output current range | $R_{14}$ , $R_{15} = 5.000k\Omega$<br>$V_{REF} = +15.0V$ , $V_{-} = -10V$<br>$V_{REF} = +25.0V$ , $V_{-} = -12V$ | 2.1<br>4.2 | | | 2.1<br>4.2 | | | mA | | V <sub>IL</sub><br>V <sub>IH</sub> | Logic input levels<br>Low<br>High | V <sub>LC</sub> = 0V | 2.0 | | 0.8 | 2.0 | | 0.8 | ٧ | | hil<br>hii | Logic input current<br>Low<br>High | $V_{LC} = 0V$ $V_{IN} = -10V \text{ to } +0.8V$ $V_{IN} = 2.0V \text{ to } 18V$ | | -2.0<br>0.002 | -10<br>10 | | -2.0<br>0.002 | -10<br>10 | μΑ | | V <sub>IS</sub> | Logic input swing | V- = -15V | -10 | | +18 | -10 | | +18 | ٧ | | V <sub>THR</sub> | Logic threshold range | V <sub>S</sub> = ± 15V | -10 | | + 13.5 | -10 | | + 13.5 | ٧ | | 1 <sub>15</sub> | Reference bias current | | | -1.0 | -3.0 | | -1.0 | -3.0 | μΑ | | dl/dt | Reference input slew rate | | 4.0 | 8.0 | | 4.0 | 8.0 | | mA/μs | | PSSI <sub>FS+</sub> | Power supply sensitivity Positive Negative | I <sub>REF</sub> = 1mA<br>V+ = 4.5 to 5.5V, V- = -15V;<br>V+ = 13.5 to 16.5V, V- = -15V<br>V- = -4.5 to -5.5V, V+ = +15V;<br>V- = -13.5 to -16.5, V+ = +15V | | 0.0003 | 0.01<br>0.01 | | 0.0003 | 0.01<br>0.01 | %FS/%VS | | +<br> - | Power supply current Positive Negative | V <sub>S</sub> = ± 5V, I <sub>REF</sub> = 1.0mA | | 3.1<br>-4.3 | 3.8<br>-5.8 | | 3.1<br>-4.3 | 3.8<br>-5.8 | | | +<br> - | Positive<br>Negative | V <sub>S</sub> = +5V, -15V, I <sub>REF</sub> = 2.0mA | | 3.1<br>-7.1 | 3.8<br>-7.8 | | 3.1<br>-7.1 | 3.8<br>-7.8 | mA | | +<br> - | Positive<br>Negative | $V_S = \pm 15V$ , $I_{REF} = 2.0$ mA | | 3.2<br>-7.2 | 3.8<br>-7.8 | | 3.2<br>-7.2 | 3.8<br>-7.8 | | | P <sub>D</sub> | Power dissipation | ±5V, I <sub>REF</sub> = 1.0mA<br>+5V, -15V, I <sub>REF</sub> = 2.0mA<br>±15V, I <sub>REF</sub> = 2.0mA | | 37<br>122<br>156 | 48<br>136<br>174 | | 37<br>122<br>156 | 48<br>136<br>174 | mW | ### 8-Bit High-Speed Multiplying D/A Converter ### **DAC08 Series** ### DC ELECTRICAL CHARACTERISTICS (Continued) Pin 3 must be at least 3V more negative than the potential to which $R_{15}$ is returned. $V_{CC}=\pm$ 15V, $I_{REF}=$ 2.0mA, Output characteristics refer to both $I_{OUT}$ and $I_{\overline{OUT}}$ , unless otherwise noted. DAC08C, E, H: $T_A=0^{\circ}C$ to 70°C. DAC08/08A: $T_A=-55^{\circ}C$ to 125°C. | SYMBOL | PARAMETER | TEST CONDITIONS | | DAC08H | | UNIT | |------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------|------------------|------------------|------------| | | TAILMETER | , | Min | Тур | Max | | | | Resolution<br>Monotonicity | 8 | 8 | 8<br>8 | Bits<br>Bits | | | | Relative accuracy<br>Differential non-linearity | Over temperature range | | | ± 0.1<br>± 0.19 | %FS<br>%FS | | TCIFS | Full-scale tempco | | | ± 10 | ± 50 | ppm/°C | | Voc | Output voltage compliance | Full-scale current change ½ LSB | -10 | | +18 | V | | I <sub>FS4</sub> | Full-scale current | $V_{REF} = 10.000V, R_{14}, R_{15} = 5.000k\Omega$ | 1.984 | 1.992 | 2.000 | mA | | I <sub>FSS</sub> | Full-scale symmetry | I <sub>FS4</sub> - I <sub>FS2</sub> | | ± 1.0 | ± 4.0 | μΑ | | Izs | Zero-scale current | | | 0.2 | 1.0 | μА | | I <sub>FSR</sub> | Full-scale output current range | $R_{14}$ , $R_{15} = 5.000k\Omega$<br>$V_{REF} = +15.0V$ , $V_{-} = -10V$<br>$V_{REF} = +25.0V$ , $V_{-} = -12V$ | 2.1<br>4.2 | | | mA | | V <sub>IL</sub><br>V <sub>IH</sub> | Logic input levels<br>Low<br>High | V <sub>LC</sub> = 0V | 2.0 | | 0.8 | V | | I <sub>IL</sub> | Logic input current<br>Low<br>High | $V_{LC} = 0V$ $V_{IN} = -10V \text{ to } +0.8V$ $V_{IN} = 2.0V \text{ to } 18V$ | | -2.0<br>0.002 | -10<br>10 | μΑ | | Vis | Logic input swing | V- = -15V | -10 | | +18 | V | | V <sub>THR</sub> | Logic threshold range | V <sub>S</sub> = ± 15V | -10 | | +13.5 | V | | l <sub>15</sub> | Reference bias current | | | -1.0 | -3.0 | μΑ | | dl/dt | Reference input slew rate | | 4.0 | 8.0 | | mA/μs | | PSSI <sub>FS+</sub> | Power supply sensitivity<br>Positive | I <sub>REF</sub> = 1mA<br>V+ = 4.5 to 5.5V, V- = -15V;<br>V+ = 13.5 to 16.5V, V- = -15V | | 0.0003 | 0.01 | %FS/%V | | PSI <sub>FS</sub> _ | Negative | V- = -4.5 to $-5.5V$ , $V+ = +15V$ ;<br>V- = -13.5 to $-16.5$ , $V+ = +15V$ | | 0.002 | 0.01 | | | +<br> - | Power supply current Positive Negative | V <sub>S</sub> = ±5V, I <sub>REF</sub> = 1.0mA | | 3.1<br>-4.3 | 3.8<br>-5.8 | | | +<br> - | Positive<br>Negative | V <sub>S</sub> = +5V, -15V, I <sub>REF</sub> = 2.0mA | | 3.1<br>-7.1 | 3.8<br>-7.8 | mA | | +<br> - | Positive<br>Negative | V <sub>S</sub> = ± 15V, I <sub>REF</sub> = 2.0mA | | 3.2<br>-7.2 | 3.8<br>-7.8 | | | P <sub>D</sub> | Power dissipation | ± 5V, I <sub>REF</sub> = 1.0mA<br>+ 5V, -15V, I <sub>REF</sub> = 2.0mA<br>± 15V, I <sub>REF</sub> = 2.0mA | | 37<br>122<br>156 | 48<br>136<br>174 | mW | ### **DAC08 Series** #### AC ELECTRICAL CHARACTERISTICS | SYMBOL | PARAMETER | TEST CONDITIONS | DAC08C | | DAC08E<br>DAC08 | | | DAC08H<br>DAC08A | | | UNIT | | |--------------------------------------|-------------------------------------------------|---------------------------------------------------------------------|--------|-----|-----------------|-----|-----|------------------|-----|-----|------|----| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>S</sub> | Settling time | To $\pm \frac{1}{2}$ LSB, all bits switched on or off, $T_A = 0$ °C | | 70 | 135 | | 70 | 135 | | 70 | 135 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Low-to-High<br>High-to-Low | T <sub>A</sub> = 25°C, each bit.<br>All bits switched | | 35 | 60 | | 35 | 60 | | 35 | 60 | ns | #### **TEST CIRCUITS** ### **DAC08 Series** ### TEST CIRCUITS (Continued) ### **DAC08 Series** ### TYPICAL PERFORMANCE CHARACTERISTICS ### **DAC08 Series** ### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ### 8-Bit High-Speed Multiplying D/A Converter ### **DAC08 Series** #### TYPICAL APPLICATION ## FUNCTIONAL DESCRIPTION Reference Amplifier Drive and Compensation The reference amplifier input current must always flow into Pin 14 regardless of the setup method or reference supply voltage polarity. Connections for a positive reference voltage are shown in Figure 1. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, R<sub>15</sub> can be tied to a negative voltage corresponding to the minimum input level. R<sub>15</sub> may be eliminated with only a small sacrifice in accuracy and temperature drift. The compensation capacitor value must be increased as $R_{14}$ value is increased. This is in order to maintain proper phase margin. For $R_{14}$ values of 1.0, 2.5, and $5.0 \mathrm{k}\Omega$ , minimum capacitor values are 15, 37, and 75pF, respectively. The capacitor may be tied to either $V_{EE}$ or ground, but using $V_{EE}$ increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply A negative reference voltage may be used if $R_{14}$ is grounded and the reference voltage is applied to $R_{15}$ as shown. A high input impedance is the main advantage of this method. The negative reference voltage must be at least 3.0V above the $V_{\text{EE}}$ supply. Bipolar input signals may be handled by connecting $R_{14}$ to a positive reference voltage equal to the peak positive input level at Pin 15. When using a DC reference voltage, capacitive bypass to ground is recommended. The 5.0V logic supply is not recommended as a reference voltage, but if a well regulated 5.0V supply which drives logic is to be used as the reference, R<sub>14</sub> should be formed of two series resistors with the junction of the two resistors bypassed with 0.1 µF to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between Pin 14 and ground. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods applies and the amplifier must be heavily compensated, decreasing the overall bandwidth. #### **Output Voltage Range** The voltage at Pin 4 must always be at least 4.5V more positive than the voltage of the negative supply (Pin 3) when the reference current is 2mA or less, and at least 8V more positive than the negative supply when the reference current is between 2mA and 4mA. This is necessary to avoid saturation of the output transistors, which would cause serious accuracy degradation. #### **Output Current Range** Any time the full-scale current exceeds 2mA, the negative supply must be at least 8V more negative than the output voltage. This is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents. #### Accuracy Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full-scale accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current after zero-scale current has been nulled out. The relative accuracy of the DAC08 series is essentially constant over the operating temperature range due to the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current. However, the DAC08 series has a very low full-scale current drift over the operating temperature range. The DAC08 series is guaranteed accurate to within $\pm$ ½ LSB at $\pm$ 25°C at a full-scale output current of 1.992mA. The relative accuracy test circuit is shown in Figure 1. The 12-bit converter is calibrated to a full-scale output current of 1.99219mA, then the DAC08 full-scale current is trimmed to the same value with R<sub>14</sub> so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on the oscilloscope, detected by comparators, or stored in a peak detector. Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. 16-bit accuracy implies a total of $\pm$ ½ part in 65,536, or $\pm$ 0.00076%, which is much more accurate than the $\pm$ 0.19% specification of the DAC08 series. #### Monotonicity A monotonic converter is one which always provides analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The DAC08 series is monotonic for all values of reference current above 0.5mA. The recommended range for operation is a DC reference current between 0.5mA and 4.0mA. #### Settling Time The worst-case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70ns for settling to within $^{1}\!\!/2$ LSB for 8-bit accuracy. This time applies when $R_L < 500\Omega$ and $C_O < 25 pF$ . The slowest single switch is the least significant bit, which typically turns on and settles in 65ns. In applications where the DAC functions in a positive-going ramp mode, the worst-case condition does not occur and settling times less than 70ns may be realized. Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads, $100\mu F$ supply bypassing for low frequencies, minimum scope lead length, and avoidance of ground loops are all mandatory. ### **DAC08 Series** ### SETTLING TIME AND PROPAGATION DELAY ### **BASIC DAC08 CONFIGURATION** ### **DAC08 Series** ### RECOMMENDED FULL-SCALE AND ZERO-SCALE ADJUST ### UNIPOLAR VOLTAGE OUTPUT FOR LOW IMPEDANCE OUTPUT ### **DAC08 Series** #### UNIPOLAR VOLTAGE OUTPUT FOR HIGH IMPEDANCE OUTPUT ### BASIC BIPOLAR OUTPUT OPERATION (OFFSET BINARY) # AN106 Using the DAC08 Without Negative Supply Application Note #### **Linear Products** ### USING THE DAC08 WITHOUT A NEGATIVE SUPPLY The DAC08 can be used without a negative supply if a few precautions are observed: - 1. V<sub>CC</sub> must be in the range of 10V to 30V. - 2. V<sub>REF(-)</sub> must be at least 3V more positive than Pin 3 at all times. - Pins 2 and 4 must always be at least 5V above Pin 3 for reference currents up to 2mA, and at least 8V above Pin 3 for reference currents above 2mA. - 4. Pin 1 must be at least 5V above Pin 3. Figure 1 shows the DAC08 in a circuit without a negative supply with two MC1489s used as level shifters. The need for level shifters is implied from requirement 4 above, since the logic threshold is about 1.35V above Pin 1. $V_{\rm O}$ must be the same potential as the positive logic supply because of the internal circuitry of the MC1489. If $V_{REF(+)}$ is a very stable source with no ripple or noise, R1 and R2 can be a single resistor. The same is true of R3 and R4 if $V_{REF(-)}$ is a very stable source. Resistor values are determined as follows: $$R1 + R2 = \frac{V_{REF(+)} - V_{REF(-)}}{I_{REF}}$$ $$R3 + R4 = R1 + R2$$ where $I_{\mbox{\scriptsize REF}}$ is reference current through R1 and R2 The value of the compensation capacitor, $C_C$ , is determined by the relationship: $$C_C = 15 (R1 + R2)$$ where $C_C$ is in pF and R1 and R2 are in $k\Omega$ . V<sub>O</sub> (DAC08 Pin 1 and MC1489 Pin 7) must be at least 5V for DAC08 reference currents at or below 2mA, and at least 8V for reference currents above 2mA. V<sub>O</sub> must also be equal to the positive potential of the logic supply, as mentioned above. It should be noted that the MC1489 inverts the logic inputs. #### **EXAMPLE** Power supply voltages of +5V and +15V are available and the input logic is TTL. The need is for a DAC with a full-scale output of 2mA. - V<sub>O</sub> is set to +5V - V<sub>CC</sub> for the DAC08 and the MC1489 are set to +15V - If V<sub>REF(+)</sub> and V<sub>REF(-)</sub> are set to +15V and +5V respectively. $$R1 + R2 = \frac{15 - 5}{I_{RFF}} = \frac{10V}{2mA} = 5k\Omega$$ - R3 + R4 should also add up to 5kΩ. - C<sub>C</sub> is 15(5)pF = 75pF. ### MC1508-8/1408-8/1408-7 8-Bit Multiplying D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The MC1508/MC1408 series of 8-bit monolithic digital-to-analog converters provide high-speed performance with low cost. They are designed for use where the output current is a linear product of an 8-bit digital word and an analog reference voltage. #### **FEATURES** - Fast settling time 70ns (typ) - Relative accuracy ± 0.19% (max error) - Non-inverting digital inputs are TTL and CMOS compatible - High-speed multiplying rate 4.0mA/μs (input slew) - Output voltage swing +0.5V to -5.0V - Standard supply voltages +5.0V and -5.0V to -15V - Military qualifications pending #### **APPLICATIONS** - Tracking A-to-D converters - 2½-digit panel meters and DVMs - Waveform synthesis - Sample-and-hold - Peak detector - Programmable gain and attenuation - CRT character generation - Audio digitizing and decoding - Programmable power supplies - Analog digital multiplication - Digital digital multiplication - Analog digital division - Digital addition and subtraction - Speech compression and expansion - Stepping motor drive - Modems - Servo motor and pen drivers #### CIRCUIT DESCRIPTION The MC1508/MC1408 consists of a reference current amplifier, an R-2R ladder, and 8 high-speed current switches. For many applications, only a reference resistor and reference voltage need be added. The switches are non-inverting in operation; therefore, a high state on the input turns on the specified output current component. The switch uses current steering for high speed, and a termination amplifier consisting of an active load gain stage with unity gain feedback. The termination amplifier holds the parasitic capacitance of the ladder at a constant voltage during switching, and provides a low impedance termination of equal voltage for all legs of the ladder. The R-2R ladder divides the reference amplifier current into binarily-related components, which are fed to the switches. Note that there is always a remainder current which is equal to the least significant bit. This current is shunted to ground, and the maximum output current is 255/256 of the reference amplifier current, or 1.992mA for a 2.0mA reference amplifier current if the NPN current source pair is perfectly matched #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** ### 8-Bit Multiplying D/A Converter ### MC1508-8/1408-8/1408-7 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Cerdip | -55°C to +125°C | MC1508-8F | | 16-Pin Plastic DIP | 0 to +70°C | MC1408-7N | | 16-Pin Cerdip | 0 to +70°C | MC1408-7F | | 16-Pin SO package | 0 to +70°C | MC1408-8D | ### **ABSOLUTE MAXIMUM RATINGS** $T_A = +25^{\circ}C$ , unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |-----------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------|----------------| | V <sub>CC</sub> | Positive power supply voltage | + 5.5 | V | | V <sub>EE</sub> | Negative power supply voltage | -16.5 | V | | V <sub>5</sub> – V <sub>12</sub> | Digital input voltage | 0 to V <sub>CC</sub> | V | | V <sub>O</sub> | Applied output voltage | -5.2 to +18 | V | | l <sub>14</sub> | Reference current | 5.0 | mA | | V <sub>14</sub> , V <sub>15</sub> | Reference amplifier inputs | V <sub>EE</sub> to V <sub>CC</sub> | | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1080 | mW<br>mW<br>mW | | T <sub>SOLD</sub> | Lead soldering temperature (10sec) | 300 | °C | | T <sub>A</sub> | Operating temperature range<br>MC1508<br>MC1408 | -55 to +125<br>0 to +75 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### NOTE: F package at 9.5mW/°C N package at 11.6mW/°C D package at 8.6mW/°C <sup>1.</sup> Derate above 25°C, at the following rates: ### 8-Bit Multiplying D/A Converter ### MC1508-8/1408-8/1408-7 ### DC AND AC ELECTRICAL CHARACTERISTICS Pin 3 must be 3V more negative than the potential to which R<sub>15</sub> is Pin 3 must be 3V more negative than the potential to which $R_{15}$ is returned. $V_{CC} = +5.0V_{DC}$ , $V_{EE} = -15V_{DC}$ , $\frac{V_{REF}}{R_{14}} = 2.0$ mA unless otherwise specified. MC1508: $T_A = -55^{\circ}\text{C}$ to 125°C. MC1408: $T_A = 0^{\circ}\text{C}$ to 75°C, unless otherwise noted. | SYMBOL | PARAMETER | TEST CONDITIONS | | MC150 | 8-8 | | MC140 | 8-8 | | MC140 | 08-7 | UNIT | |--------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|----------------|------------------------------|---------------------------------|---------------|------------------------------|---------------------------------|---------------|------------------------------|---------------------------------|-----------------| | STMBUL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UNII | | Er | Relative accuracy | Error relative to full-<br>scale I <sub>O</sub> , Figure 3 | | | ±0.19 | | | ± 0.19 | | | ± 0.39 | % | | t <sub>S</sub> | Settling time <sup>1</sup> | To within ½ LSB,<br>includes t <sub>PLH</sub> ,<br>T <sub>A</sub> = +25°C, Figure 4 | | 70 | | | 70 | | | 70 | | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-High<br>High-to-Low | T <sub>A</sub> = +25°C,<br>Figure 4 | | 35 | 100 | | 35 | 100 | | 35 | 100 | ns | | TCIO | Output full-scale current drift | | | -20 | | | -20 | | | -20 | | ppm/°C | | V <sub>IH</sub><br>V <sub>IL</sub> | Digital input logic level<br>(MSB)<br>High<br>Low | Figure 5 | 2.0 | | 0.8 | 2.0 | | 0.8 | 2.0 | | 0.8 | V <sub>DC</sub> | | i <sub>lH</sub><br>I <sub>IL</sub> | Digital input current<br>(MSB)<br>High<br>Low | Figure 5<br>V <sub>IH</sub> = 5.0V<br>V <sub>IL</sub> = 0.8V | | 0<br>-0.4 | 0.04<br>-0.8 | | 0<br>-0.4 | 0.04<br>-0.8 | | 0<br>-0.4 | 0.04<br>-0.8 | mA | | I <sub>15</sub> | Reference input bias current | Pin 15, Figure 5 | | -1.0 | -5.0 | | -1.0 | -5.0 | | -1.0 | -5.0 | μА | | I <sub>OR</sub> | Output current range | Figure 5<br>$V_{EE} = -5.0V$<br>$V_{EE} = -7.0V$ to -15V | 0 | 2.0<br>2.0 | 2.1<br>4.2 | 0 | 2.0<br>2.0 | 2.1<br>4.2 | 0 | 2.0<br>2.0 | 2.1<br>4.2 | mA | | I <sub>O</sub> | Output current Off-state | Figure 5 $V_{REF} = 2.000V,$ $R14 = 1000\Omega$ All bits low | 1.9 | 1.99 | 2.1<br>4.0 | 1.9 | 1.99 | 2.1<br>4.0 | 1.9 | 1.99 | 2.1<br>4.0 | mA<br>µA | | V <sub>O</sub> | Output voltage compliance | $E_r \le 0.19\%$ at $T_A = +25^{\circ}C$ , Figure 5 $V_{EE} = -5V$ | | -0.6,<br>+10<br>-5.5,<br>+10 | -0.55,<br>+0.5<br>-5.0,<br>+0.5 | | -0.6,<br>+10<br>-5.5,<br>+10 | -0.55,<br>+0.5<br>-5.0,<br>+0.5 | | -0.6,<br>+10<br>-5.5,<br>+10 | -0.55,<br>+0.5<br>-5.0,<br>+0.5 | V <sub>DC</sub> | | SRI <sub>REF</sub> | Reference current slew rate | Figure 6 | | 8.0 | | | 8.0 | | | 8.0 | | mA/μs | | PSRR(-) | Output current power supply sensitivity | I <sub>REF</sub> = 1mA | | 0.5 | 2.7 | | 0.5 | 2.7 | | 0.5 | 2.7 | μΑ/V | | I <sub>CC</sub> | Power supply current<br>Positive<br>Negative | All bits low,<br>Figure 5 | | +2.5<br>-6.5 | +22<br>-13 | | +2.5<br>-6.5 | +22<br>-13 | | + 2.5<br>-6.5 | +22<br>-13 | mA | | V <sub>CCR</sub><br>V <sub>EER</sub> | Power supply voltage range Positive Negative | T <sub>A</sub> = +25°C,<br>Figure 5 | + 4.5<br>- 4.5 | +5.0<br>-15 | + 5.5<br>-16.5 | + 4.5<br>-4.5 | + 5.0<br>-15 | + 5.5<br>- 16.5 | + 4.5<br>-4.5 | + 5.0<br>-15 | + 5.5<br>-16.5 | V <sub>DC</sub> | | P <sub>D</sub> | Power Dissipation | All bits low, Figure 5 $V_{EE} = -5.0V_{DC}$ $V_{EE} = -15V_{DC}$ | | 34<br>110 | 170<br>305 | | 34<br>110 | 170<br>305 | | 34<br>110 | 170<br>305 | mW | NOTE: <sup>1.</sup> All bits switched. ### 8-Bit Multiplying D/A Converter ### MC1508-8/1408-8/1408-7 ### TYPICAL PERFORMANCE CHARACTERISTICS ## FUNCTIONAL DESCRIPTION Reference Amplifier Drive and Compensation The reference amplifier input current must always flow into Pin 14 regardless of the setup method or reference supply voltage polarity. Connections for a positive reference voltage are shown in Figure 1. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, $R_{15}$ can be tied to a negative voltage corresponding to the minimum input level. $R_{15}$ may be eliminated and Pin 15 grounded, with only a small sacrifice in accuracy and temperature drift. The compensation capacitor value must be increased with increasing values of $R_{14}$ to maintain proper phase margin. For $R_{14}$ values of 1.0, 2.5, and 5.0k $\Omega$ , minimum capacitor values are 15, 37, and 75pF. The capacitor may be tied to either $V_{EE}$ or ground, but using $V_{EE}$ increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply). A negative reference voltage may be used if $R_{14}$ is grounded and the reference voltage is applied to $R_{15}$ , as shown in Figure 2. A high input impedance is the main advantage of this method. The negative reference voltage must be at least 3.0V above the $V_{\text{EE}}$ supply. Bipolar input signals may be handled by connecting $R_{14}$ to a positive reference voltage equal to the peak positive input level at Pin 15. Capacitive bypass to ground is recommended when a DC reference voltage is used. The 5.0V logic supply is not recommended as a reference voltage, but if a well regulated 5.0V supply which drives logic is to be used as the reference, $R_{14}$ should be formed of two series resistors and the junction of the two resistors bypassed with 0.1 $\mu F$ to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between Pin 14 and ground. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth. #### **Output Voltage Range** The voltage at Pin 4 must always be at least 4.5V more positive than the voltage of the negative supply (Pin 3) when the reference current is 2mA or less, and at least 8V more positive than the negative supply when the reference current is between 2mA and 4mA. This is necessary to avoid saturation of the output transistors, which would cause serious degradation of accuracy. Signetics' MC1508/MC1408 does not need a range control because the design extends the compliance range down to 4.5V (or 8V — see above) above the negative supply voltage without significant degradation of accuracy. Signetics' MC1508/MC1408 can be used in sockets designed for other manufacturers' MC1508/MC1408 without circuit modification #### **Output Current Range** Any time the full-scale current exceeds 2mA, the negative supply must be at least 8V more negative than the output voltage. This is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents. #### **Accuracy** Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full-scale accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current after zero-scale current has been nulled out. The relative accuracy of the MC1508/MC1408 is essentially constant over the operating temperature range because of the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current; however, the MC1508/MC1408 has a very low full-scale current drift over the operating temperature range. The MC1508/MC1408 series is guaranteed accurate to within $\pm$ $^{1}/_{2}$ LSB at $\pm$ 25°C at a full-scale output current of 1.99mA. The relative accuracy test circuit is shown in Figure 3. The 12-bit converter is calibrated to a full-scale output current of 1.99219mA; then the MC1508/MC1408's full-scale current is trimmed to the same value with R<sub>14</sub> so that a zero value appears at the error amplifier output. The counter is activated and the error date displayed on the oscilloscope, detected by comparators, or stored in a peak detector. Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. 16-bit accuracy implies a total of $\pm \frac{1}{2}$ part in 65,536, or $\pm$ 0.00076%, which is much more accurate than the $\pm$ 0.19% specification of the MC1508/MC1408. #### Monotonicity A monotonic converter is one which always provides an analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The MC1508/MC1408 is monotonic for all values of reference current above 0.5mA. The recommended range for operation is a DC reference current between 0.5mA and 4.0mA. #### **Settling Time** The worst case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70ns for settling to within $^{1}\!\!/_{2}$ LSB for 8-bit accuracy. This time applies when R<sub>L</sub> < 500 $\Omega$ and C<sub>O</sub> < 25pF. The slowest single switch is the least significant bit, which typically turns on and settles in 65ns. In applications where the D-to-A converter functions in a positive going ramp mode, the worst-case condition does not occur and settling times less than 70ns may be realized. Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads, $100\mu$ F supply bypassing for low frequencies, minimum scope lead length, good ground planes, and avoidance of ground loops are all mandatory. ### 8-Bit Multiplying D/A Converter ### MC1508-8/1408-8/1408-7 ### 8-Bit Multiplying D/A Converter ### MC1508-8/1408-8/1408-7 ### MC3410, MC3510, MC3410C 10-Bit High-Speed Multiplying D/A Converter Linear Products Product Specification #### DESCRIPTION The MC3410 series are 10-bit Multiplying Digital-to-Analog Converters. They are capable of high-speed performance, and are used as general-purpose building blocks in cost-effective D/A systems. The Signetics' design provides complete 10-bit accuracy without laser trimming, and guaranteed monotonicity over temperature. Segmented current sources, in conjunction with an R-2R DAC provides the binary weighted currents. The output buffer amplifier and voltage reference have been omitted to allow greater speed, lower cost, and maximum user flexibility. #### **FEATURES** - 10-bit resolution and accuracy (± 0.05%) - Guaranteed monotonicity over temperature - Fast settling time 250ns typical - Digital inputs are TTL and CMOS compatible - Wide output voltage compliance range - High-speed multiplying input slew rate — 20mA/μs - Reference amplifier internallycompensated - Standard supply voltages +5V and -15V #### **APPLICATIONS** - Successive approximation A/D converters - High-speed, automatic test equipment - High-speed modems - Waveform generators - CRT displays - Strip CHART and X-Y plotters - Programmable power supplies - Programmable gain and attenuation ### PIN CONFIGURATION #### **BLOCK DIAGRAM** ## 10-Bit High-Speed Multiplying D/A Converter MC3410, MC3510, MC3410C ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | MC3410F | | 16-Pin Cerdip | 0 to +70°C | MC3410CF | | 16-Pin Cerdip | -55°C to +125°C | MC3510F | ### **ABSOLUTE MAXIMUM RATINGS** $T_A = +25$ °C unless otherwise noted | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------|-----------------| | V <sub>CC</sub><br>V <sub>EE</sub> | Power supply | +7.0<br>-18 | V <sub>DC</sub> | | VI | Digital input voltage | +15 | V <sub>DC</sub> | | Vo | Applied output voltage | 0.5, -5.0 | V <sub>DC</sub> | | I <sub>REF(16)</sub> | Reference current | 2.5 | mA | | V <sub>REF</sub> | Reference amplifier inputs | V <sub>CC</sub> , V <sub>EE</sub> | V <sub>DC</sub> | | V <sub>REF(D)</sub> | Reference amplifier differential inputs | 0.7 | V <sub>DC</sub> | | T <sub>A</sub> | Operating ambient temperature range<br>MC3510<br>MC3410, 3410C | -55 to +125<br>0 to +70 | o<br>ဂိ | | Тл | Junction temperature, ceramic package | + 150 | °C | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package | 1190 | mW | #### NOTE: <sup>1.</sup> Derate above 25°C, at the following rates: F package at 9.5mW/°C ## 10-Bit High-Speed Multiplying D/A Converter ### MC3410, MC3510, MC3410C DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = +5.0 V_{DC}$ , $V_{EE} = -15_{DC}$ , $\frac{V_{REF}}{R16} = 2.0 \text{mA}$ , all digital inputs at high logic level. MC3510: $T_A = -55^{\circ}C$ to + 125°C, MC3410 Series: $T_A = 0^{\circ}C$ to + 70°C, unless otherwise noted. | 0.01001 | | | MC34 | 10, MC | 3510 | N | C3410 | С | | |--------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|-------------|--------------|-----------------|-------------|-------------------|-----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | E <sub>r</sub> | Relative accuracy | T <sub>A</sub> = 25°C | | | ± 0.05 | | | ± 0.1 | % | | ⊏r<br> | (error relative to full-scale I <sub>O</sub> ) | 1 <sub>A</sub> = 25 C | | | 1/4 | | | 1/2 | LSB | | TCE <sub>r</sub> | Relative accuracy drift (relative to full-scale I <sub>O</sub> ) | · | | 2.5 | | | 2.5 | | ppm/°C | | | Monotonicity | Over temperature | 10 | | | 10 | | | Bits | | ts | Settling time to within $\pm \frac{1}{2}$ LSB (all bits LOW-to-HIGH) | T <sub>A</sub> = 25°C | | 250 | | | 250 | | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | T <sub>A</sub> = 25°C | | 35<br>20 | | | 35<br>20 | | ns | | TCIO | Output full scale current drift | | | | 60 | | | . 70 | ppm/°C | | V <sub>IH</sub> | Digital input logic levels (all bits)<br>HIGH-level, Logic ''1''<br>LOW-level, Logic ''0'' | | 2.0 | | 0.8 | 2.0 | | 0.8 | $V_{DC}$ | | l <sub>IH</sub> | Digital input current (all bits) HIGH-level, V <sub>IH</sub> = 5.5V LOW-level, V <sub>IL</sub> = 0.8V | | | -0.05 | +.04<br>-0.4 | | -0.05 | +.04<br>-0.4 | mA | | I <sub>REF(15)</sub> | Reference input bias current (Pin 15) | | | -1.0 | -5.0 | | -1.0 | -5.0 | μA | | I <sub>OR</sub> | Output current range | | | 4.0 | 5.0 | | 4.0 | 5.0 | mA | | loh | Output current (all bits high) | $V_{REF} = 2.000V,$ $R_{16} = 1000\Omega$ | 3.8 | 3.996 | 4.2 | 3.8 | 3.996 | 4.2 | mA | | l <sub>OL</sub> | Output current (all bits low) | T <sub>A</sub> = 25°C | | 0 | 2.0 | | 0 | 4.0 | μΑ | | v <sub>o</sub> | Output voltage compliance | T <sub>A</sub> = 25°C | | | -2.5<br>+0.2 | · | | -2.5<br>+0.2 | V <sub>DC</sub> | | SR I <sub>REF</sub> | Reference amplifier slew rate | | | 20 | | | 20 | | mA/μs | | ST I <sub>REF</sub> | Reference amplifier settling time | 0 to 4.0mA, ±0.1% | | 2.0 | | | 2.0 | | μs | | PSRR(-) | Output current power supply sensitivity | | | 0.003 | 0.01 | | 0.003 | 0.02 | %/% | | Co | Output capacitance | V <sub>O</sub> = 0 | | 25 | | | 25 | | pF | | Cı | Digital input capacitance (all bits high) | | | 4.0 | | | 4.0 | | pF | | I <sub>CC</sub><br>I <sub>EE</sub> | Power supply current (all bits low) | | | -11.4 | +18<br>-20 | | -11.4 | +18<br>-20 | mA | | V <sub>CC</sub><br>V <sub>EE</sub> | Power supply voltage range | T <sub>A</sub> = 25°C | +4.75<br>-14.25 | +5.0<br>-15 | | +4.75<br>-14.25 | +5.0<br>-15 | + 5.25<br>- 15.75 | V <sub>DC</sub> | | | Power consumption (all bits low) (all bits high) | | | 220<br>200 | 380 | | 220<br>200 | 380 | mW | ## 10-Bit High-Speed Multiplying D/A Converter ### MC3410, MC3510, MC3410C ### MC3410, MC3510, MC3410C #### CIRCUIT DESCRIPTION The MC3410 consists of four segment current sources which generate the two most significant bits (MSBs), and an R-2R DAC implemented with ion-implanted resistors for scaling the remaining eight least significant bits (LSBs) (See Figure 5). This approach provides complete 10-bit accuracy without trimming. The individual bit currents are switched ON or OFF by fully differential current switches. The switches use current steering for speed. An on-chip high-slew reference current amplifier drives the R-2R ladder and segment decoder. The currents are scaled in such a way that, with all bits on, the maximum output current is two times 1023/1024 of the reference amplifier current, or nominally $3.996 \, \mathrm{mA}$ for a $2.000 \, \mathrm{mA}$ reference input current. The reference amplifier allows the user to provide a voltage input. Out-board resistor $R_{16}$ (see Figure 6) converts this voltage to a usable current. A current mirror doubles this reference current and feeds it to the segment decoder and resistor ladder. Thus, for a reference voltage of 2.0V and a 1kΩ resistor tied to Pin 16, the full-scale current is approximately 4.0mA. This relationship will remain regardless of the reference voltage polarity. Connections for a positive reference voltage are shown in Figure 6a. For negative reference voltage inputs, or for bipolar reference voltage inputs in the multiplying mode, R<sub>15</sub> can be tied to a negative voltage corresponding to the minimum input level. For a negative reference input, R<sub>16</sub> should be grounded (Figure 6b). In addition, the negative voltage reference must be at least 3V above the V<sub>EE</sub> supply voltage for best operation. Bipolar input signals may be handled by connecting R<sub>16</sub> to a positive voltage equal to the peak positive input level at Pin 15. When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5.0V supply, which drives logic, is to be used as the reference, R<sub>16</sub> should be decoupled by connecting it to the +5.0V logic supply through another resistor and bypassing the junction of the two resistors with a 0.1 $\mu$ F capacitor to ground. The reference amplifier is internally-compensated with a 10pF feed-forward capacitor, which gives it its high slew rate and fast settling time. Proper phase margin is maintained with all possible values of R16 and reference voltages which supply 2.0mA reference current into Pin 16. The reference current can also be supplied by a high impedance current source of 2.0mA. As R16 increases, the bandwidth of the amplifier decreases slightly and settling time increases. For a current source with a dynamic output impedance of $1.0M\Omega$ , the bandwidth of the reference amplifier is approximately half what it is in the case of $R_{16} = 1.0k\Omega$ , and settling time is $\approx 10 \mu s$ . The reference amplifier phase margin decreases as the current source value decreases in the case of a current source reference, so that the minimum reference current supplied from a current source is 0.5mA for stability. ## 10-Bit High-Speed Multiplying D/A Converter ### MC3410, MC3510, MC3410C ### OUTPUT VOLTAGE COMPLIANCE The output voltage compliance ranges from -2.5 to +0.2V. As shown in Figure 2, this compliance range is nearly constant over temperature. At the temperature extremes, however, the compliance voltage may be reduced if $V_{\rm FE} > -15$ V. #### **ACCURACY** Absolute accuracy is a measure of each output current level with respect to its intend- ed value. It is dependent upon relative accuracy and full-scale current drift. Relative accuracy, or linearity, is the measure of each output current with respect to its intended fraction of the full-scale current. The relative accuracy of the MC3410 is fairly constant over temperature due to the excellent temperature tracking, of the implanted resistors. The full-scale current from the reference amplifier may drift with temperature causing a change in the absolute accuracy. However, the MC3410 has a low full-scale current drift with temperature. The MC3510 and the MC3410 are accurate to within $\pm 0.05\%$ at 25°C with a reference current of 2.0mA on Pin 16. ### MONOTONICITY The MC3410, MC3510 and MC3410C are guaranteed monotonic over temperature. This means that for every increase in the input digital code, the output current either remains the same or increases but never decreases. In the multiplying mode, where reference input current will vary, monotonicity can be assured if the reference input current remains above 0.5mA. #### **SETTLING TIME** The worst-case switching condition occurs when all bits are switched "on," which corresponds to a low-to-high transition for all bits. This time is typically 250ns for the output to settle to within $\pm \frac{1}{2}$ LSB for 10-bit accuracy, and 200ns for 8-bit accuracy. The turn-off time is typically 120ns. These times apply when the output swing is limited to a small (< 0.7V) swing and the external output capacitance is under 25pF. The major carry (MSB off-to-on, all others onto-off) settles in approximately the same time as when all bits are switched off-to-on. If a load resistor of $625\Omega$ is connected to ground, allowing the output to swing to -2.5V, the settling time increases to $1.5\mu\text{s}$ . Extra care must be taken in board layout as this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads, 100μF supply bypassing, and minimum scope lead length are all necessary. A typical test setup for measuring settling time is shown in Figure 7. The same setup for the most part can be used to measure the slew rate of the reference amplifier (Figure 9) by tying all data bits high, pulsing the voltage reference input between 0 and 2V, and using a 500 $\Omega$ load resistor R<sub>I</sub>. ## 10-Bit High-Speed Multiplying D/A Converter ### MC3410, MC3510, MC3410C ### MC3410, MC3510, MC3410C ### TYPICAL APPLICATIONS ### **Signetics** ### NE/SE5018 8-Bit $\mu$ P-Compatible D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5018 is a complete 8-bit digital-to-analog converter subsystem on one monolithic chip. The data inputs have input latches which are controlled by a latch enable pin. The data and latch enable inputs are ultra-low loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the low state. When LE goes high, the input data present at the moment of transition is latched and retained until LE again goes low. This feature allows easy compatibility with most microprocessors. The chip also comprises a stable voltage reference (5V nominal) and high slew rate buffer amplifier. The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale while maintaining a low temperature coefficient. The output of the buffer amplifier may be offset so as to provide bipolar as well as unipolar operation. #### **FEATURES** - 8-bit resolution - Input latches - Low-loading data inputs - On-chip voltage reference - Output buffer amplifier - Accurate to ± ½ LSB (0.19%) - Monotonic to 8 bits - Amplifier and reference both short-circuit protected - Compatible with 8085, 6800 and many other μPs ### **APPLICATIONS** - Precision 8-bit D/A converters - A/D converters - Programmable power supplies - Test equipment - Measuring instruments - Analog digital multiplication #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** ### 8-Bit $\mu$ P-Compatible D/A Converter NE/SE5018 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 22-Pin Cerdip | 0 to +70°C | NE5018F | | 22-Pin Cerdip | -55°C to +125°C | SE5018F | | 22-Pin Plastic DIP | 0 to +70°C | NE5018N | | 22-Pin Plastic DIP | -55°C to +125°C | SE5018N | | 24-Pin SO Package | 0 to +70°C | NE5018D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------------| | V <sub>CC</sub> + | Positive supply voltage | 18 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | -18 | ٧ | | V <sub>IN</sub> | Logic input voltage | 0 to 18 | ٧ | | V <sub>REF IN</sub> | Voltage at V <sub>REF</sub> input | 12 | ٧ | | V <sub>REF</sub> ADJ | Voltage at V <sub>REF</sub> adjust | 0 to V <sub>REF</sub> | ٧ | | V <sub>SUM</sub> | Voltage at sum node | 12 | ٧ | | IREF SC | Short-circuit current to ground at V <sub>REF OUT</sub> | Continuous | | | loutsc | Short-circuit current to ground or either supply at $V_{\text{OUT}}$ | Continuous | | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1740<br>2190<br>1600 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating temperature range<br>SE5018<br>NE5018 | -55 to +125<br>0 to +70 | ပံ့ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 seconds) | 300 | °C | Derate above 25°C at the following rates: F package at 13.9mW/°C. N package at 17.5mW/°C. D package at 12.8mW/°C. ### 8-Bit $\mu$ P-Compatible D/A Converter ### NE/SE5018 DC ELECTRICAL CHARACTERISTICS $V_{CC}+=+15V,\ V_{CC}-=-15V,\ SE5018.\ -55^{\circ}C\leqslant T_{A}\leqslant 125^{\circ}C,\ NE5018.\ 0^{\circ}C\leqslant T_{A}\leqslant 70^{\circ}C,\ unless\ otherwise\ specified.^1\ Typical\ values\ are\ specified\ at\ 25^{\circ}C.$ | SYMBOL | PARAMETER | TEST CONDITIONS | | SE5018 | 3 | | NE5018 | 3 | | |------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------|-----------|------------------|---------------|-------------|------------------|---------------------| | | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Resolution<br>Monotonicity<br>Relative accuracy | | 8<br>8 | 8<br>8 | 8<br>8<br>± 0.19 | 8<br>8 | 8 | 8<br>8<br>± 0.19 | Bits<br>Bits<br>%FS | | V <sub>CC</sub> +<br>V <sub>CC</sub> - | Positive supply voltage<br>Negative supply voltage | | 11.4<br>-11.4 | 15<br>–15 | | 11.4<br>-11.4 | 15<br>-15 | | V | | V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic "1" input voltage<br>Logic "0" input voltage | Pin 1 = 0V<br>Pin 1 = 0V | 2.0 | | 0.8 | 2.0 | | 0.8 | V | | l <sub>IN(1)</sub> | Logic "1" input current Logic "0" input current | Pin 1 = 0V,<br>2V < V <sub>IN</sub> < 18V<br>Pin 1 = 0V, | | 0.1 | 10<br>-10 | | 0.1<br>-2.0 | 10<br>-10 | μA<br>μA | | | | -5V < V <sub>IN</sub> < 0.8V | | -2.0 | | | -2.0 | | | | V <sub>FS</sub> | Full-scale output | Unipolar mode, V <sub>REF</sub> = 5.000V, all bits high, T <sub>A</sub> = 25°C | 9.50 | | 10.5 | 9.50 | | 10.5 | V | | +V <sub>FS</sub> | Full-scale output | Bipolar mode, V <sub>REF</sub> = 5.000V all bits high, T <sub>A</sub> = 25°C | 4.75 | | 5.25 | 4.75 | | 5.25 | V | | -V <sub>FS</sub> | Negative full scale | Bipolar mode, V <sub>REF</sub> = 5.000V, all bits low, T <sub>A</sub> = 25°C | -5.25 | | -4.75 | -5.25 | | -4.75 | V | | V <sub>ZS</sub> | Zero-scale Output | Unipolar mode,<br>V <sub>REF</sub> = 5.000V<br>all bits low, T <sub>A</sub> = 25°C | -30 | | +30 | -30 | | +30 | mV | | los | Output short circuit current | T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 0V | | 15 | 40 | | 15 | 40 | mA | | PSR+ <sub>(OUT)</sub> | Output power supply rejection (+) | V = -15V,<br>$13.5V \le V + \le 16.5V$ ,<br>external $V_{REF N} = 5.000V$ | | 0.001 | 0.01 | | 0.001 | 0.01 | %FS<br>%VS | | PSR- <sub>(OUT)</sub> | Output power supply rejection (–) | V+ = -15V,<br>-13.5V $\leq$ V- $\leq$ -16.5V,<br>external V <sub>REF IN</sub> = 5.000V | | 0.001 | 0.01 | | 0.001 | 0.01 | %FS<br>%VS | | TC <sub>FS</sub> | Full-scale temperature coefficient | V <sub>REF IN</sub> = 5.000V | | 20 | | | 20 | | ppm/°C | | TC <sub>ZS</sub> | Zero-scale temperature coefficient | | | 5 | | | 5 | | ppm/°C | | I <sub>REF</sub> | Reference output current<br>Reference short circuit current | T <sub>A</sub> = 25°C <sup>8</sup><br>V <sub>REF OUT</sub> = 0V | | 15 | 3<br>30 | | 15 | 3<br>30 | mA<br>mA | | PSR+ <sub>(REF)</sub> | Reference power supply rejection (+) | V- = -15V,<br>$13.5V \le V+ \le 16.5V$ ,<br>$I_{REF} = 1.0 \text{mA}$ | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/%V | | PSR- <sub>(REF)</sub> | Reference power supply rejection (–) | V+ = -15V,<br>-13.5V ≤ V- ≤ 16.5V, | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/%V | | V <sub>REF</sub><br>TC <sub>REF</sub> | Reference voltage<br>Reference voltage temperature<br>coefficient | I <sub>REF</sub> = 1.0mA T <sub>A</sub> = 25°C | 4.9 | 5.0<br>60 | 5.25 | 4.9 | 5.0<br>60 | 5.25 | V<br>ppm/°C | | Z <sub>IN</sub> | DAC V <sub>REF IN</sub> input impedance | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C | 4.15 | 5.0 | 5.85 | 4.15 | 5.0 | 5.85 | kΩ | | lcc+<br>lcc- | Positive supply current<br>Negative supply current | $V_{CC}$ + = 15V<br>$V_{CC}$ - = -15V | | 7<br>–10 | 14<br>–15 | | 7<br>-10 | 14<br>-15 | mA<br>mA | | P <sub>D</sub> | Power dissipation | $I_{REF} = 1.0 \text{mA}, V_{CC} = \pm 15 \text{V}$ | | 255 | 435 | | 255 | 435 | mW | ### NOTE: <sup>1.</sup> Refer to Figure 2. ### 8-Bit $\mu$ P-Compatible D/A Converter ### NE/SE5018 ### AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25$ °C. | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | NE/SE5018 | | | | |---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|-----|----------------------| | | | | | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>SLH</sub><br>t <sub>SHL</sub> | Settling time<br>Settling time | ± ½ LSB<br>± ½ LSB | Input<br>Input | All bits low-to-high <sup>2</sup> All bits high-to-low <sup>3</sup> | | 1.8<br>2.3 | | μs<br>μs | | t <sub>PLH</sub><br>t <sub>PHL</sub><br>t <sub>PLSB</sub><br>t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay | Output Output Output Output Output | Input<br>Input<br>Input<br>LE<br>LE | All bits switched low-to-high <sup>2</sup> All bits switched high-to-low <sup>3</sup> 1 LSB change <sup>2, 3</sup> Low-to-high transition <sup>4</sup> High-to-low transition <sup>5</sup> | | 300<br>150<br>150<br>300<br>150 | | ns<br>ns<br>ns<br>ns | | t <sub>S</sub><br>t <sub>H</sub><br>t <sub>PW</sub> | Setup time<br>Hold time<br>Latch enable pulse width | LE<br>Input | Input<br>LE | 1, 6<br>1, 6<br>1, 6 | 100<br>50<br>150 | | | ns<br>ns<br>ns | ### NOTES: - 1. Refer to Figure 3. - 2. See Figure 6. - 3. See Figure 7. - 4. See Figure 8. 5. See Figure 9. - 6. See Figure 10. - 7. For reference currents > 3mA, use of an external buffer is required. ### 8-Bit $\mu$ P-Compatible D/A Converter ### NE/SE5018 Figure 3. AC Parametric Test Configuration ### 8-Bit $\mu$ P-Compatible D/A Converter ### NE/SE5018 ## NE/SE5019 8-Bit $\mu$ P-Compatible D/A Converter **Product Specification** #### **Linear Products** #### **DESCRIPTION** The NE5019 is a complete 8-bit digital-to-analog converter sub-system on one monolithic chip. The data inputs have input latches, controlled by a latch enable pin. The data and latch enable inputs are ultra-low loading for easy interfacing with all logic systems. The latches appear transparent when the $\overline{\text{LE}}$ input is in the low state. When $\overline{\text{LE}}$ goes high, the input data present at the moment of transition is latched and retained until $\overline{\text{LE}}$ again goes low. This feature allows easy compatibility with most microprocessors. The chip also comprises a stable voltage reference (5V nominal) and a high slew rate buffer amplifier. The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale, while maintaining a low temperature coefficient. The output of the buffer amplifier may be offset so as to provide bipolar as well as unipolar operation. #### **FEATURES** - 8-bit resolution - Input latches - Low-loading data inputs - On-chip voltage reference - Output buffer amplifier - Accurate to ± 1/4 LSB (0.1%) - Monotonic to 8 bits - Amplifier and reference both short-circuit protected - Compatible with 8085, 6800 and many other μPs #### **APPLICATIONS** - Precision 8-bit D/A converters - A/D converters - Programmable power supplies - Test equipment - Measuring instruments - Analog digital multiplication #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 22-Pin Cerdip | -55°C to +125°C | SE5019F | | 22-Pin Cerdip | 0 to +70°C | NE5019F | | 22-Pin Plastic DIP | 0 to +70°C | NE5019N | Product Specification Linear Products ## 8-Bit $\mu$ P-Compatible D/A Converter ## NE/SE5019 #### **BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------| | V <sub>CC</sub> + | Positive supply voltage | 18 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | -18 | ٧ | | Vi | Logic input voltage | 0 to 18 | ٧ | | V <sub>REF IN</sub> | Voltage at V <sub>REF</sub> input | 12 | ٧ | | V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust | 0 to V <sub>REF</sub> | ٧ | | V <sub>SUM</sub> | Voltage at sum node | 12 | ٧ | | I <sub>REF</sub> SC | Short-circuit current to ground at V <sub>REF OUT</sub> | Continuous | mA | | Гоитес | Short-circuit current to ground or either supply at V <sub>OUT</sub> | Continuous | mA | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C, (still-air) <sup>1</sup><br>F package<br>N package | 1740<br>2190 | mW<br>mW | | T <sub>A</sub> | Operating temperature range<br>SE5019<br>NE5019 | -55 to +125<br>0 to +70 | ပံ့ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 seconds) | 300 | °C | #### NOTE: Derate above 25°C at the following rates: F package at 13.9mW/°C. N package at 17.5mW/°C. NE/SE5019 DC ELECTRICAL CHARACTERISTICS $V_{CC}$ + = +15V, $V_{CC}$ - = -15V, SE5019. -55°C $\leq$ T<sub>A</sub> $\leq$ 125°C, NE5019. 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified.<sup>1</sup> Typical values are specified at 25°C. | | | | SE5019 | | | NE5019 | | | | |------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------|---------------|-------------|----------------|---------------|-------------|-----------------|---------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Resolution<br>Monotonicity<br>Relative accuracy | | 8<br>8 | 8<br>8 | 8<br>8<br>±0.1 | 8<br>8 | 8<br>8 | 8<br>8<br>± 0.1 | Bits<br>Bits<br>%FS | | V <sub>CC</sub> +<br>V <sub>CC</sub> - | Positive supply voltage<br>Negative supply voltage | | 11.4<br>-11.4 | 15<br>-15 | | 11.4<br>-11.4 | 15<br>-15 | | V<br>V | | V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic ''1'' input voltage<br>Logic ''0'' input voltage | Pin 1 = 0V<br>Pin 1 = 0V | 2.0 | | 0.8 | 2.0 | | 0.8 | V<br>V | | I <sub>IN(1)</sub> | Logic "1" input current Logic "0" input current | Pin 1 = 0V,<br>2V < V <sub>IN</sub> < 18V<br>Pin 1 = 0V, | | 0.1<br>-2.0 | 10<br>–10 | | 0.1<br>-2.0 | 10<br>-10 | μA<br>μA | | I <sub>IN(0)</sub> | Logic o input current | -5V < V <sub>IN</sub> < 0.8V | | -2.0 | -10 | | -2.0 | -10 | μΛ | | V <sub>FS</sub> | Full-scale output | Unipolar mode, V <sub>REF</sub> = 5.000V, all bits high, T <sub>A</sub> = 25°C | 9.5 | | 10.5 | 9.5 | | 10.5 | V | | +V <sub>FS</sub> | Full-scale output | Bipolar mode,<br>V <sub>REF</sub> = 5.000V, all bits<br>high, T <sub>A</sub> = 25°C | 4.75 | | 5.25 | 4.75 | | 5.25 | ٧ | | -V <sub>FS</sub> | Negative full-scale | Bipolar mode,<br>V <sub>REF</sub> = 5.000V, all bits<br>low, T <sub>A</sub> = 25°C | -5.25 | | -4.75 | -5.25 | | -4.75 | ٧ | | V <sub>ZS</sub> | Zero-scale output | Unipolar mode,<br>V <sub>REF</sub> = 5.000V, all bits<br>low, T <sub>A</sub> = 25°C | -30 | | +30 | -30 | | +30 | mV | | los | Output short circuit current | T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 0V | | 15 | 40 | | 15 | 40 | mA | | PSR+ (out) | Output power supply rejection (+) | V = -15V,<br>$13.5V \le V + \le 16.5V$ ,<br>external $V_{REF\ IN} = 5.000V$ | | 0.001 | 0.01 | | 0.001 | 0.01 | %FS/%V | | PSR- <sub>(out)</sub> | Output power supply rejection (-) | V+ = 15V,<br>$-13.5V \le V- \le -16.5V$ ,<br>external $V_{REF\ IN} = 5.000V$ | | 0.001 | 0.01 | | 0.001 | 0.01 | %FS/%V | | TC <sub>FS</sub> | Full-scale temperature coefficient | V <sub>REF IN</sub> = 5.000V | | 20 | | | 20 | | ppm/°C | | TC <sub>ZS</sub> | Zero-scale temperature coefficient | | | 5 | | | 5 | | ppm/°C | NOTE: Refer to Figure 1. Linear Products Product Specification ## 8-Bit $\mu$ P-Compatible D/A Converter NE/SE5019 DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC}$ + = +15V, $V_{CC}$ - = -15V, SE5019. -55°C $\leq$ T<sub>A</sub> $\leq$ 125°C, NE5019. 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified. Typical values are specified at 25°C. | 0.44501 | | | SE5019 | | | | | ) | | |---------------------|-------------------------------------------|---------------------------------------------------------------|--------|-------------|------|---------|-------|------|---------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Min Typ Max | | Min Typ | | Max | UNIT | | I <sub>REF</sub> | Reference output current | Note 8 | | | 3 | | | 3 | mA | | IREF SC | Reference short circuit current | T <sub>A</sub> = 25°C<br>V <sub>REF OUT</sub> = 0V | | 15 | 30 | | 15 | 30 | mA | | PSR+ <sub>REF</sub> | Reference power supply rejection (+) | V- = -15V,<br>$13.5V \le V+ \le 16.5V$ ,<br>$I_{BEF} = 1.0mA$ | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/%VS | | PSR- <sub>REF</sub> | Reference power supply rejection (-) | V+ = 15V,<br>-13.5V ≤ V- ≤ 16.5V | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/%VS | | V <sub>REF</sub> | Reference voltage | I <sub>REF</sub> = 1.0mA<br>T <sub>A</sub> = 25°C | 4.9 | 5.0 | 5.25 | 4.9 | 5.0 | 5.25 | v | | TC <sub>REF</sub> | Reference voltage temperature coefficient | I <sub>REF</sub> = 1.0mA | | 60 | | | 60 | | ppm/°C | | Z <sub>IN</sub> | DAC V <sub>REF IN</sub> input impedance | I <sub>REF</sub> = 1.0mA<br>T <sub>A</sub> = 25°C | 4.15 | 5.0 | 5.85 | 4.15 | 5.0 | 5.85 | kΩ | | lcc+ | Positive supply current | V <sub>CC</sub> + = 15V | | 7 | 14 | | 7 | 14 | mA | | Icc- | Negative supply current | V <sub>CC</sub> - = -15V | | -10 | -15 | | -10 | -15 | mA | | P <sub>D</sub> | Power dissipation | $I_{REF} = 1.0 \text{mA}, \ V_{CC} = \pm 15 \text{V}$ | | 255 | 435 | | 255 | 435 | mW | NOTE: Refer to Figure 1. ### AC ELECTRICAL CHARACTERISTICS $^{1}$ $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C^2$ . | SYMBOL | PARAMETER | | FROM | TEGT COUNTIONS | NE/SE5019 | | NE/SE5019 | | 19 | | |---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|-----------|----------------------|----|--| | STMBUL | PARAMETER | то | PROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | | | t <sub>SLH</sub><br>t <sub>SHL</sub> | Settling time<br>Settling time | ± ½ LSB<br>± ½ LSB | Input<br>Input | All bits low-to-high <sup>2</sup> All bits high-to-low <sup>3</sup> | | 1.8<br>2.3 | | μs<br>μs | | | | t <sub>PLH</sub> t <sub>PHL</sub> t <sub>PLSB</sub> t <sub>PLH</sub> t <sub>PHL</sub> | Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay | Output<br>Output<br>Output<br>Output<br>Output | Input<br>Input<br>Input<br>LE<br>LE | All bits switched low-to-high <sup>2</sup> All bits switched high-to-low <sup>3</sup> 1 LSB change <sup>2, 3</sup> Low-to-high transition <sup>4</sup> High-to-low transition <sup>5</sup> | | 300<br>150<br>150<br>300<br>150 | | ns<br>ns<br>ns<br>ns | | | | t <sub>S</sub><br>t <sub>H</sub><br>t <sub>PW</sub> | Setup time<br>Hold time<br>Latch enable pulse width | LE<br>Input | Input<br>LE | 1, 6<br>1, 6<br>1, 6 | 100<br>50<br>150 | | | ns<br>ns<br>ns | | | #### NOTES: - 1. Refer to Figure 2. - See Figure 5. See Figure 6. - 4. See Figure 7. - 5. See Figure 8. - 6. See Figure 9. - 7. For reference current > 3mA, use of an external buffer is required. ## NE/SE5019 Linear Products Product Specification ## 8-Bit $\mu$ P-Compatible D/A Converter ## NE/SE5019 ## NE5020 10-Bit $\mu$ P-Compatible D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5020 is a microprocessor-compatible monolithic 10-bit digital-to-analog converter subsystem. This device offers 10-bit resolution and $\pm$ 0.1% accuracy and monotonicity guaranteed over full operating temperature range. Low loading latches, adjustable logic thresholds, and addressing capability allow the NE5020 to directly interface with most microprocessor- and logic-controlled systems. The NE5020 contains internal voltage reference, DAC switches and resistor ladder. Also, the input buffer and output summing amplifier are included. In addition, the matched application resistors for scaling either unipolar or bipolar output values are included on a single monolithic chip. The result is a near minimum component count 10-bit resolution DAC system. #### **FEATURES** - 10-bit resolution - Guaranteed monotonicity over operating range - ± 0.1% relative accuracy - Unipolar (0V to +10V) and bipolar (±5V) output range - Logic bus compatible - 5µs settling time #### **APPLICATIONS** - Precision 10-bit D/A converters - 10-bit analog-to-digital converters - Programmable power supplies - Test equipment - Measurement instruments #### PIN CONFIGURATION #### **BLOCK DIAGRAM** Linear Products Product Specification ## 10-Bit $\mu$ P-Compatible D/A Converter NE5020 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 24-Pin Cerdip | 0 to 70°C | NE5020F | | 24-Pin Plastic DIP | 0 t0 70°C | NE5020N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|-----------------------------------------------------------------------------------------------|-----------------------------|----------| | V <sub>CC</sub> + | Positive supply voltage | 18 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | Negative supply voltage -18 | | | V <sub>IN</sub> | Logic input voltage | 0 to 18 | ٧ | | V <sub>REF IN</sub> | Voltage at +V <sub>REF</sub> input | 12 | ٧ | | V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust | 0 to V <sub>REF</sub> | ٧ | | V <sub>SUM</sub> | Voltage at sum node | . 12 | ٧ | | IREFSC | Short-circuit current to ground at VREF OUT | Continuous | | | Гоитес | Short-circuit current to ground or either supply at V <sub>OUT</sub> | Continuous | | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C, (still-air) <sup>1</sup> F package N package | 2150<br>2150 | mW<br>mW | | TA | Operating temperature range NE5020 | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature<br>(10 sec. max) | 300 | °C | #### NOTES: F package at 17.2mW/°C. N package at 17.2mW/°C. DC ELECTRICAL CHARACTERISTICS $V_{CC}$ + = +15V, $V_{CC}$ - = -15V, $0 \le T_A \le 70^{\circ}$ C, unless otherwise specified. Typical values are specified at 25°C. | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | |------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------|---------------|-------------|-------------------|---------------------| | | Resolution<br>Monotonicity<br>Relative accuracy | | | | 10<br>10<br>± 0.1 | Bits<br>Bits<br>%FS | | V <sub>CC</sub> +<br>V <sub>CC</sub> - | Positive supply voltage<br>Negative supply voltage | | 11.4<br>-11.4 | 15<br>–15 | 16.5<br>-16.5 | V<br>V | | V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic ''1'' input voltage<br>Logic ''0'' input voltage | Pin 1 = 0V<br>Pin 1 = 0V | 2.0 | | 0.8 | V<br>V | | I <sub>IN(1)</sub><br>I <sub>IN(0)</sub> | Logic ''1'' input current<br>Logic ''0'' input current | Pin 1 = 0V, $2 < V_{IN} < 18V$<br>Pin 1 = 0V, $-5V < V_{IN} < 0.8V$ | | 0.1<br>-2.0 | 10<br>-10 | μA<br>μA | | V <sub>FS</sub> | Full-scale output | Unipolar mode, $V_{REF} = 5.000V$ , all bits high, $T_A = 25^{\circ}C$ | 9.5 | | 10.5 | ٧ | | +V <sub>FS</sub> | Full-scale output | Bipolar mode, $V_{REF} = 5.000V$ , all bits high, $T_A = 25^{\circ}C$ | 4.75 | | 5.25 | V | | -V <sub>FS</sub> | Negative full-scale | Bipolar mode, $V_{REF} = 5.000V$ , all bits low,<br>$T_A = 25^{\circ}C$ | -5.25 | | -4.75 | v | #### NOTE: <sup>1.</sup> Derate above 25°C at the following rates: <sup>1.</sup> Refer to Figure 1. Linear Products Product Specification ## 10-Bit $\mu$ P-Compatible D/A Converter NE5020 ## DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC}$ + = +15V, $V_{CC}$ - = -15V, $0 \le T_A \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C. | | | | | LIMITS | | | |------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-----------|-----------|--------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>ZS</sub> | Zero-scale output | Unipolar mode, $V_{REF} = 5.000V$ , all bits low, $T_A = 25^{\circ}C$ | -30 | | +30 | mV | | los | Output short-circuit current | T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 0V | | ± 15 | ± 40 | mA | | PSR+ <sub>(OUT)</sub> | Output power supply rejection (+) | $V_{-} = -15V$ , $13.5V \le V_{+} \le 16.5V$ , external $V_{BFF N} = 5.000V$ | | 0.001 | 0.01 | %FS/<br>%VS | | PSR- <sub>(OUT)</sub> | Output power supply rejection (-) | V+ = 15V, $-13.5V \le V - \le -16.5V$ , external $V_{REF\ IN} = 5.000V$ | | 0.001 | 0.01 | %FS/<br>%VS | | TC <sub>FS</sub> | Full-scale temperature coefficient | V <sub>REF IN</sub> = 5.000V | | 20 | | ppmFS<br>/°C | | TC <sub>ZS</sub> | Zero-scale temperature coefficient | | | 5 | | ppmFS<br>/°C | | I <sub>REF</sub> <sup>2</sup><br>I <sub>REF</sub> SC | Reference output current<br>Reference short circuit current | T <sub>A</sub> = 25°C<br>V <sub>REF OUT</sub> = 0V | | 15 | 3<br>30 | mA<br>mA | | PSR+ <sub>REF</sub> | Reference power supply rejection | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , $I_{REF} = 1.0mA$ | | .003 | .01 | %VR/<br>%VS | | PSR-REF | (+) Reference power supply rejection (-) | V+ = 15V, -13.5V ≤ V- ≤ 16.5V, | | .003 | .01 | %VS<br>%VR/<br>%VS | | V <sub>REF</sub><br>TC <sub>REF</sub> | Reference voltage<br>Reference voltage temperature<br>coefficient | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C<br>I <sub>REF</sub> = 1.0mA | 4.9 | 5.0<br>60 | 5.25 | V<br>ppm/°C | | Z <sub>IN</sub> | DAC V <sub>REF IN</sub> input impedance | I <sub>REF</sub> = 1.0mA | | 5.0 | | kΩ | | lcc+<br>lcc- | Positive supply current Negative supply current | V <sub>CC</sub> + = 15V<br>V <sub>CC</sub> - = -15V | | 7<br>-10 | 14<br>-15 | mA<br>mA | | P <sub>D</sub> | Power dissipation | I <sub>REF</sub> = 1.0mA, V <sub>CC</sub> = ± 15V | | 255 | 435 | mW | #### NOTE: ## AC ELECTRICAL CHARACTERISTICS $^{1}$ $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ . | 0.44501 | | | | TECT COMPLETIONS | LIMITS | | LIMITS | | |-------------------|--------------------------|--------|-------|--------------------------------------------|--------|-----|--------|------| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>SLH</sub> | Settling time | ±½ LSB | Input | All bits low-to-high <sup>2</sup> | | 5 | | μs | | tSHL | Settling time | ±½ LSB | Input | All bits high-to-low <sup>3</sup> | 1 | 5 | 1 | μs | | t <sub>PLH</sub> | Propagation delay | Output | Input | All bits switched low-to-high <sup>2</sup> | | 30 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | Input | All bits switched high-to-low <sup>3</sup> | | 150 | | ns | | t <sub>PLSB</sub> | Propagation delay | Output | Input | 1 LSB change <sup>2,3</sup> | | 150 | | ns | | t <sub>PLH</sub> | Propagation delay | Output | ĪĒ. | Low-to-high transition <sup>4</sup> | | 300 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | LE | High-to-low transition <sup>5</sup> | | 150 | | ns | | ts | Set-up time | LE | Input | 1,6 | 100 | | | ns | | t <sub>H</sub> | Hold time | Input | I.E | 1,6 | 50 | | | ns | | t <sub>PW</sub> | Latch enable pulse width | | | 1,6 | 150 | | | ns | #### NOTES: <sup>1.</sup> Refer to Figure 1. <sup>2.</sup> For IREF OUT greater than 3mA, an external buffer is required. <sup>1.</sup> Refer to Figure 2. <sup>2.</sup> See Figure 5. See Figure 6. See Figure 7. <sup>5.</sup> See Figure 8. <sup>6.</sup> See Figure 9. ### NE5020 ### NE5020 #### CIRCUIT DESCRIPTION The NE5020 provides ten data latches, an internal voltage reference, application resistors, and a scaled output voltage in addition to the basic DAC components (see Block Diagram). #### **Latch Circuit** Digital interface with the NE5020 is readily accomplished through the use of two latch enable ports (LE1 and LE2) and ten data input latches. LE<sub>2</sub> controls the two most significant bits of data (DB9 and DB8) while LE1 controls the eight lesser significant bits (DB7 through DB<sub>a</sub>). Both the latch enable ports (LE) and the data inputs are static- and thresholdsensitive. When the latch enable ports (LE) are high (Logic '1') the data inputs become very high impedances and essentially disappear from the data bus. Addressing the LE with a low static (Logic '0'), the latches become active and adapt the logic states present on the data bus. During this state, the output of the DAC will change to the value proportional to the data bus value. When the latch enable returns to a high state, the selected set of data inputs (i.e., depending on Linear Products Product Specification ### 10-Bit $\mu$ P-Compatible D/A Converter NE5020 which LE goes high) 'memorizes' the data bus logic states and the output changes to the unique output value corresponding to the binary word in the latch. The data inputs are inactive and high impedance (typically requiring -2 µA for low (0.8V max) or $0.1\mu A$ for high (2.0V min)) when the LE is high. Any changes on the data bus with LE high will have no effect on the DAC The digital logic inputs (LE and DB) for the NE5020 utilize a differential input logic system with a threshold level of +1.4V with respect to the voltage level on the digital ground pin (Pin 1). Figure 10 details several bias schemes used to provide the proper threshold voltage levels for various logic fami- To be compatible with a bus-oriented system, the DAC should respond in as short a period as possible to insure full utilization of the microprocessor, controller and I/O control lines. Figure 9 shows the typical timing requirements of the latch and data lines. This figure indicates that data on the data bus should be stable for at least 50ns after LE is changed to a high state. The independent $\overline{LE}$ ( $\overline{LE}_1$ and $\overline{LE}_2$ ) lines allow for direct interface from an 8-bit data bus (see Figure 11). Data for the two MSBs is supplied and stored when LE2 is activated low and returned high according to the NE5020 timing requirements. Then LE<sub>1</sub> is activated low and the remaining eight LSBs of data are transferred into the DAC. With LE1 returning high, the loading of 10-bit data word from an 8-bit data bus is complete. Occasionally the analog output must change to its data value within one data address operation. This is no problem using the NE5020 on a 16-bit bus or any other data bus with 10 or greater data bits. This can be accomplished from an 8-bit data bus by utilizing an external latch circuit to preload the two MSB data values. Figure 12 shows the circuit configuration. After preloading (via LE preload) the external latch with the two MSB values, LE2 is activated low and the eight LSBs and the two MSBs are concurrently loaded into the DAC in one address operation. This permits the DAC output to make its appropriate change at one time. #### Reference Interface The NE5020 contains an internal bandgap voltage reference which is designed to have a very low temperature coefficient and excellent long-term stability characteristics. The internal bandgap reference (1.23V) is buffered and amplified to provide the 5V reference output. Providing a V<sub>REF ADJ</sub> (Pin 14) allows trimming of the reference output. Utilization of the adjust circuit shown in Figure 15 performs not only V<sub>REF</sub> adjustment, but also full-scale output adjust. Notice that the V<sub>REF ADJ</sub> pin is essentially the sum node of an op amp and is sensitive to excessive node capacitance. Any capacitance on the node can be minimized by placing the external resistors as close as possible to the V<sub>REF ADJ</sub> pin and observing good layout practices. The V<sub>REF OUT</sub> node can drive loads greater than the DAC V<sub>REF</sub> input requirements and can be used as an excellent system voltage reference. However, to minimize load effects on the DAC system accuracy, it is recommended that a buffer amplifier be used. #### Input Amplifier The DAC reference amplifier is a high gain internally-compensated op amp used to con- vert the input reference voltage to a precision bias current for the DAC ladder network. The Block Diagram details the input reference amplifier and current ladder. The voltage-tocurrent converter of the DAC amp will generate a 1mA reference current through QR with a 5V V<sub>REF</sub>. This current sets the input bias to the ladder network. Data bit 9 (DB<sub>9</sub>)(Q<sub>9</sub>), when turned on, will mirror this current and will contribute 1mA to the output. DB<sub>8</sub> (Q<sub>8</sub>) will contribute ½ of that value or 0.5mA, and so on. These current values act as current Linear Products Product Specification ## 10-Bit $\mu$ P-Compatible D/A Converter NE5020 sinks and will add at the sum node to produce a DAC ladder to sum node function of: $$\begin{split} I_{OUT} &= \frac{2V_{REF}}{R_{REF}} \left( \frac{DB9}{2} + \frac{DB8}{4} + \frac{DB7}{8} + \right. \\ &\left. \frac{DB6}{16} + \frac{DB5}{32} + \frac{DB4}{64} + \frac{DB3}{128} + \right. \\ &\left. \frac{DB2}{256} + \frac{DB1}{512} + \frac{DB0}{1024} \right). \end{split}$$ Because of the fixed internal compensation of the reference amp, the slew rate is limited to typically $0.7 \text{V}/\mu\text{s}$ and source impedances at the $V_{\text{REF}}$ INPUT greater than $5 \text{k} \Omega$ should be avoided to maintain stability. The $-V_{REF\ INPUT}$ pin is uncommitted to allow utilization of negative polarity reference voltages. In this mode + $V_{REF\ INPUT}$ is grounded and the negative reference is tied directly to the $-V_{REF\ INPUT}$ . The $-V_{REF\ INPUT}$ contains a $5k\Omega$ resistor that matches a like resistor in the + $V_{REF\ INPUT}$ to reduce voltage offset caused by op amp input bias currents. #### **Output Amplifier and Interface** The NE5020 provides an on-chip output op amp to eliminate the need for additional external active circuits. Its two-stage design with feed-forward compensation allows it to slew at 15V/μs and settle to within ± ½LSB in $5\mu$ s. These times are typical when driving the rated loads of R<sub>L</sub> $\geqslant$ 5k and C<sub>L</sub> $\leqslant$ 50pF with recommended values of CFF = 1nF and CFB = 30pF. Typical input offset voltages of 5mV and $50k\Omega$ open-loop gain insure that an accurate current-to-voltage conversion is performed when using the on-chip RFB resistor. RFB is matched to RREF and RBIP to maintain accurate voltage gain over operating conditions. The diode shown from ground to sum node prevents the DAC current switches from saturating the op amp during large signal transitions which would otherwise increase the settling time. The output op amp also incorporates output short circuit protection for both positive and negative excursions. During this fault condition I<sub>OUT</sub> will limit at ± 15mA typical. Recovery from this condition to rated accuracy will be determined by duration of short-circuit and die temperature stabilization. #### **Bipolar Output Voltage** The NE5020 includes a thermally matched resistor, R<sub>BIP</sub>, to offset the output voltage by 5V to obtain -5V to +5V output voltage range operation. This is accomplished by shorting Pins 18 and 22 (see Figure 13). This connection produces a current equal to ( $V_{REFIN} - S_{SUM}$ NODE) $\dot{\div}$ R<sub>BIP</sub> (1mA nominal), which is injected into the sum node. Since full-scale current out is approximately 2mA (1.9980mA), (2mA – 1mA)5k $\Omega$ = 5V will appear at the output. For zero DAC output currents, 1mA is still injected into sum node and $V_{OUT} = -(5k\Omega)$ (1mA) = –5V. Zero-scale adjust and full-scale adjust are performed as described below, noting that full-scale voltage is now approximately +5V. Zero-scale adjust may be used to trim $V_{OUT}$ = 0.00 with the MSB high or $V_{OUT} = -5.0V$ with all bits off. #### Zero-Scale Adjustment The method of trimming the small offset error that may exist when all data bits are low is shown in Figure 14. The trim is the result of injecting a current from resistor R<sub>2</sub> that counteracts the error current. Adjusting potentiom- eter $R_1$ until $V_{OUT}$ equals 0.000V in the unipolar mode or -5.000V in the bipolar mode (see bipolar section) accomplishes this trim. #### Full-Scale Adjustment A recommended full-scale adjustment circuit, when using the internal voltage reference, is shown in Figure 15. Potentiometer $R_3$ is adjusted until $V_{\rm OUT}$ equals 9.99023V. In many applications where the absolute accuracy of full-scale is of low importance when compared to the other system accuracy factors this adjustment circuit is optional. As resistors R<sub>REF</sub>, R<sub>FB</sub>, and R<sub>BIP</sub> shown in the Block Diagram are integrated in close proximity, they match and track in value closely over wide ambient temperature variations. Typical matching is less than ±0.3% which implies that typical full-scale (or gain) error is less than ±0.3% of ideal full-scale value. **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5118 is a high-speed 8-bit digital-to-analog converter subsystem on one monolithic chip. The data inputs have input latches controlled by a latch enable pin. The data and latch enable inputs are ultra-low loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the Low state. When LE goes High, the input data present at the moment of transition is latched and retained until LE again goes Low. This feature allows easy compatibility with most microprocessors. The chip also comprises a stable voltage reference (5V nominal). The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale, while maintaining a low temperature co-efficient. The output has high voltage compliance, increasing versatility. #### **FEATURES** - 8-bit resolution - Input latches - Low-loading data inputs - On-chip voltage reference - Fast settling output current 200ns - Accurate to ± ½ LSB (0.19%) - Monotonic to 8 bits - Reference short-circuit protected - Compatible with 8086, 6800 and many other microprocessors #### **APPLICATIONS** - Precision 8-bit D/A converters - A/D converters - Programmable power supplies - Test equipment - Measuring instruments - Analog-digital multiplication - CRT display drivers - High-speed modems #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 22-Pin Plastic DIP | 0 to +70°C | NE5118N | | 22-Pin Ceramic DIP | 0 to +70°C | NE5118F | | 22-Pin Ceramic DIP | -55°C to +125°C | SE5118F | ## NE/SE5118 #### **BLOCK DIAGRAM** NE/SE5118 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|-----------------------------------------------------------------------------------------------|-------------------------|----------| | V <sub>CC</sub> + | Positive supply voltage | 18 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | -18 | ٧ | | V <sub>IN</sub> | Logic input voltage | 0 to 18 | ٧ | | V <sub>REF IN</sub> | Voltage at R <sub>REF</sub> input | 12 | ٧ | | V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust | 0 to V <sub>REF</sub> | ٧ | | V <sub>SUM</sub> | Voltage at sum node | 12 | ٧ | | I <sub>REFSC</sub> | Short-circuit current to ground at VREF OUT | Continuous | | | I <sub>REF IN</sub> | Reference input current (Pin 14) | 3 | mA | | | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package | 1740<br>2190 | mW<br>mW | | TA | Operating ambient temperature range<br>SE5118<br>NE5118 | -55 to +125<br>0 to +70 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: F package at 13.9mW/°C. N package at 17.5mW/°C. ## DC ELECTRICAL CHARACTERISTICS $V_{CC}+=+15V,\ V_{CC}-=-15V;\ SE5118;\ -55^{\circ}C \leqslant T_{A} \leqslant 125^{\circ}C;\ NE5118;$ $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C,\ unless\ otherwise\ specified.$ Typical values are specified at 25°C. | | PARAMETER TEST CONDITIONS | | SE5118 | | | NE5118 | | | | |--------------------|---------------------------|--------------------------------------------------------------|--------|-------|--------|--------|-------|--------|------| | SYMBOL | | Min | Тур | Max | Min | Тур | Max | UNIT | | | | Resolution | | 8 | 8 | 8 | 8 | 8 | 8 | Bits | | | Monotonicity | | 8 | 8 | 8 | 8 | 8 | 8 | Bits | | | Relative accuracy | | | | ± 0.19 | | | ± 0.19 | %FS | | V <sub>CC</sub> + | Positive supply voltage | | 11.4 | 15 | 16.5 | 11.4 | 15 | 16.5 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | | -11.4 | -15 | -16.5 | -11.4 | -15 | -16.5 | ٧ | | V <sub>IN(1)</sub> | Logic "1" input voltage | Pin 1 = 0V | 2.0 | | | 2.0 | | | ٧ | | V <sub>IN(0)</sub> | Logic "0" input voltage | Pin 1 = 0V | | | 0.8 | | | 0.8 | ٧ | | I <sub>IN(1)</sub> | Logic "1" input current | Pin 1 = 0V, 2V < V <sub>IN</sub> < 18V | | 0.1 | 10 | | 0.1 | 10 | μΑ | | I <sub>IN(0)</sub> | Logic "0" input current | Pin 1 = 0V, $-5V < V_{1N} < 0.8V$ | | -2.0 | -10 | | -2.0 | -10 | μΑ | | I <sub>FS</sub> | Full-scale output current | Unipolar operation $V_{REF\ IN} = 5.000V, T_A = 25^{\circ}C$ | 1.90 | 1.992 | 2.10 | 1.90 | 1.992 | 2.10 | mA | | Izs | Zero-scale current | , | -6 | 1 | +6 | -6 | 1 | +6 | μΑ | <sup>1.</sup> Derate above 25°C, at the following rates: NE/SE5118 DC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub>+ = +15V, V<sub>CC</sub>- = -15V; SE5118; -55°C ≤ T<sub>A</sub> ≤ 125°C; NE5118; 0°C ≤ T<sub>A</sub> ≤ 70°C, unless otherwise specified. Typical values are specified at 25°C. | 0.4400 | | TEST CONDITIONS | | SE5118 | 3 | | NE5118 | | | |------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------|------|-------|--------|----------------------------|-------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>REF</sub> | Reference voltage | I <sub>REF</sub> = 1mA<br>T <sub>A</sub> = 25°C | 4.9 | 5.0 | 5.25 | 4.9 | 5.0 | 5.25 | ٧ | | PSR+ <sub>(OUT)</sub><br>PSR- <sub>(OUT)</sub> | Output power supply<br>rejection (+)<br>Output power supply<br>rejection (-) | $V-=-15V, 13.5V \le V+ \le 16.5V,$<br>external $V_{REF\ IN}=5.000V$<br>$V+=15V, -13.5V \le V- \le -16.5V,$<br>external $V_{REF\ IN}=5.000V$ | 0.001 0.01<br>0.001 0.01 | | | 0.001 | 0.01 | %FS/<br>%VS<br>%FS/<br>%VS | | | TC <sub>FS</sub> | Full-scale temperature coefficient | V <sub>REF IN</sub> = 5.000V (Pin 15) | i | 20 | | | 20 | | ppm/°C | | TC <sub>ZS</sub> | Zero-scale temperature coefficient | I <sub>REF IN</sub> = 1.00mA (Pin 14) | | 5 | | | 5 | | ppm/°C | | I <sub>REF</sub> | Reference output current | T <sub>A</sub> = 25°C | | | 3 | | | 3 | mA | | I <sub>REFSC</sub> | Reference short circuit current <sup>1</sup> | V <sub>REF OUT</sub> = 0V | | 15 | 30 | | 15 | 30 | mA | | PSR+ <sub>(REF)</sub> | Reference power supply rejection (+) | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , $I_{REF} = 1.0mA$ | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/<br>%VS | | PSR-(REF) | Reference power supply rejection (-) | $V+ = 15V,-13.5V \le V- \le 16.5V,$<br>$I_{REF} = 1.0mA$ | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/<br>%VS | | TC <sub>REF</sub> | Reference voltage temperature coefficient | I <sub>REF</sub> = 1.0mA | | 60 | | | 60 | | ppm/°C | | Z <sub>IN</sub> | DAC R <sub>REF IN</sub> input impedance | | | 5.0 | | | 5.0 | | kΩ | | lcc+ | Positive supply current | V <sub>CC</sub> + = 15V | | 7 | 14 | | 7 | 14 | mA | | I <sub>CC</sub> - | Negative supply current | V <sub>CC</sub> = -15V | | -10 | -15 | | -10 | -15 | mA | | P <sub>D</sub> | Power dissipation | I <sub>REF</sub> = 1.0mA, V <sub>CC</sub> = ± 15V | 255 435 | | | | 255 | 435 | mW | #### NOTES: ### AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | OVERDO | 24244577 | <b>TO</b> | | | N | | | | |-------------------|--------------------------|-----------|-------|-------------------------------|-----|-----|-----|------| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>SLH</sub> | Settling time | ±½ LSB | Input | All bits Low-to-High | | 200 | | ns | | t <sub>SHL</sub> | Settling time | ±½ LSB | Input | All bits High-to-Low | | 200 | | ns | | t <sub>PLH</sub> | Propagation delay | Output | Input | All bits switched Low-to-High | | 60 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | Input | All bits switched High-to-Low | | 60 | | ns | | t <sub>PLSB</sub> | Propagation delay | Output | Input | 1 LSB change | | 60 | | ns | | t <sub>PLH</sub> | Propagation delay | Output | LE | Low-to-High transition | | 60 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | ΪĒ | High-to-Low transition | | 60 | | ns | | ts | Setup time | ΙĒ | Input | | 100 | | | ns | | t <sub>H</sub> | Hold time | Input | LE | | 50 | | | . ns | | t <sub>PW</sub> | Latch enable pulse width | | | | 150 | | | ns | <sup>1.</sup> For reference currents > 3mA, use of an external buffer is required. ## NE/SE5118 #### TYPICAL APPLICATIONS **Product Specification** #### **Linear Products** #### **DESCRIPTION** The NE/SE5119 is a high-speed 8-bit digital-to-analog converter subsystem on one monolithic chip. The data inputs have input latches, controlled by a latch enable pin. The data and latch enable inputs are ultralow loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the low state. When LE goes high, the input data present at the moment of transition is latched and retained until LE again goes low. This feature allows easy compatibility with most microprocessors. The chip also comprises a stable voltage reference (5V nominal). The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale, while maintaining a low temperature coefficient. The output has high voltage compliance, increasing versatility. #### **FEATURES** - 8-bit resolution - Input latches - Low-loading data inputs - On-chip voltage reference - Fast settling output current - - Accurate to ± 1/4LSB (0.1%) - Monotonic to 8 bits - Reference short-circuit protected - Compatible with 8086, 6800 and many other microprocessors #### **APPLICATIONS** - Precision 8-BIT D/A converters - A/D converters - Programmable power supplies - Test equipment - Measuring instruments - Analog-digital multiplication - CRT display drivers - High-speed modems #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 22-Pin Plastic DIP | 0 to +70°C | NE5119N | | 22-Pin Ceramic DIP | 0 to +70°C | NE5119F | | 22-Pin Ceramic DIP | -55°C to +125°C | SE5119F | NE/SE5119 #### **BLOCK DIAGRAM** NE/SE5119 **Product Specification** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|------------------------------------------------------------------------------------------------|-------------------------|----------| | V <sub>CC</sub> + | Positive supply voltage | 18 | V | | V <sub>CC</sub> - | Negative supply voltage | -18 | V | | V <sub>IN</sub> | Logic input voltage | 0 to 18 | V | | V <sub>REF IN</sub> | Voltage at V <sub>REF</sub> input | 12 | ٧ | | V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust | 0 to V <sub>REF</sub> | ٧ | | V <sub>SUM</sub> | Voltage at sum node | 12 | V | | I <sub>REFSC</sub> | Short-circuit current to ground at V <sub>REF</sub> OUT | Continuous | | | I <sub>REF IN</sub> | Reference input current (Pin 14) | 3 | mA | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package | 1740<br>2190 | mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range<br>SE5119<br>NE5119 | -55 to +125<br>0 to +70 | ဗင | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: 1. Derate above 25°C, at the following rates: F package at 13.9mW/°C. N package at 17.5mW/°C. DC ELECTRICAL CHARACTERISTICS $V_{CC}^+ = +15V$ , $V_{CC}^- = -15V$ , SE5119. $-55^{\circ}C \le T_A \le 125^{\circ}C$ , NE5119. $0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise specified. Typical values are specified at 25°C. | | | | | SE5119 | | | | | | |-----------------------|-----------------------------------|------------------------------------------------------------------------|--------------------|--------|-------|-------------|-------|-------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Resolution | | 8 | 8 | 8 | 8 | 8 | 8 | Bits | | | Monotonicity | | 8 | 8 | 8 | 8 | 8 | 8 | Bits | | | Relative accuracy | | | | ± 0.1 | | | ± 0.1 | %FS | | V <sub>CC</sub> + | Positive supply voltage | | 11.4 | 15 | 16.5 | 11.4 | 15 | 16.5 | ٧ | | V <sub>CC</sub> - | Negative supply voltage | | -11.4 | -15 | -16.5 | -11.4 | -15 | -16.5 | ٧ | | V <sub>IN(1)</sub> | Logic "1" input voltage | Pin 1 = 0V | 2.0 | | | 2.0 | | | ٧ | | V <sub>IN(0)</sub> | Logic "0" input voltage | Pin 1 = 0V | | | 0.8 | | | 0.8 | ٧ | | l <sub>IN(1)</sub> | Logic "1" input current | Pin 1 = 0V, 2V < V <sub>IN</sub> < 18V | | 0.1 | 10 | | 0.1 | 10 | μΑ | | I <sub>IN(0)</sub> | Logic "0" input current | Pin 1 = 0V, -5V < V <sub>IN</sub> < 0.8V | | -2.0 | -10 | | -2.0 | -10 | μΑ | | I <sub>FS</sub> | Full-scale output current | Unipolar operation V <sub>REF IN</sub> = 5.000V, T <sub>A</sub> = 25°C | 1.90 | 1.992 | 2.10 | 1.90 | 1.992 | 2.10 | mA | | Izs | Zero-scale current | | | 1 | | - | 1 | | μΑ | | V <sub>REF</sub> | Reference voltage | I <sub>REF</sub> = 1mA, T <sub>A</sub> = 25°C | 4.9 | 5.0 | 5.25 | 4.9 | 5.0 | 5.25 | ٧ | | PSR+ <sub>(OUT)</sub> | Output power supply rejection (+) | V- = -15V, 13.5V ≤ V+ ≤ 16.5V<br>external V <sub>REF IN</sub> = 5.000V | 0.001 0.01 0.001 0 | | 0.01 | %FS/<br>%VS | | | | Linear Products Product Specification ## 8-Bit Microprocessor-Compatible D/A Converter — Current Output NE/SE5119 DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC}^+ = +15V$ , $V_{CC}^- = -15V$ , SE5119. $-55^{\circ}C \leqslant T_A \leqslant 125^{\circ}C$ , NE5119. $0^{\circ}C \leqslant T_A \leqslant 70^{\circ}C$ , unless otherwise specified. Typical values are specified at $25^{\circ}C$ . | | | | | SE5119 | | | NE5119 | | | |-------------------|----------------------------------------------|-------------------------------------------------------------------------|---------|------------|------|-----|--------|--------|-------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | RSR-(OUT) | Output power supply rejection (-) | V+ = 15V, −13.5V ≤ V− ≤ −16.5V<br>external V <sub>REF IN</sub> = 5.000V | | 0.001 0.01 | | | 0.001 | 0.01 | %FS/<br>%VS | | TC <sub>FS</sub> | Full-scale temperature coefficient | V <sub>REF IN</sub> = 5.000V (Pin 15) | | 20 | | | 20 | | ppm/°C | | TC <sub>ZS</sub> | Zero-scale temperature coefficient | I <sub>REF IN</sub> = 1.00mA (Pin 14) | 5 | | | 5 | | ppm/°C | | | I <sub>REF</sub> | Reference output current | T <sub>A</sub> = 25°C | | | 3 | | | 3 | mA | | REFSC | Reference short circuit current <sup>1</sup> | V <sub>REF OUT</sub> = 0V | | 15 | 30 | | 15 | 30 | mA | | PSR+ (REF) | Reference power supply rejection (+) | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , $I_{REF} = 1.0mA$ | | 0.003 0.01 | | | 0.003 | 0.01 | %VR/<br>%VS | | PSR-(REF) | Reference power supply rejection (-) | $V+ = 15V, -13.5V \le V- \le 16.5V,$<br>$I_{REF} = 1.0mA$ | | 0.003 | 0.01 | | 0.003 | 0.01 | %VR/<br>%VS | | TC <sub>REF</sub> | Reference voltage temperature coefficient | I <sub>REF</sub> = 1.0mA | | 60 | | | 60 | | ppm/°C | | Z <sub>IN</sub> | DAC R <sub>REF IN</sub> input impedance | | 5.0 | | | 5.0 | | kΩ | | | Icc+ | Positive supply current | V <sub>CC</sub> + = 15V | | 7 | 14 | | 7 | 14 | mA | | I <sub>CC</sub> - | Negative supply current | V <sub>CC</sub> - = -15V | -10 -15 | | | -10 | -15 | mA | | | $P_{D}$ | Power dissipation | I <sub>REF</sub> = 1.0mA, V <sub>CC</sub> = ± 15V | 255 435 | | | 255 | 435 | mW | | #### NOTE: #### AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified. | 0.44501 | | | 50011 | | NE/SE5119 | | | | |-------------------|--------------------------|---------|-------|-------------------------------|-----------|-----|-----|------| | SYMBOL | PARAMETER | то | FROM | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>SLH</sub> | Settling time | ± ½ LSB | Input | All bits Low-to-High | | 200 | | ns | | t <sub>SHL</sub> | Settling time | ± ½ LSB | Input | All bits High-to-Low | | 200 | | ns | | t <sub>PLH</sub> | Propagation delay | Output | Input | All bits switched Low-to-High | | 60 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | Input | All bits switched High-to-Low | | 60 | | ns | | t <sub>PLSB</sub> | Propagation delay | Output | Input | 1 LSB change | | 60 | | ns | | t <sub>PLH</sub> | Propagation delay | Output | LE | Low-to-High transition | | 60 | | ns | | t <sub>PHL</sub> | Propagation delay | Output | LE | High-to-Low transition | | 60 | | ns | | ts | Setup time | LE | Input | | 100 | | | ns | | tн | Hold time | Input | T.E | | 50 | | | ns | | tpW | Latch enable pulse width | | | | 150 | | | ns | <sup>1.</sup> For reference currents > 3mA, use of an external buffer is required. ## NE/SE5119 #### TYPICAL APPLICATIONS ## AN109 Microprocessor-Compatible DACs Application Note #### **Linear Products** DAC products are designed to convert a digital code to an analog signal. Since a common source of digital signals is the data bus of a microprocessor, DAC circuits that are bus compatible ease the design engineer's interface problems. ## WHAT FEATURES MAKE A DEVICE BUS-COMPATIBLE? The five conditions which determine processor bus compatibility are: - Inputs must present low bus load - · Addressing must be provided - Inputs must be latched - · Logic thresholds must be compatible - Timing requirements should be adequate ( < 1 \u03c4s)</li> Signetics' microprocessor-compatible DACs, the NE5018 series, meet these requirements. In addition, they provide an internal reference source. The NE5018 provides a scaled voltage output, eliminating the need for an external op amp. The NE5118 is identical to the NE5018, except it provides the user with a current output. Figure 1 shows a typical microprocessor system with analog output using the NE5018 to provide a programmable voltage and an NE5118 to provide a programmable current. The following discussions detail the operation of the NE5018 and NE5118 series DACs. #### LATCH CIRCUIT The latch circuits of the NE5018 and NE5118 are identical. Both the data inputs and latch enable (LE) input feature ultra-low loading for ease of interfacing. The 8-bit data latch, controlled by the latch enable input, is static and level sensitive. When (LE) is low, all the latches become transparent and the output changes as the bit pattern changes on the data bus. When the latch enable returns to its high state, the last set of inputs are held by the latch and a unique output corresponding to the binary word in the latch is produced. While the latch enable is high, the latch inputs represent a high impedance load on the data bus and changes on the data bus have no effect on the DAC output. The digital logic input for the NE5018 and NE5118 series DACs utilize a differential input logic system with a threshold level of +1.4V with respect to the voltage level on the digital ground pin (Pin 1). To be compatible with microprocessors, the DAC should respond in as short a period as possible to insure full utilization of the microprocessor and I/O data bus lines. Figure 2 gives the typical timing requirements of the latch circuits in the NE5018 and NE5118. The voltage levels on the data bus should be stable for approximately 150ns before latch enable returns to high level. The timing diagram shows 100ns is required for setup time and the information on the data lines should remain valid for another 50ns. #### REFERENCE INTERFACE The NE5018 and NE5118 contain an internal bandgap voltage reference which is designed to have a very low temperature coefficient and excellent long-term stability characteristics. The internal bandgap reference (1.23V) is buffered and amplified to provide the 5V reference output. Providing a V<sub>REF</sub> <sub>ADJ</sub> (Pin 12) allows easy trimming of the reference output (Pin 13). Use of a 10k pot and series resistor, as shown in Figure 3, adjusts the gain of the buffer amplifier, therefore varying the output reference voltage level. This network can then be used as a full-scale output adjust. A variation in the $V_{REF}$ $_{OUT}$ of $\sim 0.8V$ , results in a corresponding 1.6V variation in the full-scale output. This is more than adequate since the untrimmed $V_{REF}$ $_{OUT}$ is typically within 200mV of the nominal 5V. The $V_{REF}$ $_{OUT}$ will provide a maximum of 5mA drive and can be used as a reference voltage for other system components, if required. Since a potential need exists to use the NE5018 and NE5118 as multiplying DACs, the $V_{\rm REF}$ is not connected internally, allowing the use of external reference sources. To utilize the internal reference, the $V_{\rm REF}$ OUT (Pin 13) must be jumper-connected to the $V_{\rm REF\ IN}$ (Pin 14). This also makes it possible to use a common reference for other D/A or A/D circuits in a system. ## INPUT AMPLIFIER OF THE NE5018 The DAC reference amplifier has been designed to eliminate the need for compensation when operating from the internal reference or from an external reference which is buffered by an op amp or low impedance source. Compensation is required, however, when operating from a high impedance source. The addition of an external resistance reduces the phase margin of the amplifier making it less stable. Compensation, when required, is a single capacitor from Pin 16 to ground. Figure 4 details the input reference amplifier and current ladder. The voltage-to-current converter of the DAC amp will generate a 1mA reference current through $Q_{\rm R}$ with a 5V $V_{\rm REF}.$ This current sets the input bias to the ladder network. Data bit 7 (DB $_{\rm 7}$ ) $Q_{\rm 7}$ , when turned on, will mirror this current and will contribute 1mA to the output. DB $_{\rm 6}$ (Q $_{\rm 6}$ ) will contribute ½ of that value or 0.5mA, and so on. If all bits are on, the output current will be 2mA $_{\rm 7}$ 1 LSB. The full-scale $V_{\rm OUT}$ will be (IoUTR $_{\rm F}$ ) or 2mA $_{\rm 7}$ 1 LSB $_{\rm 8}$ 5k) = (10V $_{\rm 7}$ 1 LSB) $_{\rm 8}$ 9.961V. The overall input/output expression for the NE5018 is: $$V_{OUT} = 2V_{REF} \times \left( \frac{DB7}{2} + \frac{DB6}{4} + \frac{DB5}{8} + \frac{DB4}{16} + \frac{DB3}{32} + \frac{DB2}{64} + \frac{DB1}{128} + \frac{DB0}{256} \right)$$ The minimum current for the ladder network to be operative in the linear region is $500\,\mu\text{A}$ . Therefore, the minimum $V_{\text{REF}}$ input is 2.5V. The slew rate of the reference amplifier is typically 0.7V/ $\mu$ s without compensation. The input structure of the NE5118 is slightly different and will be discussed in greater detail later. $Q_T$ provides a termination for the R-2R ladder network and does not contribute to $I_{OUT}$ . ## OUTPUT INTERFACE OF THE NE5018 The NE5018 has an internal op amp which provides a voltage output, while the NE5118 is a current output device. The NE5018 output op amp is a two-stage design with feedforward compensation. Having a slew rate of $10V/\mu_s$ , it provides a voltage output from 0 to $10V (\pm 0.2\%)$ typically within $2\mu s$ (the time allowed for the output voltage to settle to within $\frac{1}{2}$ LSB). Compensation must be provided externally as shown in Figure 5. The addition of the optional diode between the summing node (Pin 20) and ground prevents the DAC current switches from driving the op amp into saturation during large-signal transitions which would increase the settling time. Zero adjust circuits, such as the one shown in Figure 5, may also be connected to the summing node to provide a means to zero the output when all zeros are present on the input. Not all applications require a zero adjust circuit since the untrimmed zero-scale is typically less than 5mV. Excess stray capacitance at the sum node of the output op amp may necessitate the use of a feedback capacitor from $V_{OUT}$ to the sum node $(C_{FF})$ to insure stability of the op amp. Typical values of $C_{FF}$ range from 15 to 22pF. The rated load of the op amp is $\sim 2k\Omega$ . For stability, the load capacitance should be minimized (50pF max). ## MODES OF OPERATION OF THE NE5018 The NE5018 has two basic modes of operation: unipolar and bipolar. When operating in ### Microprocessor-Compatible DACs AN109 the unipolar mode, the output range is 0 to +10V. To change from unipolar to bipolar operation, the bipolar offset pin is connected to the summing node. This provides the 5V offset required for this mode of operation. The output now will have a range from -5 to +5V. Figure 6 details the connection of the NE5018 in the bipolar mode of operation. With the bipolar offset, Pin 15, connected to the sum node, Pin 20, it forms a unity gain inverter with an input of + VREF. The bipolar offset develops an I<sub>REF</sub> current through the internal 5k resistor. This current is then fed to the sum node of the output amplifier where it is summed with the current output of the DAC ladder network. Assume for the moment that the current output of the ladder network is 0mA. With a V<sub>REF</sub> equal to +5V, I<sub>REF</sub> is 1mA and the output of the op amp is converted to -5V. If the DAC switches are now set to fullscale, the current from the DAC ladder is 2mA. This is summed against the 1mA IREF and causes the output of the op amp to swing from -5V to +5V. $$(I_{DAC} - I_{REF})5k = (2mA - 1mA)5k = +5V$$ Since the bipolar offset resistor is monolithic, tracking with the 5k feedback resistor of the output amplifier is excellent. Note that the bipolar offset pin could not be used when using the DAC in a multiplier application since the $V_{OUT}$ would reflect an inverted input signal. #### NOTES ON THE NE5118 CURRENT OUTPUT DAC The basic operation of the NE5118 current output DAC is the same as the NE5018. The current output structure allows the user to provide a programmable current sink ( $l_{\rm OUT}$ max of 2mA). Several jumper options provide a variety of operational modes. Figure 7 is a block diagram of the NE5118. The input logic and $V_{\rm REF}$ portions are identical to the NE5018. #### REFERENCE INPUT AMPLIFIER The characteristics of the reference input amplifier are identical to the NE5018; however, extended versatility of the input structure allows for both current (via Pin 14) or voltage (via Pin 15) reference inputs. The maximum DAC output current is 2mA. The DAC has an internal gain of 2, limiting the maximum usable input current to 1mA. #### NOTE: The absolute maximum input current should be limited to 5mA to prevent damage to the input reference amplifier. Figure 8 shows the basic operating mode of the NE5118 using an external current refer- ence resistor (R<sub>1</sub>) and a positive reference voltage. This voltage can be provided by either an internal or external reference voltage. Figure 9 shows a typical connection using a voltage input directly via Pin 15. Besides a reduced parts count, use of the internal $R_{REF}$ provides excellent tracking characteristics with the $R_{OUT}$ resistor (Pin 20) when developing a high slew rate voltage output. The negative $V_{REF}$ input must be returned to ground directly or through $R_2$ . $R_2$ is optional and is used to cancel minor errors developed by the input bias currents of the reference amplifier ( $R_2 = R_1$ in Figure 8). A negative voltage can be the reference by using the $-V_{REF}$ input pin as shown in Figure 10. The positive $V_{REF}$ is returned to ground via $R_{\rm IN}$ (Pin 15). As with the NE5018, a compensation capacitor on Pin 16 is not required if the $V_{REF}$ is supplied by a low impedance source. #### **OUTPUT STRUCTURE** The output of the NE5118 is a current sink with a capacity of 2mA (full-scale) capable of settlling to 0.2% in 200ns. Internal bias and feedback resistors are also made available to ease the designer's task of interfacing. Figure 11 shows the NE5118 using a current-to-voltage converter at the output to provide a high slew rate voltage output. Using the NE538 as shown can provide 60V/µs slew rate output. The diode at the inverting node of the op amp improves the response time by Linear Products Application Note ### Microprocessor-Compatible DACs #### AN109 preventing saturation of the op amp during large signal transitions. The feedback resistor $R_{OUT1}$ (Pin 20) is provided internally, providing excellent thermal tracking characteristics with the $R_{\rm RFE}$ at the input. Bipolar operation can be accomplished by connecting the V<sub>REFOUT</sub> (Pin 12) to the R<sub>OUT</sub> resistor (Pin 20) (Figure 12). The principal is the same as the NE5018 bipolar operation. The internal resistors exhibit excellent thermal tracking characteristics. An alternate method of bipolar output operation is shown in Figure 12. The $R_{\text{REF}}$ and $R_{OUT}$ set up a current-to-voltage converter while two (2) external resistors provide a bipolar offset. $R_{EXT_1}$ and $R_{EXT_2}$ should have similar thermal tracking characteristics. The NE5118 can provide a voltage output directly when driving a high impedance load as shown in Figure 13. With a full-scale current of 2mA, Pin 20 tied to +10V and a digital input of zero, the high impedance load will see +10V. For a full-scale digital input, the load will see 0V. Since the load and the internal resistor form a voltage divider, their ratio determines full-scale accuracy. By connecting the R<sub>OUT</sub> resistor (Pin 20) to ground (Figure 13), the output voltage seen by the load ranges from 0V as zero-scale to -10V as full-scale. Only a few of the many possible output configurations have been shown to demonstrate the NE5118 flexibility. #### CIRCUIT EXAMPLES Now that the basics of the NE5018 and the NE5118 have been discussed, let's examine some specific circuits. Figure 14 is a microprocessor-controlled programmable gain amplifier, using the NE5018. The V<sub>REF</sub> output is fed to the non-inverting input to a differential amplifier. R<sub>1</sub> + R<sub>2</sub> places 2.5V<sub>DC</sub> bias on the V<sub>REF</sub> input. R<sub>2</sub> can be made adjustable to precisely control the DC reference input. The analog input is fed to the inverting input of the differential amplifier with a gain of unity. An input range of 0 to 2.5V will produce an output of 10V to 5V full-scale. V<sub>REF IN</sub> will vary from 5V to 2.5V. The current ladder is always kept in the linear operating range and the output will not become distorted. No compensation is required for the DAC reference amplifier since the V<sub>REF IN</sub> is fed from a low impedance source. With a compensation cap of 33pF on the output amplifier, the frequency response of the output is linear to at least 20kHz with less than 0.1% distortion with an input amplitude of 1V<sub>P.P.</sub> ## Microprocessor-Compatible DACs AN109 The NE5018 is seen by the microprocessor as an I/O device. In Figure 15, the N5018 and NE5118 provide a method of summing two digital words and generating a voltage output. The latch enable feature of both devices direct connection to a data bus, using address decoding. These devices greatly reduced the total component count required to perform this operation. The reference voltage is common to both DACs, being provided by the NE5018. The bipolar offset resistor of the NE5018 provides the 1mA current reference for the NE5118. Using the internal resistor of the NE5018 to develop the reference current enhances the thermal tracking since the current-to-voltage resistor of the output op amp is also in the NE5018. Both DACs can be addressed by a microprocessor using an address decoder to select DAC A or DAC B. Figure 16 is a schematic of the NE5118 and a NE527 as a high-speed programmable limit sensor (or A/D converter). A 4.8V zener diode is used on the comparator input to insure the input voltage range of the comparator is not exceeded. The outputs of the NE527 comparator are complementary, easing the logic interface requirement. If the strobe function is not used, the strobe inputs should be tied high, through a $10 \mathrm{k}\Omega$ resistor. ## Microprocessor-Compatible DACs # NE5150/5151/5152 Triple 4-Bit RGB D/A Converter With and Without Memory **Preliminary Specification** #### **Linear Products** #### DESCRIPTION The NE5150/5151/5152 are triple 4-bit DACs intended for use in graphic display systems. They are a high performance - yet cost effective - means of interfacing digital memory and a CRT. The NE5150/5152 are single integrated circuit chips containing special input buffers, an ECL static RAM, high-speed latches, and three 4-bit DACs. The input buffers are user-selectable as either ECL or TTL compatible for the NE5150. The NE5152 is similar to the NE5150, but is TTL compatible only, and operates off of a single +5V supply. The RAM is organized as 16 × 12, so that 16 "color words" can be down-loaded from the pixel memory into the chip memory. Each 12-bit word represents 4 bits of red, 4 bits of green and 4 bits of blue information. This system gives 4096 possible colors. The RAM is fast enough to completely reload during the horizontal retrace time. The latches resynchronize the digital data to the DACs to prevent glitches. The DACs include all the composite video functions to make the output waveforms meet RS-170 and RS-343 standards, and produce 1V<sub>P-P</sub> into 75 $\Omega$ . The composite functions (reference white, bright, blank, and sync) are latched to prevent screen-edge distortions generally found on "video DACs." External components are kept to an absolute minimum (bypass capacitors only as needed) by including all reference generation circuitry and termination resistors on-chip, by building in high-frequency PSRR (eliminating separate V<sub>EE</sub>s and costly power supplies and filtering), and by using a single-ended clock. The guaranteed maximum operating frequency for the NE5150/5152 is 110MHz over the commercial termperature range. The devices are housed in a standard 24-pin package and consume less than 1W of power. The NE5151 is a simplified version of the NE5150, including all functions except the memory. Maximum operating frequency is 150MHz. #### **FEATURES** - Single-chip - On-board ECL static RAM - 4096 colors - ECL and TTL compatible - 110MHz update rate (NE5150, 5152) - 150MHz update rate (NE5151) - Low power and cost - Drives 75Ω cable directly - Internal reference - 40dB PSRR - No external components necessary #### **APPLICATIONS** - Bit-mapped graphics - Super high-speed DAC - Home computers - Raster-scan displays #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 24-Pin Ceramic DIP | 0°C to +70°C | NE5150F | | 24-Pin Ceramic DIP | 0°C to +70°C | NE5151F | | 24-Pin Ceramic DIP | 0°C to +70°C | NE5152F | #### PIN CONFIGURATIONS ## Triple 4-Bit RGB D/A Converter With and Without Memory ## NE5150/5151/5152 #### **BLOCK DIAGRAMS** # NE5150/5151/5152 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|------------------------------------------------------------|--------------------------------------------|--------| | T <sub>A</sub><br>T <sub>STG</sub> | Temperature range<br>Operating<br>Storage | 0 to +70<br>-65 to +150 | °C | | V <sub>CC</sub><br>V <sub>EE</sub> | Power supply | 7.0<br>-7.0 | V | | | Logic levels<br>TTL-high<br>TTL-low<br>ECL-high<br>ECL-low | 5.5<br>-0.5<br>0.0<br>0 to V <sub>EE</sub> | V<br>V | | SYMBOL | PARAMETER | | | | | |-----------------|--------------------------------------------------------------------------|---------------------|-------------------|-------------------|----------| | STMBUL | PAHAMETER | Min | Тур | Max | UNIT | | | Resolution | 4 | | | bits | | | Monotonicity | 4 | | | bits | | NL | Non-linearity | | ± 1⁄16 | ± 1/2 | LSB | | DNL | Differential non-linearity | | ± 1/8 | ± 1 | LSB | | | Offset error (25°C) [1111] (BRT = 1) | | - ½ | ± 1 | LSB | | | Gain error (25°C) [0000] (BRT = 1) | | ± 1/2 | ± 1 | LSB | | V <sub>CC</sub> | Positive power supply (TTL mode) (NE5150) (TTL mode) (NE5151) (ECL mode) | 4.5<br>4.75<br>–0.1 | 5.0<br>5.0<br>0.0 | 5.5<br>5.5<br>0.1 | V<br>V | | V <sub>EE</sub> | Negative power supply (TTL or ECL mode) (NE5150/5151) | -4.75 | -5.0 | -5.5 | ٧ | | lcc | Positive supply current (NE5150/5151)<br>(NE5152) | | 15<br>175 | 25<br>210 | mA<br>mA | | IEE | Negative supply current (NE5150)<br>(NE5151) | | 175<br>145 | 210<br>175 | mA<br>mA | | | Analog voltage range (ZS to FS) | | 603 | | mV | | | Gain tracking (any two channels) | | | ± 1/4 | LSB | | LSB | Least significant bit | | 40.2 | | mV | | EWH | Enhanced white level (25°C) <sup>2</sup> | | 0 | | mV | | BS | Bright shift (25°C)(0 to 1) | | 71.4 | | mV | | EBL | Enhanced blanking level (25°C) <sup>2</sup> | | -674 | | mV | | ESY | Enhanced sync level (25°C) <sup>2</sup> | | -960 | | mV | | Ro | Output resistance (25°C) | 67.5 | 75.0 | 82.5 | Ω | | V <sub>IH</sub> | TTL logic input high | 2.0 | | | ٧ | | V <sub>IL</sub> | TTL logic input low | | | 0.8 | ٧ | | ł <sub>ін</sub> | TTL logic high input current (V <sub>IN</sub> = 2.4V) | | | 20 | μΑ | | l <sub>IL</sub> | TTL logic low input current (V <sub>IN</sub> = 0.4V) | | | -1.6 | mA | | V <sub>IH</sub> | ECL logic input high | -1.045 | | | ٧ | | V <sub>IL</sub> | ECL logic input low | | | -1.48 | ٧ | | I <sub>IH</sub> | ECL logic high input current (V <sub>IN</sub> = -0.8V) | | | -1.0 | mA | | I <sub>IL</sub> | ECL logic low input current (V <sub>IN</sub> = -1.8V) | | | -1.0 | mA | # NE5150/5151/5152 **TEMPERATURE CHARACTERISTICS** $V_{CC} = +5V$ (TTL), 0V (ECL), $V_{EE} = -5V$ , 0°C < $T_A < +70$ °C, for NE5150/5151; $V_{CC} = +5V$ (TTL), GND = 0V for NE5152, unless otherwise noted. | SYMBOL | DADAMETED | | | | | |--------|--------------------------------------|--|-------|--------|--------| | STMBOL | PARAMETER | | Тур | Max | UNIT | | | Offset TC <sup>1</sup> | | ± 50 | ± 100 | ppm/°C | | | Gain TC <sup>1</sup> | | ± 70 | ± 200 | ppm/°C | | | Gain Tracking TC (any two channels) | | ± 20 | ± 50 | ppm/°C | | | Enhanced white level TC <sup>1</sup> | | ± 50 | ± 100 | ppm/°C | | | Bright shift TC | | ± 70 | ± 200 | ppm/°C | | | Enhanced blanking level TC | | ± 100 | ± 300 | ppm/°C | | | Enhanced sync level TC | | ± 100 | ± 300 | ppm/°C | | | Output resistance TC | | +1000 | + 2000 | ppm/°C | #### NOTES: - 1. Normalized to full-scale (603mV). - 2. With respect to [1111] (BRT = 1). | ovuspo. | DADAMETED | | LIMITS | | | |------------------|-------------------------------------------------|-----|--------|-----|------| | SYMBOL | PARAMETER | Min | Тур | Max | UNIT | | f <sub>MAX</sub> | Maximum operating frequency (NE5150/5152) | 110 | | | MHz | | t <sub>WAS</sub> | Write address setup (NE5150/5152) | 0 | | | ns | | twah | Write address hold (NE5150/5152) | 0 | | | ns | | t <sub>WDS</sub> | Write data setup (NE5150/5152) | 4 | | | ns | | t <sub>WDH</sub> | Write data hold (NE5150/5152) | 2 | | | ns | | t <sub>WEW</sub> | Write enable pulse width (NE5150/5152) | 3 | | | ns | | t <sub>RCS</sub> | Read composite <sup>1</sup> setup (NE5150/5152) | 3 | , | | ns | | t <sub>RCH</sub> | Read composite <sup>1</sup> hold (NE5150/5152) | 2 | | | ns | | t <sub>RAS</sub> | Read address setup (NE5150/5152) | 3 | | | ns | | t <sub>RAH</sub> | Read address hold (NE5150/5152) | 2 | | | ns | | t <sub>RSW</sub> | Read strobe pulse width (NE5150/5152) | 3 | | | ns | | t <sub>RDD</sub> | Read DAC delay (NE5150/5152) | 7.1 | 8 | | ns | | f <sub>MAX</sub> | Maximum operating frequency (NE5151) | 150 | | | MHz | | t <sub>CS</sub> | Composite <sup>1</sup> setup (NE5151) | 3 | | | ns | | t <sub>CH</sub> | Composite <sup>1</sup> hold (NE5151) | 2 | | | ns | | t <sub>DS</sub> | Data-bits setup (NE5151) | 1 | | | ns | | t <sub>DH</sub> | Data-bits hold (NE5151) | 5 | | | ns | | t <sub>SW</sub> | Strobe pulse width (NE5151) | 3 | | | ns | | t <sub>DD</sub> | DAC delay (NE5151) | | 8 | | ns | | t <sub>R</sub> | DAC rise time (10 – 90%) | | 3 | | ns | | ts | DAC full-scale settling time <sup>2</sup> | | 10 | | ns | | C <sub>OUT</sub> | Output capacitance (each DAC) | | 10 | | pF | | SR | Slew rate | | 200 | | V/µs | # NE5150/5151/5152 | OVMDO | 242445 | | | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------------------------------|-----|----------------------------| | SYMBOL | MBOL PARAMETER | | Тур | Max | UNIT | | GE | Glitch energy | | | 30 | pV-s | | PSRR <sup>3</sup> | Power supply rejection ratio (to red, green or blue outputs) V <sub>EE</sub> at 1kHz V <sub>EE</sub> at 10MHz V <sub>EE</sub> at 50MHz V <sub>CC</sub> at 1kHz V <sub>CC</sub> at 10MHz V <sub>CC</sub> at 50MHz | | 43<br>28<br>14<br>80<br>50<br>36 | | dB<br>dB<br>dB<br>dB<br>dB | #### NOTES: - 1. Composite implies any of the WHITE, BRIGHT, BLANK or SYNC signals. - 2. Setting to ± ½ LSB, measured from STROBE 50% point (rising edge). This time includes the delay throught the strobe input buffer and latch. - 3. Listed PSRR is for the NE5150/51. The NE5152 PSRR specs are identical to the V<sub>FF</sub> numbers in the table. #### **NE5150 PIN DESCRIPTION** Write enable inputs use negative-true logic while all other inputs are positive-true. All inputs operate synchronously with the positive edge-triggered strobe input. When V<sub>CC</sub> is taken high (5V), all inputs are TTL compatible. When V<sub>CC</sub> is grounded, all inputs are ECL compatible. All DACs are complementary, so that all ones is the highest absolute voltage and all zeroes is the lowest. All ones is called zero-scale (ZS) and all zeroes is called full-scale (FS). The analog output voltage is approximately 0V (ZS) to -1V (SYNC). Pins 1, 24, 23, 22: **DATA** bits D0 (MSB) through D3, used to input digital information to the memory during the write phase. During this phase, the data bits are presented to the internal latches (noninverted) and the DACs will output the analog equivalent of the stored word, unless overridden by WHITE, BLANK or SYNC. Pins 5, 4, 3, 2: **ADDRESS** lines A0 (MSB) through A3, used for selecting a memory address to write to or read from. Pin 7: **WHITE** command. Presets the latches to all ones [1111] and outputs 0V absolute on all DACs. Can be modified to -71mV absolute when BRIGHT is taken low. Will be overridden by either a BLANK or SYNC command. Pin 8: **BRIGHT** command. A low input here turns on an additional -71mV (10 IRE unit) switch, shifting all other levels downward. Not overridden by any other input. Pin 9: **BLANK** command. Presets the latches to all zeroes [0000] and turns on an additional –71mV (10 IRE unit) switch. Absolute output is –671mV. Can be modified another –71mV o –742mV absolute when BRIGHT is taken low. Will override WHITE, and will be overridden by SYNC. Pin 10: **SYNC** command. Presets the latches to all zeroes [0000] and turns on the BLANK switch. Additionally turns on a -286mV (40 IRE unit) switch in the green channel only. Absolute output is -671mV for the red and blue channels, and -957mV for the green channel. All levels can be shifted -71mV by taking BRIGHT low. Overrides WHITE and BLANK. Pins 11, 13, 15: **GREEN, RED, BLUE.** Analog outputs with $75\Omega$ internal termination resistors. Can directly drive $75\Omega$ cable and should be terminated at the display end of the line with $75\Omega$ . Output voltage range is approximately 0V to -1V, independent of whether the digital inputs are ECL or TTL compatible. All outputs are simultaneously affected by the WHITE, BLANK or BRIGHT commands. Only the GREEN channel carries SYNC information. #### NOTE: There are 100 IRE units from WHITE to BLANK. One IRE unit is approximately 7.1mV. Full-scale is 90 IRE units and 10 IRE units is ½ of full-scale (e.g., BRIGHT function). Pins 19, 20, 21: WRITE<sub>B</sub>, WRITE<sub>B</sub>, WRITE<sub>G</sub>. Write enable commands for each of the three $16\times 4$ memories. When all write commands are high, then the READ operation is selected. This is the normal display mode. To write data into memory, the write enable pin is taken low. Data D0 – D3 will be written into address A0 – A3 of each memory when its corresponding write enable pin goes low. Pin 17: **STROBE.** The strobe signal is the main system clock and is used for resynchronizing digital signals to the DACs. Preventing data skew eliminates glitches which would otherwise become visible color distortions on a CRT display. The strobe command has no special drive requirements and is TTL or ECL compatible. Pins 12, 16: A<sub>GND</sub>, D<sub>GND</sub>. Both Analog and Digital ground carry a maximum of approximately 100mA of DC current. For proper operation, the difference voltage between A<sub>GND</sub> and D<sub>GND</sub> should be no greater than 50mV, preferably less. Pin 14: $V_{\text{EE}}$ . The negative power supply is the main chip power source. $V_{\text{CC}}$ is only used for TTL input buffers. As is usual, good bypassing techniques should be used. The chip itself as good deal of power supply rejection — well up into the VHF frequency range — so no elaborate power supply filtering is necessary. Pin 18: **NC.** This unused pin should be tied high or low. # NE5150/5151/5152 #### **NE5150/5152 TIMING DIAGRAMS** # NE5151 PIN DESCRIPTION AND TIMING DIAGRAM The eleven digital inputs D0 – D3, A0 – A3, WRITE $_{\mathrm{G/R/B}}$ , and the unused Pin 18 of the NE5150 are replaced in the NE5151 with the three 4-bit DAC digital inputs G0 – G3, R0 – R3, and B0 – B3. All other pin functions (e.g., composite functions, power supplies, strobe, etc.) are identical to the NE5150. #### **NE5152 PIN DESCRIPTION** The NE5152 is a TTL-compatible-only version of the NE5150, operating off of a single +5V supply. $V_{\rm CC}$ Pins 6, 12 and 16 should be connected to +5V and Pin 14 to 0V. DAC output is referenced to $V_{\rm CC}$ . #### **NE5151 TIMING DIAGRAM** #### NE5150/NE5151/NE5152 LOGIC TABLE | SYNC | BLANK | WHITE | BRIGHT | DATA | ADDRESS | OUTPUT <sup>3</sup> | CONDITION | |------|-------|-------|--------|--------|---------|---------------------|----------------------------| | 1 | X | X | 0 | × | X | -1031mV | SYNC <sup>1</sup> | | 1 | × | × | 1 | X | X | -960mV | Enhanced SYNC <sup>1</sup> | | 0 | 1 | × | 0 | X | × | -746mV | BLANK | | 0 | 1 | X | 1 | . X | X | -674mV | Enhanced BLANK | | 0 | 0 | 1 | 0 | X | X | -71mV | WHITE | | 0 | 0 | 1 | 1 | X | X | 0mV | Enhanced WHITE | | 0 | 0 | 0 | 0 | [0000] | Note 2 | -674mV | BLACK (FS) | | 0 | 0 | 0 | 1 | [0000] | Note 2 | -603mV | Enhanced BLACK (EFS) | | 0 | 0 | 0 | 0 | [1111] | Note 2 | -71mV | WHITE (ZS) | | 0 | 0 | 0 | 1 | [1111] | Note 2 | 0mV | Enhanced WHITE (EZS) | #### NOTES: - 1. Green channel output only. RED and BLUE will output BLANK or Enhanced BLANK under these conditions. - 2. For the NE5150/5152 the DATA column represents the memory data accessed by the specific address. For the NE5151, the DATA is the direct digital inputs. - 3. Note output voltages in Logic Table are referenced to $V_{\text{CC}}$ for the NE5152 only. # NE5150/5151/5152 #### COMPOSITE VIDEO WAVEFORM Application Note #### **Linear Products** #### INTRODUCTION Raster-scan systems and bit-mapped graphics are here to stay. For a computer to be of use, it needs an interactive means of communicating with the user. So for every computer. whether it is a 10MFLOP (millions of floatingpoint operations per second) supercomputer or a home computer for playing video games, some type of terminal or graphics display device is needed. Not long ago, inputs to the computer were made using stacks of Hollerith cards pushed into a hopper and then read into the computer. Results would then come from a printer. The hardcopy results were exactly what they looked like: final judgment from the computer. In order to respond, it was back to the punch-card machine. Needless to say, debugging programs became quite laborious. This problem led to the interactive display, allowing the user to enter information and see the results immediately. A new age in computing had arrived. The areas of word processing, on-screen circuit simulation, and computer graphics developed with great rapidity. As technology improved, so did the ability to make larger displays having more colors and better resolution. As software developed, so did techniques such as windowing, the use of icons, and the ability to use graphic input devices such as mouses, light pens, and joysticks. Three-dimensional images and photographic quality reproduction soon followed. Of the different technologies, how did raster scanning predominate over other forms? What differentiates bit-mapped graphics systems from character or vector-map systems? In the following sections it will become clear how technology and economics drove the market and, consequently, product development. # Displays: Raster, Vector Refresh, Storage Tube A raster is technically a display of horizontal lines. How the display is created is what makes it unique. An electron beam generated by a CRT (Cathode Ray Tube) and containing video information, starts at the top left of the screen and traces a path to the right part of the screen (see Figure 1). It makes a slight angle as it travels across. The gun is then turned off as the beam rapidly returns to the left. It then repeats this zig-zag path until it reaches the bottom of the screen. The gun is again turned off as the beam travels back to the top of the screen. This entire process is repeated from 30 to 60 times per second so flicker is decreased (motion pictures or film typically display 24 images per second). What the electron beam has done is *scanned* its information onto the screen. This process is called *raster scanning*. All television sets display information in this manner. For television sets in the United States, the screen is redrawn 30 times per second. Additionally, the screen is interlaced. meaning that every other line is scanned and then the lines in between are scanned. This gives the illusion that the image is continuous. Since the television sets have 525 lines, 262.5 lines are scanned first (the odd field) and then the other 262.5 (the even field) are scanned. To visualize this, consider a 21-line system (see Figure 2). Scanning occurs at the above-mentioned 30Hz rate which is also known as the frame rate. Two fields (odd and even) equal one frame. Scanning 525 lines 30 times a second equals 15,750 horizontal lines scanned in a second. This is called the horizontal scan frequency. These are standard in the U.S., coming under the standard known as NTSC (National Television Standards Committee). In Europe, television has 625 lines and has a frame rate of 25Hz, or half the power line frequency, 50Hz. Vector refresh displays, or stroke-writers, work on the principle that one line is the base unit of information. Each line then corresponds to a vector. Instead of scanning continuously, information is drawn line-by-line, hence the name stroke-writer. These systems off-load the refreshing tasks to spe- cial hardware, making the system slightly more cost-effective. Still, during the 1960's making them proved too expensive for everyday applications. In 1971, Tektronix introduced the Direct View Storage Tube (DVST) for displaying and interfacing graphic data. It was based on oscilloscope techniques, storing information in a special, long-persistence phosphor which coats the inside of the screen. The display resolution is limited only by the phosphor grain size and the quality of the deflection circuitry. Although inexpensive, these devices were fine for oscilloscopes in the lab, but too cumbersome for fully interactive work. When the screen would redraw itself after the entry of new information, the sudden disappearance and reappearance was almost like looking at the light of a camera flashbulb. Another problem with the storage refresh screen was that when new information entered, it would write directly over the existing information. Only upon refreshing the screen would the new information be clear and readable. In many cases, the annoyance did not justify the low cost. #### **Bit-Mapped Graphics** In a bit-mapped graphics system, the screen is divided into individual elements called pixels, short for picture elements. When they say "bit-mapped", each pixel corresponds to a bit, or, in most cases, an address or memory location. This is what differentiates television from bit-mapped computer displays. Although both systems use raster scanning techniques, the information transmitted on television is continuous - a stream of analog information between horizontal sync pulses (the pulses used to denote the beginning and end of a horizontal line) — whereas in bit-mapped systems, each line is divided into discrete elements (the aforementioned pixels). The approximation of analog images would then be determined by the pixel density or screen resolution. As an example, Figure 3 shows a line approximated by a finite number of pixels. The lines seem to staircase rather than flow because of the enlargement of the pixels. The effect is known in some computer graphics circles as "jaggies", short for jagged edges. So, with more pixels, better resolution is possible. This is not without a price, though. Since each pixel corresponds to a memory location, memory cost rises dramatically as pixel resolution increases. Drawing speed ### NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 must also increase since more pixels have to be drawn to maintain the $\geqslant$ 30Hz frame rate needed to avoid flicker. Clearly then, the increase in bit-mapped graphics systems can be tied to the continuing price reductions in memory, specifically, the Dynamic Random Access Memory (DRAM). Fortunately, as the price has dropped, the memory size has not stood still. The last 14 years have seen size increases from 4k to 16k, 16k to 64k, 64k to 256k, and now, 256k to 1M bits of memory. One might expect to see DRAMs on the order of 4Mb within 2 to 3 years. Additionally. the continuing development of video RAMs cannot be ignored. A bit-mapped system might be described in one of three ways. First, assume the display is monochrome and that each pixel can be represented by a certain number, for instance, 4 bits of information. This means that there are $2^4 = 16$ possible values of shading. Each bit of information can be represented by a "plane" of information. The plane would correspond to the area that was mapped by the pixels, namely the drawing area or display. Imagine an $8\times 8$ pixel display. This means that there are 4 bit-planes and each pixel would have to pierce all four planes to give the proper information (see Figure 4). This is a fairly quick way to draw the screen since the data goes directly from the bit-map to the DAC (Digital/Analog Converter; DAC is singular here since the display is monochrome). A direct conversion system for color is the second step. This is just an upgrade of the first case. Instead of 4 bit-planes, there are 12: three sets of the 4 planes for the three primary colors red, green, and blue. The advantage here is that there are now 2<sup>12</sup> = 4096 different colors, but the corresponding disadvantage is that the memory requirement has tripled. For more bit resolution per pixel, the associated memory demands increase by 3 times the pixel size times n, where n is the additional bit of resolution per pixel. The third type of bit-map system uses a color look-up table (CLUT) as the driver for the display. The operation is straightforward. As the controller scans the bit-map each time it comes upon a pixel, it retrieves the bits which are then decoded into an address. This address is a pointer to the look-up table where sixteen 12-bit words (colors) are stored (see Figure 5). Once selected, that word is then sent to the color DACs and, from there, to the screen. The idea is similar to that of having cache memory in a computer, a fast memory used when the information in the memory is frequently accessed. Note that the bit-planes grow as n for 2<sup>n</sup> additional colors while memory grows for 3n in the direct conversion case, a definite savings in memo- The limitation in this case is that only 16 colors can be displayed at a time. In some systems, however, the CLUT is fast enough to be reloaded during the horizontal retrace time (CLUT size is sometimes referred to as the maximum number of colors that can be displayed on one horizontal line). This is especially important if the image is to simulate a smooth motion such as the rotation of a merry-go-round or the movement of an object with mirrored surfaces. In most cases, 16 colors is sufficient for any single display. 64 colors (6 bit-planes) is extremely good. 256 colors (8 bit-planes) is definitely a luxury. It's clear that the memory speed and memory density, which are direct functions of the color and screen resolution, play a large part in the feasibility of a bit-mapped system. For that reason, the enormous gains and technological advancements in the field of memory design have made bit-mapped raster-scan graphic systems the best choice for both cost and performance. ### NE5150/51/52 Family of Video Digital-to-Analog Converters # ISSUES FOR GRAPHIC DISPLAY SYSTEMS #### Making the DAC Fit the Application When designing graphic display systems, there are many decisions to be made in specifying the hardware and software needed for a system. What kind of speed is necessary in a given application? What kind of resolution will the users of the system require? Is color needed or will monochrome be adequate? If color, how many colors? Will images be viewed in two or three dimensions? How much memory is needed? How should the microprocessor/CRT controller/video DAC/frame buffer be matched with the rest of the system? What's the best type of software for a particular application? and on and on... These questions could form the subject of an entire book and so will not be discussed in detail. This section will, however, discuss the few issues needed in the selection of the proper video DAC for a system. #### Display Resolution vs Bit Resolution When the quality of a display terminal is being evaluated, one primary consideration is the kind of resolution it has. There are two different types of resolution: display resolution, which is determined by the monitor and cannot be changed by the design; and bit resolution, which is dependent on the design of the video DAC used. Display resolution determines how many pixels can be projected onto the monitor at any one time. (Actually, only one pixel is displayed on the screen at a time, in rapid succession). Table 1 shows commonly-used screen resolutions corresponding to various applications. However, since each pixel must correspond to a memory element, the more pixels per screen the faster the DAC and video RAM must be in order to write the information to the screen fast enough to avoid flicker. This imposes speed requirements that have to be satisfied The other type of resolution, bit resolution, depends on the type of DAC used. The number of bits converted also determines the size of the color palette which is the number of possible colors that can be displayed. This should not be confused with the number of colors displayed at once (see Section on Color Look-Up Tables). Assuming that the monitor is an RGB-type, the bit resolution, n, must be multiplied by 3 to get the total bit resolution, 3n. Taking this number as 2<sup>3n</sup> gives the size of our color palette. Table 2 shows common bit sizes for video DACs with their corresponding palettes. It should be clear that, if imaging is the goal, a higher bit resolution gives access to the assorted tones and mixtures of colors that make color graphics as realistic as possible. The major problems associated with higher-resolution DACs are that they are larger and more complex than lower-resolution DACs and tend to take longer for their signals to settle. This has a direct effect on selection of the proper DAC for a particular system because of the DAC's bandwidth and because of the need to weigh advantages and disadvantages of higher and lower bit resolutions. For a low-end personal computer graphics screen on which the pixels can actually be seen at arm's length, it makes little sense to have a bit resolution that shows flesh tones because the benefit of the large palette is defeated by a screen that shows jagged edges. On the other hand, having a high screen resolution with a limited amount of colors does not defeat the purpose in the same way—if many colors aren't needed. Integrated circuit layout, for instance, may not require thousands of colors — only enough to distinguish 12-15 masks; but sharply defined edges and zooming ability are needed to examine the circuit. The need for this user could be a bit resolution of 2 (64 colors) and a display resolution of $1024 \times 1280$ . For all this talk of colors and bit resolution, monochrome should not be totally ignored. After all, people got along fine with black and white TV for years before color came along. For applications such as word processing or # NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 Table 1. Display Resolutions With Applications | DISPLAY RESOLUTION | APPLICATION | |--------------------|---------------------------------------------| | 250 × 500 | Low-end personal computers (home computers) | | 640 × 480 | High-end personal computers | | 600 × 800 | Next-generation personal computers | | 768 × 576 | Next-generation personal computers | | 1024 × 800 | Workstations | | 1024 × 1024 | High-end workstations | | 1024 × 1280 | High-end graphics terminals (CAE/CAD) | | 1024 × 1500 | High-end graphics terminals (3-D Imaging) | | 1500 × 1500 | High-end graphics terminals | | 2048 × 2048 | High-end graphics terminals (photo quality) | Table 2. Bit Resolution With Palette Size | BITS/DAC | RGB | PALETTE SIZE | APPLICATION | |----------|-----|--------------|-----------------------------------| | 1 | 3 | 8 | Digital RGB, "rainbow colors" | | 2 | 6 | 64 | Some home and personal computers | | 4 | 12 | 4096 | Color workstations, CAD/CAE | | 6 | 18 | 262,144 | High-end CAD/CAE, medical imaging | | 8 | 24 | 16,777,216 | Photographic quality reproduction | Table 3. Display Resolution With Minimum DAC Speed | DISPLAY RESOLUTION | # PIXELS | MINIMUM DAC SPEED | |--------------------|-----------|-------------------| | 250 × 500 | 125,000 | 10MHz | | 640 × 480 | 308,000 | 25MHz | | 600 × 800 | 480,000 | 38MHz | | 768 × 576 | 443,000 | 35MHz | | 1024 × 800 | 820,000 | 65MHz | | 1024 × 1024 | 1,049,000 | 85MHz | | 1024 × 1280 | 1,311,000 | 105MHz | | 1024 × 1500 | 1,536,000 | 125MHz | | 1500 × 1500 | 2,250,000 | 180MHz | | 2048 × 2048 | 4,195,000 | 330MHz | circuit design, monochrome is fine. To achieve different shades of black and white, no chrominance operation is necessary. All of the bit resolution can be done with one DAC to operate on the luminance, or brightness signal. In this case, the brightness resolution can be said to be 2<sup>n</sup>. Remember, the decision to go with color or monochrome does not rest upon the designers of the graphics board. A monitor is either color or monochrome to begin with. Adding a color video DAC won't change that. #### **DAC Speed** The DAC's update rate or bandwidth is a crucial consideration in choosing a DAC if the type of monitor has already been specified. For raster-scan systems, a few calculations can be made to determine the minimum speed required for the DAC. First of all, assume that the screen needs to be refreshed at 60Hz to avoid flicker. To account for the electron beam going back to the top to start the next frame, assume that the retrace time is 30% of the drawing time. Multiply the frame rate by 1.3 to account for the retrace. Thus, the minimum bandwidth for the DAC would be determined by the following formula: Speed (Hz) = 1.3 (retrace factor) $\times$ # pixels $\times$ 60Hz (frame rate) For the screen resolutions noted earlier, a new table can be generated for the minimum DAC speed required (see Figure 8). For the 60Hz frame rate, the screen is probably not interlaced. Interlacing the screen at 30Hz would give the same effect because interlacing gives the illusion that the screen is being refreshed at a faster rate. The DAC would only have to operate at a quarter of the speed of the 60Hz non-interlaced rate because only half of the lines are being drawn at a speed that's half the 60Hz frame rate. This is how scanning operates under the NTSC television standard. The FCC says that televisions can't refresh the screen faster than 30Hz, so interlacing was developed to get around it. There are no such restrictions in graphics monitors. In fact, there are monitors that have horizontal scan rates as much as 4 times faster (65kHz) than that for television (15.75kHz). # Color Look-Up Tables: Yes or No? As mentioned in the Bit-Mapped Graphics section, graphic systems may have direct conversion from a bit-map or they can use color look-up tables (CLUTs). It should be pointed out that one is not necessarily faster than the other. Speed depends primarily on the system. A fast CLUT is of no use if the external frame buffer can't load a new set of colors into the CLUT during the retrace time (horizontal or vertical). A video DAC without the CLUT may be faster since it can bypass the memory accesses needed for the CLUT, but, as seen in the Bit-Mapped Graphics section, the extra cost of the bit-planes (1 million additional bits for a 1024 imes 1024 display) may be excessive, and accessing the additional planes may produce some design problems. If a CLUT is needed, the size of the CLUT should also be a major consideration. Each bit-plane added requires 2<sup>n</sup> more memory cells. Constraints on die-size and power requirements become apparent. Also, one must ask whether one needs 16, 32, 64, 128, or 256 colors on every line. This depends on the color resolution desired for the entire screen. An easy way to determine the system needs is to picture the most common scene that would be displayed. The general rule is that the more complex and three-dimensional the images that are required, the more variations and shading are needed to truly represent them. Conversely, if the image is simple and two-dimensional, fewer colors would be needed. An example of the former would be geological formations. For the latter, consider the colors of flags of the world's nations. Almost all of them can be displayed with a CLUT of 16 colors. Remember, this refers to the number of colors needed at any one time. ### NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 No flag has more than 16 colors. The range of colors available for display after CLUT refresh depends on the color resolution or the number of data bits for each pixel. #### **Gamma Correction** A problem encountered in both television systems and in display monitors in general is the gamma effect. This is due to the nonlinear relationship between light output and the signal voltage applied to a cathode-ray tube. Although it would be desirable to have the luminous output of the phosphors on the display to vary directly with the changes in the signal applied to it, they usually do not. Each monitor has its own characteristic, but the international convention is to assume that the fractional value of the luminous output can be approximated by raising the percentage of display signal input to the 2.2 power. For example, a 60% of full-scale input signal will result in 33% of the full-scale luminous output $(0.6^{2.2} = 0.33).$ In Figure 6, the monitor does not respond linearly for a linear input signal. Adding a gamma correction circuit can take care of this problem. In the television industry, correction for this non-linearity takes place at the camera as the image is recorded. The camera takes the 2.2 root of its full-scale fractional value. This cancels the gamma effect and produces a linear system response. Response With Gamma Correction In graphics systems for which the image is generated from digital information, DACs convert the digital information into a voltage that drives the guns of the CRT. Basically, the systems designer has three choices: 1. Correct for gamma in the software. This can be done by using the 2.2 power/root compensation to pixel values before they are stored into the frame buffer. This could be an expensive addition to the software and might slow the overall system because of the added computation time. - 2. Apply analog gamma correction in the hardware. The correction factor could be done with additional circuitry to the output of the DAC before it drives the monitor. As mentioned before, this presents an additional hardware overhead. This is not done, however, without some risks. Since every monitor has individual characteristics, the resulting correction would not look the same on every monitor. - 3. Ignore the whole subject and accept the non-linearity of the luminous output as a characteristic of the system. Since most graphics applications are for the generation of images for specific problems and not for the lifelike reproduction of scenes (although it would be desirable), a gamma correction mechanism is unnecessary. This last approach seems to be the most prevalent solution since few, if any, DACs contain gamma correction circuitry. When graphics software designers select their colors, they do so for the best visual performance. This fine-tuning for colors and shading is really software gamma correction because they can select the digital information needed for colors and intensity and see the results from the other side of the monitor. # CIRCUIT FEATURES AND OPERATION This section covers the basic features and operation of the NE5150/51/52. The first two sections briefly discuss RS-170 and RS-343A, the standards for color and mono-throme video systems. The next section covers the composite video signal (CVS) that is specified in the two previous standards. #### RS-343A and RS-170 RS-170, the Electrical Performance Standards for Monochrome Television Studio Facilities, and RS-343A, the Electrical Performance Standards for High Resolution Monochrome Closed Circuit Television Cameras, were issued in November 1957 and September 1969, respectively, by the EIA (Electronic Industries Association). The specifications outlined in RS-343A determine the voltage levels required for the part. #### Composite Video Signal Shown in Figure 7 is a section of a composite video signal. With the exception of the BRIGHT function, the levels and tolerances are specified by RS-343A. #### Sync, Blank, and Setup The sync signal is situated 286mV (40 IRE) below the blanking level which lies 714mV (100 IRE) below the reference white level (next section). The sync signal synchronizes the monitor horizontal and vertical scanning. This, and the rest of the composite video signal, is not to be confused with the composite sync signal which is often used for a combined horizontal and vertical sync signal. The blank level lies just below the reference black level, separated by an amount known as the setup. The difference between reference white and the blanking level is defined as 100 IRE. Applying the blanking level voltage to the monitor input will reduce the CRT electron beam current so that there will be no visible trace of the electron gun on the phosphor. For television, the setup is defined as the *ratio* between the reference white and the reference black level measured from the blanking level. It is usually expressed as a percentage. Basically, it's the difference between the reference black level and the composite blanking level. RS-343A has set the limits of the setup as $7.5 \pm 5$ IRE. Any value between 2.5 to 12.5% of the blanked picture signal can be designated as the setup (2.5-12.5 IRE or 17.85-89.25mV). Since the full-scale range of the video signal represents 100 IRE, a percentage of the signal is synonymous with its IRE value. For the NE5150, the setup is 71mV or 10 IRE. #### Reference Black and White Reference black and white correspond to the signal levels for a maximum limit of black and white peaks. White corresponds to having all color guns on and black to having all guns off. The gray scale, which refers to the rest of the color values and contains a majority of the signal information, is defined by the amplitude between reference white and reference black. Since the reference white to blanking level is fixed at 100 IRE, the reference black level is determined by the setup. Since the setup can be between 2.5 and 12.5 IRE, the gray scale range must reflect those tolerances and so has a range of 92.5 ±5 IRE (660.5mV ± 35.7mV). To allow for a BRIGHT function, the NE5150/51/52 family of video DACs were designed for a full-scale range (blank to reference white) of 675mV (about 94 IRE) and a gray-scale range of 643mV (about 90 IRE). Using the BRIGHT function adds 71mV (10 IRE) to the reference white value. For instance, in a 12-bit system like the NE5150/51/52, using 4 bits/DAC would enable us to resolve the gray scale range into 16 parts. For the NE5150, that would be about 40.1mV (5.6 IRE) = 1 LSB. For 6 bits, 64 parts could be resolved, and for 8 bits, 256 parts. #### AN1081 #### NE5150/NE5151/NE5152 LOGIC TABLE | SYNC | BLANK | WHITE | BRIGHT | DATA | ADDRESS | OUTPUT <sup>3</sup> | CONDITION | |------|-------|-------|--------|--------|---------|---------------------|----------------------------| | 1 | х | Х | 0 | Х | X | -1031mV | SYNC <sup>1</sup> | | 1 | Х | Х | 1 | Х | × | -960mV | Enhanced SYNC <sup>1</sup> | | 0 | 1 | Х | 0 | Х | X | -746mV | BLANK | | 0 | 1 | Х | 1 | Х | X | -674mV | Enhanced BLANK | | 0 | 0 | 1 | 0 | Х | × | -71mV | WHITE | | 0 | 0 | 1 | 1 | Х | x | 0mV | Enhanced WHITE | | 0 | 0 | 0 | 0 | [0000] | Note 2 | -674mV | BLACK (FS) | | 0 | 0 | 0 | 1 | [0000] | Note 2 | -603mV | Enhanced BLACK (EFS) | | 0 | 0 | 0 | 0 | [1111] | Note 2 | -71mV | WHITE (ZS) | | 0 | 0 | 0 | 1 | [1111] | Note 2 | 0mV | Enhanced WHITE (EZS) | #### NOTES: - Green channel output only. RED and BLUE will output BLANK or ENHANCED BLANK (BRIGHT ON) under these conditions. - For the NE5150/5152, the DATA column represents the memory data accessed by the specific address. For the NE5151, the DATA is the direct digital inputs. - 3. Note output voltages in Logic Table are referenced to V<sub>CC</sub> for the NE5152 only. # Device Description and Operation Corresponding to the RS-343A requirements outlined in the previous section, the logic table indicates the output voltages given the digital inputs shown. Although the output voltages for the DACs are shown, the user should also know what is happening to the circuit and how the priority given to each function influences the output. [All ones (1111) is called zero-scale (ZS) and all zeroes (0000) is called full-scale (FS).] The BLANK command presets all the latches to all zeroes (0000) and sends the output to its blanking level of 100 ±5 IRE below reference white (-71mV) or about -746mV. When BRIGHT is on (a '1'), the output is raised 10 IRE (71mV or <sup>1</sup>9th of full-scale) to -674mV. BLANK overrides WHITE and is overridden by SYNC. The WHITE command presets the latches to all ones (1111) and outputs -71mV to all DACs. When the BRIGHT command is on, this value is raised to 0V. WHITE will be overridden by both SYNC and BLANK. The SYNC command presets all of the latches to zeroes and turns on the BLANK switch. In addition, it turns on a 40 IRE switch (drops voltage 286mV) in the GREEN channol only. So the GREEN channel sits at 140 IRE down and the RED and BLUE channels will be 100 IRE below ground. The BRIGHT command turns off one current switch within the circuit and adds 10 IRE (71mV) to the output levels of all three guns. This comes in handy if using a cursor (optional blinking) to brighten other parts of the screen. This switch cannot be overridden by any other switch. Referring to the pinouts of both the NE5150/52 and the NE5151 (see Figure 8), there are additional considerations. The WRITE<sub>G</sub>, WRITE<sub>R</sub>, and WRITE<sub>B</sub> pins are the write enable pins for each of the 16 × 4 memories in the CLUT. When these pins are pulled High, the memory is then in the READ mode. This is the normal mode of operation. To write to the memory, **one** of the pins must be pulled Low. The data on D0 – D3 will then be written to the memory location A0 – A3 of the corresponding WRITE pin. STROBE is the main system clock and synchronizes all digital operations on the DAC. AN1081 The strobe is ECL and TTL compatible and demands no special drive requirements. The positive edge of STROBE clocks the latches. The GREEN, RED, and BLUE pins are the analog outputs of the DACs. The DACs are voltage output and need no external components (75 $\Omega$ resistors are on-chip). The output voltage range is approximately 0 to -1V and is independent of the input logic (either TTL or ECL). The DATA and ADDRESS bits are designated so that D0 and A0 represent the most significant data and address bits (MSB), respectively. Similarly, D3 and A3 correspond to the least significant data and address bits (LSB). Since the NE5151 has no CLUT, there is no need for the address pins (4) or the write enable pins (3). Adding the NC (no connection) pin (1) gives the eight additional input pins for two 4-bit DACs. The original data bus now carries the logic for the RED gun. Analog and digital ground ( $A_{GND}$ and $D_{GND}$ ) should always be connected together in any configuration and should not have more than 50mV of potential between them to insure proper operation of the device. The next section will cover connection of $V_{CC}$ and $V_{EE}$ , in addition to $A_{GND}$ and $D_{GND}$ , on different system configurations. # Using Different Logic and Supply Voltages Different users have different needs. Some have access to dual supplies, other only to single-ended supplies. Signal logic may be TTL or ECL. In any case or configuration, the NE5150/51/52 family can be used. The following configurations cover most cases. Explanation of the configurations are as follows: - A. Case A shows a basic ECL configuration for the NE5150 and NE5151. The signal voltage is basic ECL with a -1.3V threshold and is powered from ground and -5V (or -5.2V). Since the TTL buffers are no longer needed, V<sub>CC</sub> is tied to analog and digital ground (A<sub>GND</sub> and D<sub>GND</sub>), excluding the buffers from the circuit. - B. In some cases, people use ECL logic but run it off a single supply, +5V and ground. In this case, operation is the same except that the supplies are shifted up 5V. In this new ECL mode, the threshold -1.3V is moved up by 5V to +3.7V. ECL operation is not available for the NE5152. - C. For TTL operation in the NE5150 and NE5151, dual supplies are normally needed. If available, standard TTL-level signals with a +1.4V threshold (between a logic '1' Low of 2.0V and a logic '0' High of 0.8V) can be connected directly. - D. In some situations, a dual supply is not available. Single-supply TTL operation is made possible by making similar connections and by pulling up the inputs of each pin with a $10 \mathrm{k}\Omega$ resistor connected to $V_{\mathrm{CC}} = +5 \mathrm{V}$ . This is necessary because the threshold is now 3.7V. - E. Case (D) necessitated the construction of the NE5152, which has only one mode using a single 5V supply and accepts TTL inputs. A<sub>GND</sub> and D<sub>GND</sub> become V<sub>CCA</sub> and V<sub>CCD</sub> and are tied to V<sub>CC</sub>. In some cases, a single supply is used and the internal ECL mode has been shifted up to the positive supply; the output voltage will be swinging from 0V to -1V, but, referenced from $V_{\rm CC}=+5V$ , it will swing from 5V to 4V. If the monitor accepts only positive sync pulses or video information, DC-offsetting the outputs or AC-coupling them with $1\mu F$ capacitors would make the signal acceptable to the monitor. Since the outputs have internal $75\Omega$ resistors, the monitor should have a $75\Omega$ resistor to ground in order to doubly-terminate the cable and to prevent reflections. #### **Unused inputs** For ECL mode (NE5150), any unused inputs, regardless of desired permanent stage, should be tied to a fixed-level output of an unused gate. AN1081 #### **BLOCK DIAGRAMS** # NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 #### Circuit Description As can be seen from the block diagrams in Figure 13, the only difference between the NE5150/52 and the NE5151 is the lack of a color look-up table on the NE5151. Bypassing the CLUT with its assorted address decoding, sense amplifiers, and read/write logic enables it to not only use 200mW less power, but also to increase its update rate to 150MHz The NE5151 is basically the same die as the NE5150/52, with the exception of a metal mask option that permits it to bypass all of the circuitry associated with the CLUT. It is also bonded differently to enable all 12 bits to be loaded into the DAC at any one time instead of being multiplexed 4 bits at a time to the NE5150/52 CLUT. #### **DAC Reference** The need for separate references for the DACs resulted from the problems associated with glitching and crosstalk between the DACs. When one DAC maintains a constant value through pixel updates, while another undergoes major transitions such as the 1111 to 0000 on/off switching of currents through the DAC, feedthrough can be expected if all 3 DACs derive their reference voltage from the same source. Having separate references solves this problem. It also isolates the DACs from each other and the other parts of the circuit. The reasons for choosing the DAC shown in Figure 12 are its simplicity, the bandgap's insensitivity to temperature variations, and its excellent supply rejection (PSRR) through high frequencies. It consists of a PTAT current source supplying a bandgap reference. The output of the bandgap is approximately –1.2V. To provide the bias for the different current sources on each of the DAC stages, the circuit uses a control amplifier that provides negative feedback to maintain its stability. BIT and its complement drive the differential pair that (along with QS2) makes up one part of the DAC. The bandgap drives the current sources through the control amplifier. If the bias line voltage should rise or fall, the negative feedback in the QS1 and QS3 current path would correct for it. The control amplifier consists of a transconductance stage driving an emitter-follower. The output of the emitter-follower provides a low-output impedance line that drives QS4. The inclusion of QS4 prevents switching transients from degrading settling time. The control amplifier has a 60MHz unity-gain bandwidth, providing power supply rejection up into the VHF range. #### **Digital-to-Analog Converters** The three DACs consist of differential pairs that are switched on or off depending on the value of the bits. Each of the transistors switches a different amount of current depending on the significance of each bit (see Figure 13). Although only one transistor is shown for each bit, the circuit actually has several transistors in parallel to get the required current. In this case, B3 is the least significant bit since it switches the least amount of current and would produce the smallest voltage drop across the 75 $\Omega$ load resistor. The reverse is true for B0, the most significant bit, since it draws the most current. So for all bits low, 0000, all of the current would go through the load resistor, bringing the output voltage to its lowest point. If all three DACs are low, this would correspond to reference BLACK. All bits high, or 1111, shunt current away from the load and leave the output voltage at reference WHITE. Different combinations of bits give 16 values between WHITE and BLACK. One additional 2mA switch is turned on by the input value of BRIGHT, which level-shifts the output by 1/9th the full-scale value, or about 10%. The BLANK and SYNC pins work in a similar manner. Refer to the Logic Table beside Figure 8 for the output voltages for each of these functions. Some of the problems associated with DACs can be attributed to switching glitches, usually measured in terms of glitch energy. Glitching occurs when digital switching of the transistors causes spikes onto the collectors of the current sources to each of the differential pairs. These current spikes charge the collector-base capacitance, C<sub>JC</sub>, of the collector transistor, and result in a slower settling time. The asymmetrical turn-on/off behavior of bipolar transistors and mismatched load bitwiring capacitances also contribute to glitches. This can also be seen as an overshoot of the waveform, a "glitch" on the rising or falling edge of what should look like a square wave. Signals that overshoot the desired analog output level consequently take longer to settle to their final value. The measure of this overshoot is the glitch energy, usually given in pV-sec. The units do not actually work out as units of energy or Joules, which is C-V (Coulomb-Volts), but result from measuring the area of the glitch [Area = Height (V) × Width (psec)]. The NE5150/51/52 resolves this problem by putting the current sources in series with another set of transistors (see Figure 14). The stage below the differential pair is then biased by a low-impedance line which reduces the effect of the current spiking. The biasing for the lower transistor comes from the control amplifier mentioned in the DAC Reference Section. #### **Video DAC Timing** For the NE5150 and NE5152, the presence of the memory dictates both a READ and a WRITE cycle, whereas the NE5151 needs only one diagram. The explanation of each of the waveforms can be found in the timing glossary. For the guaranteed specifications, the user is referred to the data sheet. AN1081 #### NE5150/52 (With CLUT) In the NE5150/52 READ cycle, the COM-POSITE signal refers to either the WHITE, BRIGHT, BLANK, or SYNC signals. The read composite hold time, t<sub>RCH</sub>, is defined from the rising edge of the strobe to the end of the composite pulse. This is the required time the composite signal must remain on the bus for latching. The time between the end of the composite pulse to the next rising edge of the strobe defines the read composite setup time, t<sub>RCS</sub>. This is the same as the read address setup time, t<sub>RAS</sub>. The read DAC delay time, t<sub>RDD</sub>, is the propagation time of the signal through the device clocked from the strobe to the 50% change of the DAC output. In the WRITE cycle, $t_{WAS}$ , the write address setup time is defined by the start of address to the falling edge of the write enable strobe. At the end of this time, data can be written to the CLUT. Both ADDRESS and DATA must remain latched until they reach the rising edge of the WRITE ENABLE. This defines the WRITE ENABLE pulse width, $t_{WEW}$ . The data should also be latched at the same time as the address. The start of the data (and address) to the end of the write enable pulse is defined as $t_{WDS}$ , or the write data setup time. After the write pulse finishes, an address and data hold time is also specified. #### NE5151 (No CLUT) Since the NE5151 has no memory for the signal to propagate through, it typically has a faster conversion time. As can be seen from the pinouts, the three 4-bit words enter the DAC simultaneously as opposed to the sequential 4-bit loading scheme used in the NE5150/52. With no memory, there's no need for READ or WRITE cycles and so there is only one standard timing diagram. (See Figure 16). This timing diagram is similar to the READ cycle of the NE5150/52 with the exception that addresses are not clocked to the CLUT; instead, data bits are sent directly to the DACs. In this case, t<sub>DH</sub> is analogous to the address hold time in the NE5150/52. All other definitions are analogous to the earlier READ case. # WORKSTATION APPLICATION #### Introduction This section describes the design of a color graphics interface for the Modula, Inc. Lilith Workstation. The workstation initially loads 16 colors (it only requires 16) into the NE5150's color look-up table. After the colors are loaded, the workstation then generates addresses to the look-up table. The entire color range (4096) is not required in this application. #### The LILITH Workstation The Lilith Workstation is a 16-bit workstation manufactured by Modula, Inc. It was originally designed by Niklaus Wirth and his students at the Swiss Federal Institute of Technology (ETH). The Lilith is a Modula-2 computing engine. In its original package, the Lilith includes 256kB of memory, a 15MB Winchester disk drive, a floppy disk, a mouse, and an 832 × 640 monochrome graphics tube. The Signetics Logic Design Group in Orem, Utah, has modified the Lilith by adding 2MB of memory and a high-resolution 1024 × 1024 color monitor. The changes made to the Lilith graphics section comprise the bulk of this application description. Benchmarks of the modified workstation have shown that its performance on applications ranging from matrix multiplications to complete circuit analysis is approximately half as fast as a VAX 11/780 minicomputer. In addition to the circuit simulator used, the Signetics-modified Lilith also supports a layout editor, SLED, that uses about 10,000 lines of Modula-2 source code. More detailed information on the Lilith can be obtained from the manufacturer and from the articles listed in the reference section. For the purposes of this application, it is sufficient to know that the Lilith contains a 16bit data bus for interaction with the SCC63484 Advanced CRT Controller and a ### NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 14-bit bus that is used to initialize the color look-up table in the NE5150 video DAC. Read/write, I/O lines, CLOCK, data acknowledge, and chip select signals are also sent to the SCC63484 for data and control purposes. Software Aspects (Pascal and Modula-2) Modula-2 is a superset of Pascal. Anyone with a working knowledge of Pascal should have no trouble programming a Lilith workstation or in understanding the initialization program outlined in this section. Some noteworthy features about Modula-2 and its influence on the architecture of the Lilith (the Mmachine) is the fact that the Lilith instruction set (M-code) has only 256 carefully chosen instructions. This limits any instruction to a 1B length and increases the speed of operation. The Modula-2 language constructs map neatly to M-code. There are no excess instructions to add extra baggage. For additional details, the reader is referred to the August 1984 issue of BYTE magazine that contains several good articles on Modula-2. Considering each '1' as ON and each '0' as OFF, the binary values for each color can be specified for each of the respective guns. Starting from the top, all guns OFF = BLACK. Similarly, all guns ON corresponds to word 7, WHITE. In the software definition module used to load the values, two constants were declared: black = 0 and white = 15. These correspond to the addresses shown in the table and were predefined because of their frequent use. Single guns completely ON give 1, 2, and 4—the primary colors RED, GREEN, and BLUE, respectively. #### System Hardware The basic system configuration for the color graphics interface is shown below. The Lilith workstation sends data to the SCC63484 and the NE5150. The information sent to the NE5150 is the data for the CLUT initialization. Control signals are sent to the ACRTC. The ACRTC in turn controls the video DAC. The frame buffer sends and receives data (via an address/data buffer stage) to and from the ACRTC for video DAC addressing. The ACRTC also provides horizontal and vertical sync to the CRT while the video DAC supplies the video information. One stage not shown is the address and data buffering for the frame buffer and the pixel stage. This stage, in addition to assorted logic and timing chips, merely facilitates functionality between the major blocks shown in Figure 21. The host microprocessor, system memory, and DMA control are local to the workstation and will not be described. The horizontal and vertical deflection sections are local to the CRT and will also be omitted. The rest of this section supplies an overall parts list and then describes each of the graphics blocks in somewhat greater detail. Although the actual pin numbers have been omitted, the functionality of each pin is shown for understanding. For actual pinouts and more detailed information, refer to the appropriate data sheet. #### **Parts List** The following parts were used in the design of the color graphics interface (the actual quantity of each part is not listed). The "F" designation stands for Signetics FAST-type logic. - NE5150 Video DAC - SCC63484 Advanced CRT Controller - MB85103-10 64k × 8 Dynamic RAM modules (Fujitsu) - 7404 Hex Inverter - 7432 2-Input NAND Gate # NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 - 7474 Dual D-Type Flip-Flop - 74123 Dual Retriggerable Monostable Multivibrator - 74138 1-of-8 Decoder/Demultiplexer - 74F139 Dual 1-of-4 Decoder/Multiplexer - 74F157 Quad 2-Input Data Selector/ Multiplexer (Non-Inverted) - 74F161 4-Bit Binary Counter - 74F164 8-Bit Serial-In/Parallel-Out Shift Register - 74F166 8-Bit Serial/Parallel-In, Serial-Out Shift Register - 74F245 Octal Transceiver (3-State) - 74F373 Octal Transparent Latch - 7905 5V Voltage Regulator - M1001 40MHz Crystal (MF Electronics) #### PC Board Layout Considerations Whenever dealing with high-frequency systems, analog or digital, care must be taken with PC board layout in order to insure good, reliable operation. Video DACs are hybrid devices in the sense that they are both analog and digital. They are also run at frequencies well into the RF range. This makes them especially susceptible to RF interference and different types of radiation. Signal traces should be kept as short as possible and 90° turns should be avoided. Power supplies should have adequate decoupling More details are provided in the reference section under Reference Number 4, "Getting the Best Performance From Your Video Digital-to-Analog Converter". #### **Functional Description** The interface is designed to drive a Mitsubishi C-6919 or 6920 19-inch monitor. The monitor has 1024 × 1024 display resolution. Of these, 1024 × 768 pixels are actually drawn, giving us about 790,000 pixels, and, according to our earlier formulas, requiring a DAC with a conversion frequency of about 62MHz. That, however, assumes a non-interlaced display with a frame rate of 60Hz. This application uses a 30Hz interlaced display and so it needs only one-fourth that speed since it is drawing half as many lines at half of the frame rate. The pixel clock is derived from a 40MHz crystal. Other timing signals are also derived from the same crystal. Table 4. Colors with Corresponding Bit Values | WORD # | COLOR | BLUE | GREEN | RED | |--------|-----------|--------|-------|------| | 0 | BLACK | 0000 | 0000 | 0000 | | 1 | RED | 0000 | 0000 | 1111 | | 2 | GREEN | 0000 | 1111 | 0000 | | 3 | YELLOW | 0000 | 1111 | 1111 | | 4 | BLUE | 1111 | 0000 | 0000 | | 5 | VIOLET | 1111 | 0000 | 1111 | | 6 | TURQUOISE | 1111 | 1111 | 0000 | | 7 | WHITE | 1111 | 1111 | 1111 | | 8 | GREY | 1010 | 1010 | 1010 | | 9 | ORANGE | 0000 | 1000 | 1111 | | 10 | AVOCADO | 0000 | 1010 | 1000 | | 11 | LIME | 0101 | 1111 | 1111 | | 12 | NAVY | 1111 | 1000 | 1000 | | 13 | ROUGE | 1000 | 0000 | 1111 | | 14 | LAVENDER | - 1111 | 1111 | 1000 | | 15 | PEA | 1000 | 1111 | 1000 | NOTE: The colors listed are for an application example only. The colors were randomly ordered and their gun and bit values in no way represent the de facto standard values or colors. ### NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 The interface uses a 512kByte frame buffer that is organized as 64k by 64-bit words. Within each 16-bit block of memory (1 of 4 per word), there are 4 pixels of 4 bits each. Each bit supplies an address to the Color Look-Up Table in the Video DAC. The interface shifts out 64-bits or 16 pixels of information during each display cycle. In each of the following schematics certain pins have been pulled up to $V_{CC}$ , indicated by an arrow. For each arrow pointing to PULL-UP, the connection goes into the pull-up circuit shown below. C<sub>PULL</sub> is used for decoupling any power line ripple. Each point has a similar circuit. #### ADVANCED CRT CONTROLLER The Signetics SCC63484 is a state-of-the-art device ideal for controlling raster-scan-type CRTs. It is a CMOS VLSI system that can control both text and graphics. One of the advantages of this part is its ability to do onboard graphic processing in its Drawing and Display Processor, relieving some of the computational overhead from the Lilith. Another attractive feature of the part is its flexibility. It has three different operating modes: character only, graphic only, and multiplexed character/graphic mode. In addition, it offers three scanning modes: non-interlace, interlace sync (this application), and interlace sync and video modes. With 2MB of graphic memory and a maximum drawing speed of 2 million pixels/second, it can supply the information to almost any type of high-resolution display (4096 × 4096 pixels maximum). For additional information on the command set and a full listing of features, please refer to the data sheet and user's manual. This application note will concentrate on only the interconnections relevant to this application. In this configuration (Figure 19), the SCC63484 Graphics Controller provides the horizontal and vertical sync pulses to the CRT and important timing pulses to the address and data buffers. It supplies timing to the frame buffer, the pixel-shifting stage, and to the frame buffer through direct and logical modifications made to the following system outputs: - MRD Memory Read or the Bus Direction Control Line. This determines the bus direction for the Frame Buffer Data Bus. - DRAW the Drawing/Refresh Cycle pin. This differentiates between drawing cycles and CRT display refresh cycles. - AS Address Strobe. This provides the address strobe for demultiplexing the frame buffer/data bus (MAD0/MAD15). - MCYC Memory Clock. Provides the frame buffer memory access timing. Equal to one-half the frequency of 2CLK signal. - DISP1 Display Enable Timing. This is a programmable display enable timing signal used to selectively enable, disable, and blank logical screens. - MAD0 MAD15 Address and Data Bus. Multiplexed frame buffer address/ data bus. - MA16, MA17 Address Bits/Raster Address Outputs. Gives the higher-order address bits for graphic screens and the raster address outputs for character screens. (lower 2 bits of MA16 MA19). # NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 The 2CLK signal provides the main clock input to the SCC63484 and is derived from the pixel clock (see System Timing). The ACRTC also provides horizontal and vertical sync pulses directly to the CRT via the HSYNC and VSYNC outputs. In Figure 19, the 16-bit bus of the Lilith is connected directly to the data inputs. The Lilith also provides a write signal (DST) to the $R/\overline{W}$ input. The first I/O line (I/OA0) is connected to the RS (Register Select) input. In addition, there is a high-order I/O bank select, three lower-order address lines, and a negative true I/O clock that, used with the 74138 Decoder, selects one of 4 devices: the ACRTC or 3 areas in the NE5150's color look-up table. On the ACRTC, a 74123 one-shot produces a reset pulse (RES) on power-up. The Data Acknowledge pin is not used and is pulled up to $V_{\rm CC}$ . #### ADDRESS AND DATA BUFFERING The address and data buffer stage provides an interface between the SCC63484 and the rest of the circuit. This stage takes the address/data lines MAD0 – MAD15 and separates them into two blocks. The 74F373 latches the upper bank for the addresses; this is the first bank. The second bank consists of 74F245 transceivers in the lower bank for the AN1081 The 74F373s are used to latch the addresses at the beginning of every memory cycle. The latches are enabled by the $\overline{AS}$ signal coming from the ACRTC. Since the ACRTC is configured to increment its display addresses by four between display cycles, 4 words or 64 bits are shifted out every cycle. For modifying memory cycles, the two lower address lines are used to enable one of four sets of 74F245 transceivers (2 per set). Enabling is performed by the 74F139 Decoder. The signal that clocks the decoder is a combination of MCYC (Memory Cycle) and $\overline{DRAW}$ , that results in a new signal, $\overline{MACC}$ . This signal is also used in the timing block. The transceiver outputs are now written into the frame buffer. From there, they will be sent to the pixel-shifting stage and then to the DAC. Each set of four 4-bit pixels in a serial string of displayed pixels is contained in a different block of memory. This is the reason the two lower-order address signals are used to select one of the four banks in the Video RAM (frame buffer). #### SYSTEM TIMING In a system as complicated as a graphics display board, the timing of the various ele- ments grows exceedingly complicated as the number of components grows. It becomes even more apparent when the components are individual systems with their own set of timing considerations. In our case, this means the Lilith, the ACRTC, and the frame buffer. Figure 21 shows the many elements it takes to generate the timing signals for the system. In the middle of the diagram, there are two 74F164 8-bit serial-in/parallel-out shift registers that count the timing states for the rest of the interface. The Address Strobe (\$\overline{AS}\$) signal, coming from the ACRTC, starts and ends this timing train. Because of the pulse width of \$AS\$, many states at the end of the train are unusable. The video RAM \$\overline{AAS}\$ signal (Row Address Strobe) starts at the beginning of State 1, and terminates as \$\overline{AS}\$ goes Low, activating the register's MR (Master Reset). The precharge requirement of \$\overline{AAS}\$ is met by the \$\overline{AS}\$ pulse width. The 74F157 Multiplexers are connected in such a way that the lower-order addresses are used for the video RAM row addresses (the 157 on top). At the beginning of State 3, the higher-order addresses are presented at the Video RAM address inputs as the column address. At State 5 the CAS signal becomes valid. Because of changes in the data hold (WRITE cycle) and data setup (READ cycle) of the ACRTC, the timing edge of CAS might have to be changed to insure proper operation. MRD (Memory Read) along with a combination of MCYC and DRAW from the Address and Data Buffer called MACC, are used with the two lowest-order address lines from the 74F373s (MAA0 and MAA1) to write-select one of the four memory planes (this memory plane runs orthogonal to the bit-planes discussed earlier). Because this signal comes well before the CAS signal, this qualifies as an early WRITE cycle, allowing the use of DRAMs with Data-In and Data Out signals connected together. Using two flip-flops, the output of the lower shift register generates the PE (Parallel Enable) signal for the pixel-shifting stage. Because it is clocked from the fifth point in the shifter, this pulse occurs between States 10 and 11. The upper left-hand corner of Figure 21 shows the creation of the 2CLK signal derived from the 40MHz pixel clock by using a 74F161 Counter that performs a divide-by-eight operation. ### AN1081 #### PIXEL SHIFTING The pixel-shifting stage consists of 8 very fast 74F166 Shift Registers divided into 4 banks, one for each address bit. These shift registers have maximum operating frequencies of 120MHz. The data comes from the address and data buffering and the video RAM. The $\overline{PE}$ (Parallel Enable Input) signal from the system timing block activates the register, while the pixel clock, DCLK, strobes each of the registers. All chips are permanently enabled by grounding their chip enable ( $\overline{CE}$ ) pins. The master reset ( $\overline{MR}$ ) is permanently disabled by tying it to a pull-up. The connection between the registers and the memory is such that all the bits of each pixel are shifted out simultaneously before going to the 74F157 multiplexer. From there, they address the colors of the CLUT on the Video DAC. #### **VIDEO RAM** The phrase "Video RAM" refers to a set of dynamic RAMs used as the memory section in this application. It is not meant to be confused with the Video RAM which is a dedicated device for video applications. The Video RAM or frame buffer section consists of 8 Fujitsu MB85103-10 modules. The 10 suffix signals a 100ns row access time. The cycle time is about 200ns, or about 5MHz. This is fine because only the pixel clock has to travel at the high screen draw speeds. These modules are SIPs (single inline packages) and were used because of space considerations. Each module consists of eight $64k \times 1$ -bit DRAMs, giving eight modules of $64k \times 8$ or a $64k \times 64$ buffer. This buffer is divided into four sections $(64k \times 16)$ that represent the four bits of address that are shifted out to the NE5150's CLUT. One can see how the frame buffer is set up to shift out data to the pixel shifter. The memory is divided into 4 banks that are write-selected by the $\overline{WE1}$ – $\overline{WE4}$ pulses. Two modules (64k $\times$ 16 bits) make up one bank. This makes up the four 16-bit words that are shifted out. But where is the information for each pixel? Taking the 1st bank as an example, it can be divided into 4 quadrants: AN1081 M1D0 – M1D3, M1D4 – M1D7, M1D8 – M1D11, and M1D12 – M1D15. Each of these quadrants represents a dot. By tracking each dot in parallel back to the shift register in the pixel-shifting stage, they turn out to be each of the four quadrants in parallel. Comparing diagrams reveals the same to be true for each of the quadrants in each of the four banks of memory. Each quadrant, then, corresponds to one pixel, and all of the pixels for one bank are written out to the shift register during a write cycle. ### NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 #### **VIDEO DAC INTERFACE** The interface to the NE5150 is shown in Figure 24. The 8-bit data bus comes from the lower 8 bits of the Lilith. The low 4 bits are connected directly to the Video DAC data inputs. Bits 4-7 are tied to the 74F157 Multiplexer. This provides the address to the CLUT when it is initialized. The other set of inputs to the multiplexer comes from the pixel-shifting stage. After the first CLUT initialization, all of the addresses come from the pixel-shifter. The inverters, NAND gates, and OR gates are used to delay the write pulses WRR, WRG, and WRB so that they fit into the address setup window. The chip select pulses come from the 74F138 which are selected by the Lilith. I/OCLK clocks the 74138 and the OR gates for the chip select. DCLK drives the STROBE of the DAC and clocks the two D-type flip-flops which provide the BLANKing signal. Both of these signals come from the ACRTC and the system timing section. The WHITE, BRIGHT, and SYNC inputs are not utilized and are connected to ground. $V_{\rm EE}$ is run off a 7905 voltage regulator powered by a -12V power supply. The capacitors to the monitor and voltage regulator are polarized with the positive end to the monitor for the RGB outputs and to ground for the regulator. The regulator uses Tantalum capacitors. # NE5150/51/52 Family of Video Digital-to-Analog Converters AN1081 #### **GLOSSARY** This glossary consists of three parts: a section for graphics terminology, one for the timing of the NE5150 used in the Lilith workstation application, and a list of references. For the glossary section, many analogies are made with television to clarify some terminology. #### GRAPHICS TERMINOLOGY ACRTC — Short for Advanced CRT Controller. A device that helps to interface a microprocessor or microcomputer with a monitor. Advanced refers to the Signetics ACRTC, the SCC63484, called advanced because of its ability to do most of its graphics computations on-board, thus relieving some of the workload from the microprocessor and increasing its overall efficiency. Bit-Map, Bit-Plane — A memory representation in which one or more bits correspond to a pixel. For each bit used in the representation of a pixel, there is a plane on which it can be mapped. To represent each pixel by 4 bits, 4 bit planes are needed. This is the case whether the bits store the actual data for the pixel or hold the address of the memory location containing the data. Blanking — The process of turning off an electron gun so that it leaves no trace on the screen as it returns to the left or top of the screen in a raster-scan system. Applies to both television sets and monitors. The period for the blanking is defined as the horizontal blanking and the vertical blanking interval for their respective cases. CRT — Short for Cathode Ray Tube, a type of electron tube that produces an electron beam that strikes the phosphor-coated screen, causing that screen to emit light. Chrominance — The color information supplied in a signal. While this information has to be extracted by color decoders in television (via phase differencing with a fixed-frequency subcarrier), in computer monitors and bitmapped systems it is supplied digitally and then converted to analog to directly drive color guns. Color Look-up Table — Sometimes referred to as the CLUT, it is associated with a Video DAC and speeds system access of oftenused colors. The time savings results because a color can be generated by sending a CLUT address to the DAC instead of loading a word from external memory. Current CLUTs range in size from 16 to 256 words. Word length depends on the bit resolution of the DAC. **DAC** — Short for Digital-to-Analog Converter. Most DACs have a single output. Some have as many as eight. RGB Video DACs have three — one for each of the primary colors. Video DACs typically operate at very high speeds since they have to supply a new piece of information for each pixel on the screen at rates of 30 to 80 times per second. **ECL** — Short for Emitter-Coupled-Logic. A fast, non-saturating form of bipolar logic that usually operates from 0 to -5.2V. It has a threshold of -1.3V. Frame Buffer — Sometimes used interchangeably with video RAM. A frame buffer is a large, fast-access store of memory that contains the digital information necessary to display part or all of a display. It is used in conjunction with bit-mapped graphic systems. It actually "stores" the bit-plane. Glitch Energy — The area displaced by an analog signal as it overshoots or undershoots its ideal value. This is a problem usually found in DACs. Units are usually given in pV-s. When glitch energy is high, settling times tend to be longer and may result in visual color aberrations on the screen. Hue — The actual color(s) on a monitor. The hue depends on the frequency of the light striking the human eye. For television transmission, it is determined by the video signal's phase difference with a color subcarrier reference frequency. For computer graphics systems, it is determined by the combination of binary values applied to the DAC. The resolution of hue/colors is determined by the bit length of each word of information. Lilith — The brand name of the workstation manufactured by Modulo, Inc. of Provo. UT. Luminance — The brightness information in a video signal. A black and white (monochrome) monitor displays only variations in brightness. Only a luminance signal is being manipulated. The same holds true for television. Although chrominance information is also present in a television signal, B/W TV sets do not have the necessary decoders. **Modula-2** — A language that is the superset of Pascal. This was also invented by Niklaus Wirth of the Swiss Technological Institute. NTSC — Short for the National Television Standards Committee, the ruling body for television standards in the United States. Other countries also use this standard as is, or with a different frequency for the color subcarrier. Orthogonal — Defined as being mutually perpendicular. The product of two orthogonal vectors is zero. In bit-mapped systems, the bit length of a word lies orthogonal to the plane itself. Hence, each plane supplies only one bit of information for each pixel. Pixel — Short for "picture element". The smallest resolvable element on a graphics display. Each pixel usually corresponds to at least one bit. The entire display is made up of a map of pixels. The torm bit-map comes from the bit association. There is no equivalent in television. What is seen is the true analog representation of what is being recorded by a camera and then retraced on horizontal lines. Raster-Scan — The form of visual display transmission used in all television sets and in most monitors. It consists of an electron beam tracing a path from left-to-right while going top-to-bottom. Saturation — The "deepness" of a color. Usually depends on the amplitude of the color signal in television systems. Red and pink are the same hue, but red is actually more saturated than pink. In graphics systems, there is no true equivalent. Changing bit-values changes the color itself. The closest analogy would be to raise or lower the voltages on all three color guns simultaneously (the BRIGHT function on the NE5150/51/52). This would, however, depending on the amplitude change, give the impression of brightening or dimming the color (changing luminance) rather than saturating it. Sync — The voltage level specified in RS-343A as being 140 IRE (1V) below the enhanced white level (ground). It is also 40 IRE (286mV) below the blanking level. Generically it is also used to refer to vertical and horizontal sync pulses that synchronize the timing and movement of the electron beam on a CRT. It should not be confused with "composite sync". **Teletext** — A form of data transmission via television signals. In many cases, digital information is sent during the vertical blanking interval (VBI). In some cases, it is sent during every retrace. This is known as full-field teletext. TTL — Short for Transistor-Transistor Logic. It has a threshold voltage of approximately 1.4V and is the most widely-used form of logic in the world today. #### DEFINITIONS FOR NE5150/51/ 52 TIMING DIAGRAMS This section contains explanations for the NE5150/51/52 Video DAC's timing diagram specifications. For the typical, minimum, and maximum values, please refer to Signetics' data sheet. twas - Write Address Setup (NE5150/52) twah - Write Address Hold (NE5150/52) twps - Write Data Setup (NE5150/52) twoH - Write Data Hold (NE5150/52) twew — Write Enable Pulse Width (NE5150/52) t<sub>RCS</sub> - Read Composite Setup (NE5150/52) t<sub>RCH</sub> — Read Composite Hold (NE5150/52) t<sub>RAS</sub> - Read Address Setup (NE5150/52) t<sub>RAH</sub> - Read Address Hold (NE5150/52) t<sub>RSW</sub> — Read Strobe Pulse Width (NE5150/52) t<sub>RDD</sub> - Read DAC Delay (NE5150/52) tcs - Composite Setup (NE5151) $t_{\text{CH}}$ — Composite Hold (NE5151) tps - Data bits Setup (NE5151) tpH - Data bits Hold (NE5151) tsw - Strobe Pulse Width (NE5151) tpp - DAC Delay (NE5151) t<sub>R</sub> - DAC Rise Time (NE5151) ts - DAC Full-Scale Settling Time (NE5151) #### REFERENCES The following books, articles, notes, and correspondences were used in the preparation of this application note. - Raster Graphics Handbook, 2nd edition, by the Conrac Corporation - "Trends in Graphics Hardware", paper by Randall R. Bird, Genisco Computers Corporation; presented at WESCON '85 - 3. Basic Television and Video Systems, 5th edition, by Bernard Grob, McGraw-Hill - Getting the Best Performance from Video Digital-to-Analog Converters, (AN-1) by Dennis Packard, Brooktree Corporation, San Diego - "A Cost-Effective Custom CAD System", paper by R.C. Burton, D.G. Brewer, R.E. - Penman, and R. Schilimoeller, Computer Science Department, Brigham Young University and Signetics Corporation - "Lilith and Modula-2", by Richard Ohran, Byte Magazine, pgs. 181 – 192; August 1984 - "Monolithic Color Palette Fills in the Picture for High-Speed Graphics", by Steven Sidman and John C. Kuklewicz, Electronic Design; November 29, 1984 - EIA Standard RS-343A: Electrical Performance Standards for High-Resolution Monochrome Closed-Circuit Television Camera, by the Video Engineering Department of the Electronic Industries Association; September, 1969 - "A Single-Chip RGB Digital-to-Analog Converter with High-Speed Color-Map Memory", by W. Mack and M. Horowitz, Digest of the International Conference on Consumer Electronics, p. 90, 1985 # NE/SE5410 10-Bit High-Speed Multiplying D/A Converter **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5410/SE5410 are 10-bit Multiplying Digital-to-Analog Converters pinand function-compatible with the industry-standard MC3410, but with improved performance. These are capable of high-speed performance, and are used as general-purpose building blocks in cost effective D/A systems. The NE/SE5410 provides complete 10-bit accuracy and differential non-linearity over temperature, and a wide compliance voltage range. Segmented current sources, in conjunction with an R/2R DAC, provide the binary weighted currents. The output buffer amplifier and voltage reference have been omitted to allow greater speed, lower cost, and maximum user flexibility. #### **FEATURES** - Pin- and function-compatible with MC3410 - 10-bit resolution and accuracy (± 0.05%) - Guaranteed differential nonlinearity over temperature - Wide compliance voltage range — -2.5 to +2.5V - Fast settling time 250ns typical - Digital inputs are TTL- and CMOS-compatible - High-speed multiplying input slew rate — 20mA/μs - Reference amplifier internallycompensated - Standard supply voltages +5V and -15V #### PIN CONFIGURATION #### **APPLICATIONS** - Successive approximation A/D converters - High-speed, automatic test equipment - High-speed modems - Waveform generators - CRT displays - Strip CHART and X-Y plotters - Programmable power supplies - Programmable gain and attenuation #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | NE5410F | | 16-Pin Cerdip | -55 to +125°C | SE5410F | #### **BLOCK DIAGRAM** Linear Products Product Specification # 10-Bit High-Speed Multiplying D/A Converter NE/SE5410 #### **ABSOLUTE MAXIMUM RATINGS** $T_A = +25$ °C, unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |----------------------|--------------------------------------------------------------------------|-----------------------------------|-----------------| | V <sub>CC</sub> | Power supply | +7.0 | V <sub>DC</sub> | | V <sub>EE</sub> | | -18 | V <sub>DC</sub> | | Vi | Digital input voltage | +15 | V <sub>DC</sub> | | Vo | Applied output voltage | +4, -5.0 | V <sub>DC</sub> | | I <sub>REF(16)</sub> | Reference current | 2.5 | mA | | V <sub>REF</sub> | Reference amplifier inputs | V <sub>CC</sub> , V <sub>EE</sub> | V <sub>DC</sub> | | V <sub>REF(D)</sub> | Reference amplifier differential inputs | 0.7 | V <sub>DC</sub> | | T <sub>A</sub> | Operating temperature range<br>SE5410<br>NE5410 | -55 to +125<br>0 to +70 | ο̈́ο̈́ | | TJ | Junction temperature<br>Ceramic package | + 150 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> | 1190 | mW | #### NOTE: # DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5.0V_{DC}$ , $V_{EE} = -15V_{DC}$ , $I_{REF} = 2.0$ mA, all digital inputs at high logic level. SE5410: $T_A = -55$ °C to +125°C, NE5410 Series: $T_A = 0$ °C to +70°C, unless otherwise noted. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |-------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|----------|--------------|-----------------| | | | | Min | Тур | Max | UNIT | | Relative accuracy (Error relative to full scale | Relative accuracy | Over temperature | | ± 0.025 | ± 0.05 | % | | | (Error relative to full scale I <sub>O</sub> ) | | | ± 1/4 | ± 1/2 | LSB | | | Differential | Over temperature | | ± 0.025 | ± 0.05 | % | | | Differential non-linearity | | | ± 1/4 | ± 1/2 | LSB | | ts | Settling time to within $\pm \frac{1}{2}$ LSB (all bits low to high) | T <sub>A</sub> = 25°C | | 250 | | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time | T <sub>A</sub> = 25°C | | 35<br>20 | | ns | | TCIO | Output full-scale current drift | | | 20 | 40 | ppm/°C | | V <sub>IH</sub> | Digital input logic levels (all bits) High level, Logic "1" Low level, Logic "0" | | 2.0 | | 0.8 | V <sub>DC</sub> | | l <sub>IH</sub><br>l <sub>IL</sub> | Digital input current (all bits) High level, V <sub>IH</sub> = 5.5V Low level, V <sub>IL</sub> = 0.8V | | | | 20<br>-20 | μΑ | | I <sub>REF(15)</sub> | Reference input bias current (Pin 15) | | | -1.0 | -5.0 | μΑ | | Гон | Output current (all bits high) | $V_{REF} = 2.000V,$ $R_{16} = 1000\Omega$ | 3.937 | 3.996 | 4.054 | mA | | loL | Output current (all bits low) | T <sub>A</sub> = 25°C | | 0 | 0.4 | μΑ | | v <sub>o</sub> | Output voltage compliance | $T_A = 25^{\circ}\text{C}$<br>$\epsilon_R < 0.050\%$<br>relative to full-scale | | | -2.5<br>+2.5 | V <sub>DC</sub> | | SR IREF | Reference amplifier slew rate | | | 20 | | mA/μs | Derate above 25°C at the following rate: F package at 9.5mW/°C. # NE/SE5410 #### DC ELECTRICAL CHARACTERISTICS $V_{CC}=+5.0V_{DC},\ V_{EE}=-15V_{DC},\ I_{REF}=2.0mA,$ all digital inputs at high logic level. SE5410: $T_A=-55^{\circ}C$ to $+125^{\circ}C,\ NE5410$ Series: $T_A=0^{\circ}C$ to +70°C, unless otherwise noted. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |------------------------------------|-------------------------------------------|---------------------------------------------|-----------------|---------------|-----------------|-----------------| | | | | Min | Тур | Max | UNIT | | ST I <sub>REF</sub> | Reference amplifier settling time | 0 to 4.0mA, ± 0.1% | | 2.0 | | μs | | PSRR(-) | Output current power supply sensitivity | | | 0.003 | 0.01 | %/% | | Co | Output capacitance | V <sub>O</sub> = 0 | | 25 | | pF | | C <sub>I</sub> | Digital input capacitance (all bits high) | | | 4.0 | | pF | | Icc<br>I <sub>EE</sub> | Power supply current (all bits low) | | | +2<br>-12 | +4<br>-18 | mA | | V <sub>CC</sub><br>V <sub>EE</sub> | Power supply voltage range | T <sub>A</sub> = 25°C<br>V <sub>O</sub> = 0 | +4.75<br>-14.25 | + 5.0<br>- 15 | + 5.25<br>15.75 | V <sub>DC</sub> | | | Power consumption | | | 190 | 300 | mW | Figure 1. Output Current vs Output Compliance Voltage Figure 2. Maximum Output Compliance Voltage vs Temperature NE/SE5410 #### CIRCUIT DESCRIPTION The NE5410 consists of four segment current sources which generate the 2 Most Significant Bits (MSBs), and an R/2R DAC implemented with ion-implanted resistors for scaling the remaining 8 Least Significant Bits (LSBs) (see Figure 5). This approach provides complete 10-bit accuracy without trimming. The individual bit currents are switched ON or OFF by fully-differential current switches. The switches use current steering for speed. An on-chip high slew reference current amplifier drives the R/2R ladder and segment decoder. The currents are scaled in such a way that, with all bits on, the maximum output current is two times 1023/1024 of the reference amplifier current, or nominally 3.996mA for a 2.000mA reference input current. The reference amplifier allows the user to provide a voltage input: out-board resistor R16 (see Figure 6) converts this voltage to a usable current. A current mirror doubles this reference current and feeds it to the segment decoder and resistor ladder. Thus, for a reference voltage of 2.0V and a 1kΩ resistor tied to Pin 16, the full-scale current is approximately 4.0mA. This relationship will remain regardless of the reference voltage polarity. Connections for a positive reference voltage are shown in Figure 6a. For negative reference voltage inputs, or for bipolar reference voltage inputs in the multiplying mode, R15 can be tied to a negative voltage corresponding to the minimum input level. For a negative reference input, R16 should be grounded (Figure 6b). In addition, the negative voltage reference must be at least 3V above the VEE supply voltage for best operation. Bipolar input signals may be handled by connecting R16 to a positive voltage equal to the peak positive input level at Pin 15. When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5.0V supply, which drives logic, is to be used as the reference, R16 should be decoupled by connecting it to the +5.0V logic supply through another resistor and bypassing the junction of the two resistors with a $0.1 \, \mu F$ capacitor to ground. The reference amplifier is internally-compensated with a 10pF feed-forward capacitor, which gives it its high slew rate and fast settling time. Proper phase margin is maintained with all possible values of R16 and reference voltages which supply 2.0mA reference current into Pin 16. The reference current can also be supplied by a high impedance current source of 2.0mA. As R16 increases, the bandwidth of the amplifier decreases slightly and settling time increases. For a current source with a dynamic output impedance of $1.0M\Omega$ , the bandwidth of the reference amplifier is approximately half what it is in the case of R16 = 1.0k $\Omega$ , and settling time is ≈10µs. The reference amplifier phase margin decreases as the current souce value decreases in the case of a current source reference, so that the minimum reference current supplied from a current source is 0.5mA for stability. # NE/SE5410 # OUTPUT VOLTAGE COMPLIANCE The output voltage compliance ranges from -2.5 to +2.5V. As shown in Figure 2, this compliance range is nearly constant over temperature. At the temperature extremes, however, the compliance voltage may be reduced if $V_{\text{EE}} > -15V$ . #### **ACCURACY** Absolute accuracy is a measure of each output current level with respect to its intended value. It is dependent upon relative accuracy, or linearity, is the measure of each output current with respect to its intended fraction of the full-scale current. The relative accuracy of the NE5410 is fairly constant over temperature due to the excellent temperature tracking, of the implanted resistors. The full-scale current from the reference amplifier may drift with temperature causing a change in the absolute accuracy. However, the NE5410 has a low full-scale current drift with temperature. The SE5410 and the NE5410 are accurate to within $\pm \frac{1}{2}$ LSB at 25°C with a reference current of 2.0mA on Pin 16. #### MONOTONICITY The NE5410 and SE5410 are guaranteed monotonic over temperature. This means that for every increase in the input digital code, the output current either remains the same or increases but never decreases. In the multiplying mode, where reference input current will vary, monotonicity can be assured if the reference input current remains above 0.5mA. ### NE/SE5410 #### SETTLING TIME The worst-case switching condition occurs when all bits are switched "on," which corresponds to a LOW-to-HIGH transition for all bits. This time is typically 250ns for the output to settle to within ± ½ LSB for 10-bit accuracy, and 200ns for 8-bit accuracy. The turn-off time is typically 120ns. These times apply when the output swing is limited to a small (< 0.7V) swing and the external output capacitance is under 25pF. The major carry (MSB off-to-on, all others onto-off) settles in approximately the same time as when all bits are switched off-to-on. If a load resistor of $625\Omega$ is connected to ground, allowing the output to swing to -2.5V, the settling time increases to $1.5\mu s$ . Extra care must be taken in board layout as this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads, $100\mu F$ supply bypassing, and minimum scope lead length are all necessary. A typical test setup for measuring settling time is shown in Figure 7. The same setup for the most part can be used to measure the slew rate of the reference amplifier (Figure 9) by tying all data bits high, pulsing the voltage reference input between 0 and 2V, and using a $500\Omega$ load resistor $R_L$ . # NE/SE5410 **Product Specification** Linear Products # 10-Bit High-Speed Multiplying D/A Converter # NE/SE5410 Figure 11. Successive Approximation A/D Converter # NE/SE5410 # Comparator Selector Guide | | | | MAX. INP. | MAX. INPUT<br>CURRENT | NPUT | 2 | RESPONSE | COMMON- | OUTPUT | OUTPUT VOLTAGE | | VOLTAGE | | MAX DIFF | |--------------------------|---------|-------|-----------|-----------------------|--------|---------------|----------|------------------------|---------|---------------------|-----------|----------|--------|----------------| | | COM | TEMP | VOLT | BIAS | OFFSET | VOLTAGE | (TYP) | VOLTAGE | Vol MAX | V <sub>OH</sub> MIN | OUTPUT | E G | F 2 | VOLTAGE | | DEVICE | PLEXITY | HANGE | (MV) | (MA) | (MA) | (A) | (us) | MANGE (V) | Ē | Ξ | SINOCIONE | (A) A) | LANCOI | | | LM111 <sup>1</sup> | Single | Σ | 3.0 | 0.10 | 0.01 | ±15 | 200 | -14.5/+13 | 0.4 | | 8 | 500 | 2 | + 30 | | LM211 | Single | _ | 3.0 | 0.10 | 0.01 | đ | 200 | -14.5/+13 | 0.4 | | 8 | 200 | 2 | ± 30 | | LM311 | Single | . ပ | 7.5 | 0.25 | 0.05 | +5 and GND | 500 | -14.5/+13 | 0.4 | | 8 | 200 | 2 | ± 30 | | NE527 <sup>2</sup> | Single | ပ | 10.0 | 4.00 | 1.0 | + 10 | 91 | + 2 | 0.5 | 2.7 | Ĕ | | 5 | +2 | | SE527 | Single | Σ | 9.00 | 4.00 | 1.00 | +2 | 91 | +2 | 0.5 | 2.5 | Ĕ | | 2 | + 2 | | NE529 <sup>3</sup> | Single | O | 10.0 | 20.0 | 15.0 | ± 10 | 12 | ÷1 | 0.5 | 2.7 | Ĕ | | 2 | ∓2 | | SE529 | Single | Σ | 9.00 | 36.0 | 9.00 | and +5 | 12 | +2 | 0.5 | 2.5 | Ĕ | | 2 | +2 | | NE5105A | Single | A/C/M | 0.25 | 7. | 0.02 | <b>9</b> +1 | 36 | e +1 | 0.4 | 2.4 | Ę | 56 | 10 | +2 | | NE5105 | Single | A/C/M | 09:0 | 4. | 0.04 | £+1 | 36 | e<br>+1 | 0.4 | 2.4 | Ĕ | 56 | 10 | +2 | | LM119 <sup>3</sup> | Dual | Σ | 7.00 | 9: | 0.10 | ±15 | 88 | ± 13 | 0.4 | | 8 | 40 | 8 | +2 | | LM219 | Dual | _ | 2.00 | 90. | 0.10 | þ | . 80 | ± 13 | 0.4 | | 8 | 4 | 8 | +2 | | LM319 | Dual | O | 10.0 | 1.20 | 0.30 | +5 and GND | 8 | +13 | 0.4 | | 8 | 40 | 8 | +2 | | LM193 <sup>3</sup> /193A | Dual | Σ | 9.00/4.0 | 0:30 | 0.10 | ±1 to ±18 | 1300 | 0 to Vs-2 | 0.7 | | 8 | 200 | 2 | 36 | | LM293/293A | Dual | - | 9.00/4.0 | 0.40 | 0.15 | ō | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 200 | 2 | 36 | | LM393/393A | Dual | O | 9.00/4.0 | 0.40 | 0.15 | +2 to +36 GND | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 200 | 2 | 36 | | LM2903 | Dual | - | 15.0 | 0.50 | 0.20 | | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 9 | 8 | 36 | | NE/SE5214 | Dual | M/C | 15/10.0 | 40.0 | 12.0 | +5 -5 GND | 80 | +3 | 0.5 | 2.5/2.7 | Ę | | 12 | 9+ | | NE/SE522 | Dual | M/C | 15/10.0 | 40.0 | 12.0 | +5 -5 GND | 9 | e+1 | 0.5 | | 8 | | 12 | <b>9</b><br>+I | | LM139 <sup>3</sup> /139A | Quad | Σ | 9.00/4.0 | 0:30 | 0.10 | | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 200 | 8 | 36 | | LM239/239A | Quad | _ | 9.00/4.0 | 0.40 | 0.15 | ±1 to ±18 or | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 200 | 7 | 36 | | LM339/339A | Quad | O | 9.00/4.0 | 0.40 | 0.15 | +2 to +36 | 1300 | 0 to Vs-2 | 0.7 | | 8 | 200 | 7 | 36 | | LM2901 | Quad | _ | 15.0 | 0.50 | 0.20 | | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 90 | 8 | 36 | | MC33023 | Quad | _ | 40.0 | 9. | 0.30 | +2 to +28 GND | 1300 | 0 to V <sub>S</sub> -2 | 0.7 | | 8 | 9 | 7 | 36 | NOTES: 1. With strobe, will work from single supply 2. Complementary output gates with individual strobes 3. Will operate from single or dual supplies 4. Ultra-high speed \*Temperature Range | = Industrial - 25°C to +85°C | = Commercial 0°C to +70°C | M = Military - 25°C to +125°C | A = Automotive - 40°C to +125°C 6-199 # Symbols and Definitions for Comparators #### **Linear Products** # Common-Mode Rejection Ratio (CMRR) The ratio of the change in input common-mode voltage (over a specified input common-mode range) to the corresponding change in $V_{OS}$ (see definition below). CMRR is expressed in dB where CMRR (dB) = $20\log(\Delta \text{CMV}/\Delta V_{OS})$ . # Differential Input Resistance $(R_{IN})$ The small-signal resistance looking into either input terminal with the other input terminal connected to a specified voltage. #### Input Bias Current (IBIAS) The current into either input terminal with both inputs connected to a common specified voltage. # Input Common-Mode Voltage Range (CMVR) The range of input common-mode voltage for which operation within the specifications is guaranteed. #### Input Offset Current (IOS) The difference between the two input bias currents with both inputs connected to a common specified voltage. # Input Offset Current Drift (TCl<sub>OS</sub>) The ratio of the change in I<sub>OS</sub> to the corresponding change in temperature as that temperature deviates from 25°C. #### Input Offset Voltage (Vos) The minimum potential difference required between the input terminals to force the output to a specified voltage. # Input Offset Voltage Drift (TCV<sub>OS</sub>) The ratio of the change in V<sub>OS</sub> to the corresponding change in temperature as that temperature deviates from 25°C. # Input to Output Propagation Delay (t<sub>PD</sub>) The propagation delay measured from the time the differential input signal equals $V_{OS}$ to the 50% point of the output transition with the comparator in the compare mode. The propagation delay is specified for a given initial input voltage ( $-V_{IN}$ ) and overdrive ( $V_{OD}$ , see definition below) and can also be specified for both positive-( $t_{PD}$ +) and negative-( $t_{PD}$ –) going input signals. # Latch Disable Propagation Delay (t<sub>LPD</sub>) The propagation delay measured between the 50% point of the latch-to-compare transition of the latch enable signal and the 50% point of the output transition. This propagation delay can be specified for both positive- $(t_{IPD}+)$ and negative- $(t_{IPD}-)$ going output transitions and is specified for a particular value of $V_{OD}$ (see definition below). #### Latch Hold Time (t<sub>H</sub>) The minimum time after the compare-to-latch transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the output. Hold time is measured from the 50% transition point of the latch enable signal to the point at which the differential input signal equals V<sub>OS</sub> and is specified for a particular value of V<sub>OD</sub> (see definition below). #### Latch Pulse Width (tw) The minimum time that the latch enable signal must be in the compare mode in order to acquire and subsequently hold an input signal change. Pulse width is measured between the 50% transition points of the latch enable pulse and is specified for a particular value of V<sub>OD</sub> (see definition below). #### Latch Setup Time (ts) The minimum time before the compare-tolatch transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the output. Setup time is measured from the point at which the differential input voltage equals $V_{OS}$ to the 50% transition point of the latch enable signal and is specified for a particular value of $V_{OD}$ (see definition below). #### Output High Current (IOH) The current that can be sourced at the output terminal at a specified output voltage. #### Output High Voltage (VOH) The high output voltage at a specified output source current and differential input voltage. #### Output Low Current (IOL) The current that can be sunk at the output terminal at a specified output voltage. #### Output Low Voltage (VOL) The low output voltage at a specified output sink current and differential input voltage. #### Overdrive (V<sub>OD</sub>) The input overdrive $(V_{OD})$ is the applied differential input voltage $(V_{|N})$ in excess of the comparator input offset voltage $(V_{OS})$ ; i.e., $V_{OD} = V_{|N} - V_{OS}$ . The dynamic response of a comparator depends on the input overdrive and, for this reason, such parameters as propagation delay and latch setup time, hold time, and pulse width are specified for a particular value of $V_{OD}$ . # Power Supply Rejection Ratio (PSRR) The ratio of the change in power supply voltage (over a specified power supply voltage range) to the corresponding change in $V_{OS}$ . PSRR is expressed in dB where PSRR(dB) = $20\log(\Delta PSV/\Delta V_{OS})$ . #### Voltage Gain (A<sub>V</sub>) The ratio of the change in output voltage (over a specified output voltage range) to the change in differential input voltage. # LM111/211/311 Voltage Comparator **Product Specification** #### **Linear Products** #### **DESCRIPTION** The LM111 series are voltage comparators that have input currents approximately a hundred times lower than devices like the μA710. They are designed to operate over a wider range of supply voltages; from standard ± 15V op amp supplies down to the single 5V supply used for IC logic. Their output is compatible with RTL, DTL, and TTL as well as MOS circuits. Further, they can drive lamps or relays, switching voltages up to 50V at currents as high as 50MA. Both the inputs and the outputs of the LM111 series can be isolated from system ground, and the output can drive loads referred to ground, the positive supply, or the negative supply. Offset balancing and strobe capability are provided and outputs can be wire-ORed. Although slower than the $\mu$ A710 (200ns response time vs 40ns), the devices are also much less prone to spurious oscillations. The LM111 series has the same pin configuration as the $\mu$ A710 series. #### **FEATURES** - Operates from single 5V supply - Maximum input bias current: 150nA (LM311 — 250nA) - Maximum offset current: 20nA (LM311 — 50nA) - Differential input voltage range: ± 30V - Power consumption: 135mW at + 15V - High sensitivity 200V/mV #### PIN CONFIGURATION #### **APPLICATIONS** - Zero crossing detector - Precision squarer - Positive/negative peak detector - Low voltage adjustable reference supply - Switching power amplifier #### **EQUIVALENT SCHEMATIC** # Voltage Comparator LM111/211/311 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Cerdip | 0 to +70°C | LM111FE | | 8-Pin Cerdip | 0 to +70°C | LM211FE | | 8-Pin Plastic DIP | 0 to +70°C | LM211N | | 8-Pin Plastic SO | 0 to +70°C | LM311D | | 8-Pin Cerdip | 0 to +70°C | LM311FE | | 8-Pin Plastic DIP | 0 to +70°C | LM311N | | 8-Pin Plastic SO | 0 to +70°C | LM211D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | Vs | Total supply voltage | 36 | V | | | Output to negative supply voltage:<br>LM111/LM211<br>LM311 | 50<br>40 | V<br>V | | | Ground to negative supply voltage | 30 | V | | | Differential input voltage | ± 30 | V | | V <sub>IN</sub> | Input voltage <sup>1</sup> | ± 15 | V | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 780<br>1160<br>780 | mW<br>mW<br>mW | | 1 | Output short-circuit duration | 10 | sec | | T <sub>A</sub> | Operating ambient temperature range<br>LM111<br>LM211<br>LM311 | -55 to +125<br>-25 to +85<br>0 to +70 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: <sup>1.</sup> Derate above 25°C, at the following rates: F package at 6.2mW/°C N package at 9.3mW/°C D package at 6.2m/W°C ## **Voltage Comparator** # LM111/211/311 #### DC ELECTRICAL CHARACTERISTICS 1, 2, 3 | | | | | LM111/LM211 | | | LM311 | | | |--------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|-------|-----------------------------------------|------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage <sup>3</sup> | $T_A = 25$ °C, $R_S \le 50$ k $\Omega$ | | 0.7 | 3.0 | | 2.0 | 7.5 | m∨ | | los | Input offset current <sup>3</sup> | T <sub>A</sub> = 25°C | | 4.0 | 10 | | 6.0 | 50 | nA | | IBIAS | Input bias current | T <sub>A</sub> = 25°C | | 60 | 100 | | 100 | 250 | nA | | A <sub>V</sub> | Voltage gain | T <sub>A</sub> = 25°C | | 200 | | | 200 | | V/mV | | | Response time <sup>4</sup><br>Saturation voltage | $T_A = 25^{\circ}\text{C}$ $V_{\text{IN}} \le -5\text{mV}$ , $I_{\text{OUT}} = 50\text{mA}$ $T_{\Delta} = 25^{\circ}\text{C}$ | | 200<br>0.75 | 1.5 | | 200<br>0.75 | 1.5 | ns<br>V | | · · | Strobe on current<br>Output leakage current | $T_A = 25^{\circ}C$ $V_{IN} \ge 5mV, V_{OUT} = 35V$ $T_A = 25^{\circ}C, I_{STROBE} = 3mA$ | | 3.0<br>0.2 | 10 | | 3.0 | 50 | mA<br>nA | | Vos | Input offset voltage <sup>3</sup> | $R_S \leq 50k\Omega$ | | | 4.0 | | *************************************** | 10 | mV | | I <sub>OS</sub><br>I <sub>BIAS</sub> | Input offset current <sup>3</sup> Input bias current | | | | 20<br>150 | | | 70<br>300 | nA<br>nA | | VIN | Input voltage range<br>Saturation voltage | $V = \pm 15V$ (Pin 7 may go to 5V)<br>$V=p0 \ge 4.5V$ , $V-=0$ | -14.5 | 13.8 -14.7 | 13.0 | -14.5 | 13.8 -14.7 | 13.0 | ٧ | | V <sub>OL</sub> | | V <sub>IN</sub> ≤-6mV, I <sub>SINK</sub> ≤8mA | | 0.23 | 0.4 | | 0.23 | 0.4 | ٧ | | Іон | Output leakage current | V <sub>IN</sub> ≥ 5mV, V <sub>OUT</sub> = 35V | | 0.1 | 0.5 | | | | μА | | I <sub>SC</sub> | Positive supply current<br>Negative supply voltage | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 25°C | | 5.1<br>4.1 | 6.0<br>5.0 | | 5.1<br>4.1 | 7.5<br>5.0 | mA<br>mA | #### NOTES: - This rating applies for ±15V supplies. The positive input voltage limit is 30V above the negative supply. The negative input voltage limit is equal to the negative supply voltage or 30V below the positive supply, whichever is less. - 2. These specifications apply for V<sub>S</sub> = ±15V and 0°C < T<sub>A</sub> < 70°C unless otherwise specified. With the LM211, however, all temperature specifications are limited to −25°C ≤ T<sub>A</sub> ≤ 85°C and for the LM111 is limited to −55°C < T<sub>A</sub> < 125°C. The offset voltage, offset current, and bias current specifications apply for any supply voltage from a single 5V supply up to ±15V supplies.</p> - The offset voltages and offset currents given are the maximum values required to drive the output within a volt of either supply with 1mA load. Thus, these parameters define an error band and take into account the worst case effects of voltage gain and input impedance. - 4. The response time specified is for a 100mV input step with 5mV overdrive. - 5. Do not short the strobe pin to ground; it should be current driven at 3mA to 5mA. #### TYPICAL APPLICATIONS # LM119/219/319 Dual Voltage Comparator **Product Specification** #### **Linear Products** #### DESCRIPTION The LM119 series are precision highspeed dual comparators fabricated on a single monolithic chip. They are designed to operate over a wide range of supply voltages down to a single 5V logic supply and ground. Further, they have higher gain and lower input currents than devices like the μA710. The uncommitted collector of the output stage makes the LM119 compatible with RTL, DTL, and TTL as well as capable of driving lamps and relays at currents up to 25mA. Although designed primarily for applications requiring operation from digital logic supplies, the LM119 series are fully specified for power supplies up to ± 15V. It features faster response than the LM111 at the expense of higher power dissipation. However, the high-speed, wide operating voltage range and low package count make the LM119 much more versatile than older devices like the $\mu$ A711. The LM119 is specified from -55°C to +125°C, the LM219 is specified from -25°C to +85°C, and the LM319 is specified from 0°C to +70°C. #### **FEATURES** - Two independent comparators - Operates from a single 5V supply - Typically 80ns response time at ± 15V - Minimum fanout of 3 (each side) - Maximum input current of 1μA over temperature - Inputs and outputs can be isolated from system ground - High common-mode slew rate - MIL-STD-883A, B, C available #### PIN CONFIGURATION #### **EQUIVALENT SCHEMATIC** # **Dual Voltage Comparator** LM119/219/319 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Cerdip | -55°C to +125°C | LM119F | | 14-Pin Cerdip | -25°C to +85°C | LM219F | | 14-Pin Plastic SO | 0 to +70°C | LM319D | | 14-Pin Cerdip | 0 to +70°C | LM319F | | 14-Pin Plastic DIP | 0 to +70°C | LM319N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | Vs | Total supply voltage | 36 | V | | | Output to negative supply voltage | 36 | ٧ | | | Ground to negative supply voltage | 25 | ٧ | | | Ground to positive supply voltage | 18 | V | | | Differential input voltage | ± 5 | ٧ | | VIN | Input voltage <sup>1</sup> | ± 15 | V | | | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>2</sup> F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | | Output short-circuit duration | 10 | S | | T <sub>A</sub> | Operating temperature range<br>LM119<br>LM219<br>LM319 | -55 to +125<br>-25 to +85<br>0 to +70 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | <sup>1.</sup> For supply voltages less than $\pm$ 15V, the absolute maximum rating is equal to the supply voltage. <sup>2.</sup> Derate above 25°C, at the following rates: F package at 9.5mW/°C N package at 11.4mW/°C D package at 8.3mW/°C ## **Dual Voltage Comparator** LM119/219/319 DC ELECTRICAL CHARACTERISTICS $V_S$ = ±15V, for LM119, -55°C $\leqslant$ T<sub>A</sub> $\leqslant$ 125°C LM219, -25°C $\leqslant$ T<sub>A</sub> $\leqslant$ 85°C LM319, 0°C $\leqslant$ T<sub>A</sub> $\leqslant$ 70°C unless otherwise specified. | | | | L | M119/2 | 19 | | LM319 | | | |-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-------------|-----|-------|--------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub> | Input offset voltage <sup>1, 2</sup> | $R_S \leqslant 5k\Omega$ , $T_A = 25^{\circ}C$<br>Over temp. | | 0.7 | 4.0<br>7 | | 2.0 | 8.0<br>10 | mV<br>mV | | los | Input offset current <sup>1, 2</sup> | T <sub>A</sub> = 25°C<br>Over temp. | | 30 | 75<br>100 | | 80 | 200<br>300 | nA<br>nA | | IB | Input bias current <sup>1</sup> | T <sub>A</sub> = 25°C<br>Over temp. | | 150 | 500<br>1000 | | 250 | 1000<br>1200 | nA<br>nA | | A <sub>V</sub> | Voltage gain | T <sub>A</sub> = 25°C | 10 | 40 | | 8 | 40 | | V/mV | | V <sub>OL</sub> | Saturation voltage | $\begin{split} &V_{\text{IN}}\!\leqslant\!-5\text{mV},\;I_{\text{OUT}}=25\text{mA},\;T_{\text{A}}=25^{\circ}\text{C}\\ &V_{\text{IN}}\!\leqslant\!-10\text{mV},\;I_{\text{OUT}}=25\text{mA},\\ &T_{\text{A}}=25^{\circ}\text{C}\\ &V+\!\!\geqslant\!4.5\text{V},\;V_{\text{C}}=0\\ &V_{\text{IN}}\!\leqslant\!-6\text{mV},\;I_{\text{OUT}}=3.2\text{mA}\\ &T_{\text{A}}\!\geqslant\!0^{\circ}\text{C} \end{split}$ | | 0.75 | 0.4 | | 0.75 | 1.5 | V<br>V | | | | $T_A \le 0$ °C<br>$V_{IN} \le -10$ mV, $I_{OUT} = 3.2$ mA | | 0.23 | 0.6 | | 0.3 | 0.4 | v | | Гон | Output leakage current | $V-=0V,\ V_{IN}\geqslant 5mV \ V_{OUT}=35V,\ T_A=25^{\circ}C \ Over\ temp. \ V-=0V,\ V_{IN}\geqslant 10mV \ V_{OUT}=35V,\ T_A=25^{\circ}C$ | | 0.2 | 2<br>10 | | 0.2 | 10 | μΑ<br>μΑ<br>μΑ | | V <sub>IN</sub> | Input voltage range | V <sub>S</sub> = ± 15V<br>V+ = 5V, V- = 0V | 1 | ± 13 | 3 | 1 | ± 13 | 3 | . V | | V <sub>ID</sub> | Differential input voltage | | | | ± 5 | | | ± 5 | ٧ | | 1+ | Positive supply current | V+ = 5V, V- = 0V, T <sub>A</sub> = 25°C | | 4.3 | | | 4.3 | | mA | | 1+ | Positive supply current | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C | | 8.0 | 11.5 | | 8.0 | 12.5 | mA | | 1- | Negative supply current | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C | | 3.0 | 4.5 | | 3.0 | 5.0 | mA | #### NOTES: 1. $V_{OS}$ , $I_{OS}$ and $I_{B}$ specifications apply for a supply voltage range of $V_{S} = \pm 15V$ down to a single 5V supply. The offset voltages and offset currents given are the maximum values required to drive the output to within 1V of either supply with a 1mA load. Thus these parameters define an error band and take into account the worst case effects of voltage gain and input impedance. #### **AC ELECTRICAL CHARACTERISTICS** | SYMBOL | PARAMETER | TEST CONDITIONS | | LIMITS | | UNIT | |----------------|----------------------------|------------------------------------------------------------------------|-----|--------|-----|------| | SYMBUL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNII | | t <sub>R</sub> | Response time <sup>1</sup> | $V_S = \pm 15V$ , $T_A = 25$ °C<br>$R_L = 500\Omega$ (see test figure) | | 80 | | ns | #### NOTE: 1. The response time specified is for a 100mV step with 5mV overdrive. #### **TEST CIRCUIT** #### TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) #### TYPICAL APPLICATIONS # LM139A/239A/339A/ LM139/239/339/ LM2901/MC3302 Quad Voltage Comparator #### Product Specification #### **Linear Products** #### DESCRIPTION The LM139 series consists of four independent precision voltage comparators, with an offset voltage specification as low as 2.0mV max for each comparator. which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though they are operated from a single power supply voltage. The LM139 series was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the LM139 series will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators. #### **FEATURES** - Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub> to ± 18V<sub>DC</sub> - Very low supply current drain (0.8mA) independent of supply voltage (1.0mW/comparator at 5.0Vnc) - Low input biasing current 25nA - Low input offset current ±5nA and offset voltage - Input common-mode voltage range includes ground - Differential input voltage range equal to the power supply voltage - Low output 250mV at 4mA saturation voltage - Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems #### **APPLICATIONS** - A/D converters - Wide range VCO - MOS clock generator - High voltage logic gate - Multivibrators #### PIN CONFIGURATION #### **EQUIVALENT CIRCUIT** # **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Cerdip | 0 to +125°C | LM139AF | | 14-Pin Cerdip | 0 to +125°C | LM139F | | 14-Pin Plastic DIP | -25°C to +85°C | LM239AN | | 14-Pin Plastic DIP | -25°C to +85°C | LM239N | | 14-Pin Cerdip | -25°C to +85°C | LM239F | | 14-Pin Cerdip | -40°C to +85°C | LM2901F | | 14-Pin Plastic DIP | -40°C to +85°C | LM2901N | | 14-Pin Plastic DIP | 0 to +70°C | LM339AN | | 14-Pin Plastic SO | 0 to +70°C | LM339D | | 14-Pin Plastic DIP | 0 to +70°C | LM339N | | 14-Pin Cerdip | 0 to +70°C | LM339AF | | 14-Pin Cerdip | 0 to +70°C | LM339F | | 14-Pin Plastic SO | -40°C to +85°C | MC3302D | | 14-Pin Cerdip | -40°C to +85°C | MC3302F | | 14-Pin Plastic DIP | -40°C to +85°C | MC3302N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------| | V <sub>CC</sub> | V <sub>CC</sub> supply voltage | 36 or ±18 | V <sub>DC</sub> | | V <sub>DIFF</sub> | Differential input voltage | 36 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | -0.3 to +36 | V <sub>DC</sub> | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | | Output short-circuit to ground <sup>2</sup> | Continuous | | | I <sub>IN</sub> | Input current (V <sub>IN</sub> < -0.3V <sub>DC</sub> ) <sup>3</sup> | 50 | mA | | TA | Operating temperature range<br>LM139A<br>LM239A<br>LM339A<br>LM2901/MC3302 | -55 to +125<br>-25 to +85<br>0 to +70<br>-40 to +85 | ဂံ<br>ဂံ ဂံ<br>ဂံ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: - 1. Derate above 25°C, at the following rates: - F Package at 9.5mW/°C - N Package at 11.4mW/°C - D Package at 8.3mW/°C - Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is aproximately 20mA independent of the magnitude of V+. - 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will reestablish when the input voltage, which was negative, again returns to a value greater than -0.3V<sub>DC</sub>. # **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 DC AND AC ELECTRICAL CHARACTERISTICS V + = 5V<sub>DC</sub>, LM139A/LM139: -55°C ≤T<sub>A</sub> ≤ 125°C, unless otherwise LM139A/LM139: $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125 $^{\circ}$ C, unless otherwise specified. LM239: $-25^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise specified. LM339: $0^{\circ}C \le T_A \le 70^{\circ}C$ , unless otherwise specified. V + = 5V<sub>DC</sub>, LM339A: 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified. LM239A: $-25^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. LM2901/LM3302: $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. | 0.4450. | | | | LM139 | A | LN | 1239A/ | 339A | | |-------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|-----|--------|------------------|------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | T <sub>A</sub> = 25°C.<br>Over temp. | | ± 1.0 | ± 2.0<br>4.0 | | ± 1.0 | ± 2.0 | mV | | V <sub>CM</sub> | Input common-mode voltage range <sup>6</sup> | T <sub>A</sub> = 25°C<br>Over temp. | 0 | | V+-1.5<br>V+-2.0 | 0 | | V+-1.5<br>V+-2.0 | ٧ | | V <sub>IDR</sub> | Differential input voltage <sup>4</sup> | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub> (or V- if need) | | | V+ | | | V+ | ٧ | | I <sub>BIAS</sub> | Input bias current <sup>7</sup> | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}\text{C}$ Over temp. | | 25 | 100<br>300 | | 25 | 250<br>400 | nA | | los | Input offset current | $I_{IN(+)} - I_{IN(-)}$ $T_A = 25^{\circ}C$ Over temp. | | ± 3.0 | ± 25<br>± 100 | | ± 5.0 | ± 50<br>± 150 | nA<br>n <b>A</b> | | I <sub>OL</sub> | Output sink current | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}}(+) = 0,$ $V_{\text{O}} \leqslant 1.5V_{\text{DC}},$ $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{O}} = 800\text{mV},$ over temp. | 6.0 | 16 | | 6.0 | 16 | | mA | | I <sub>OH</sub> | Output leakage current | $V_{IN(+)} \ge 1V_{DC}$ , $V_{IN}(-) = 0$<br>$V_{O} = 5V_{DC}$ ,<br>$T_{A} = 25^{\circ}C$<br>$V_{O} = 30V_{DC}$ ,<br>over temp. | | 0.1 | 1.0 | | 0.1 | 1.0 | nΑ<br>μΑ | | Icc | Supply current | $V+=28V, R_L=\infty$<br>on comparators,<br>$T_A=25^{\circ}C$<br>V+=30V | | 0.8 | 2.0 | | 0.8 | 2.0 | mA | | A <sub>V</sub> | Voltage gain | $R_L \geqslant 15k\Omega$ ,<br>V+ = 15V <sub>DC</sub> | 50 | 200 | | 50 | 200 | | V/mV | | V <sub>OL</sub> | Saturation voltage | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. | | 250 | 400<br>700 | | 250 | 400<br>700 | mV | | t <sub>LSR</sub> | Large-signal response time | $V_{IN}$ = TTL logic swing,<br>$V_{REF}$ = 1.4 $V_{DC}$ , $V_{RL}$ = 5 $V_{DC}$ ,<br>$R_L$ = 5.1 $k\Omega$ , $T_A$ = 25°C | | 300 | | | 300 | | ns | | t <sub>R</sub> | Response time <sup>8</sup> | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$ | | 1.3 | | | 1.3 | | μs | See notes following characteristics. # **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 DC AND AC ELECTRICAL CHARACTERISTICS V + = 5V<sub>DC</sub>, LM139A/LM139: -55°C ≤T<sub>A</sub> ≤ 125°C, unless otherwise specified. LM239: $-25^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. LM339: $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 70 $^{\circ}$ C unless otherwise specified. V + = 5V<sub>DC</sub>, LM339A: 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified LM239A: -25°C ≤ T<sub>A</sub> ≤ 85°C, unless otherwise specified. LM2901/LM3302: $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. | | | | | LM139 | ) | L | .M239/3 | 339 | | |-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|--------|---------|------------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | T <sub>A</sub> = 25°C<br>Over temp. | | ± 2.0 | ± 5.0<br>9.0 | | ± 2.0 | ± 5.0<br>9.0 | mV | | V <sub>CM</sub> | Input common-mode voltage range <sup>6</sup> | T <sub>A</sub> = 25°C<br>Over temp. | 0 | | V+-1.5<br>V+-2.0 | 0<br>0 | | V+-1.5<br>V+-2.0 | ٧ | | V <sub>IDR</sub> | Differential input voltage <sup>4</sup> | Keep all<br>V <sub>IN</sub> s ≥ 0V <sub>DC</sub><br>(or V- if need) | | | V+ | | | V+ | ٧ | | I <sub>BIAS</sub> | Input bias current <sup>7</sup> | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}\text{C}$ Over temp. | | 25 | 100<br>300 | | 25 | 250<br>400 | nA | | los | Input offset current | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25$ °C<br>Over temp. | | ± 3.0 | ± 25<br>± 100 | | ± 5.0 | ± 50<br>± 150 | nA<br>nA | | l <sub>OL</sub> | Output sink current | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, V_{\text{IN}}(+) = 0,$ $V_{\text{O}} \leqslant 1.5V_{\text{DC}},$ $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{O}} = 800\text{mV},$ over temp. | 6.0 | 16 | | 6.0 | 16 | | mA | | Іон | Output leakage current | $V_{\text{IN}(+)} \ge 1V_{\text{DC}}, \ V_{\text{IN}(-)} = 0$ $V_{\text{O}} = 5V_{\text{DC}},$ $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{O}} = 30V_{\text{DC}},$ over temp. | | 0.1 | 1.0 | | 0.1 | 1.0 | nΑ<br>μΑ | | Icc | Supply current | V+ = 28V, R <sub>L</sub> = $\infty$<br>on comparators,<br>T <sub>A</sub> = 25°C<br>V+ = 30V | | 0.8 | 2.0 | | 0.8 | 2.0 | mA | | A <sub>V</sub> | Voltage gain | $R_L \geqslant 15k\Omega$ ,<br>V+ = 15V <sub>DC</sub> | 50 | 200 | | 50 | 200 | | V/mV | | V <sub>OL</sub> | Saturation voltage | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}$ , $V_{\text{IN}(+)} = 0$ , $I_{\text{SINK}} \leqslant 4\text{mA}$<br>$T_{\text{A}} = 25^{\circ}\text{C}$<br>Over temp. | | 250 | 400<br>700 | | 250 | 400<br>700 | mV | | t <sub>LSR</sub> | Large-signal response time | $V_{IN}$ = TTL logic swing,<br>$V_{REF}$ = 1.4 $V_{DC}$ , $V_{RL}$ = 5 $V_{DC}$ ,<br>$R_L$ = 5.1 $k\Omega$ , $T_A$ = 25 $^{\circ}$ C | | 300 | | | 300 | | ns | | t <sub>R</sub> | Response time <sup>8</sup> | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$ | | 1.3 | · | | 1.3 | | μs | See notes following characteristics. # **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 DC AND AC ELECTRICAL CHARACTERISTICS V + = $5V_{DC}$ , LM139A/LM139: $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise specified. LM239: $-25^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise specified. LM339: $0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise specified. V+ = 5V<sub>DC</sub>, LM339A: 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, unless otherwise specified LM239A: -25°C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. LM2901/LM3302: -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise specified. | | | | | LM2901 | | | MC3302 | | | | |-------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------------------|-----|--------|------------------|----------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Vos | Input offset voltage | T <sub>A</sub> = 25°C<br>Over temp. | | ± 2.0<br>± 9 | ± 7.0<br>± 15 | | ± 3.0 | ± 2.0<br>± 40 | mV | | | V <sub>CM</sub> | Input common-mode voltage range <sup>6</sup> | T <sub>A</sub> = 25°C<br>Over temp. | 0 | | V+-1.5<br>V+-2.0 | 0 | | V+-1.5<br>V+-2.0 | . V | | | V <sub>IDR</sub> | Differential input voltage <sup>4</sup> | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub> (or V- if need) | | | V+ | | | V+ | ٧ | | | I <sub>BIAS</sub> | Input bias current <sup>7</sup> | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}\text{C}$ Over temp. | | 25<br>200 | 250<br>500 | | 25 | 500<br>1000 | nA | | | los | Input offset current | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp. | | ± 5<br>± 50 | ± 50<br>± 200 | | ±5 | ± 100<br>± 300 | nA<br>nA | | | l <sub>OL</sub> | Output sink current | $V_{IN(-)} \geqslant 1V_{DC}, \ V_{IN}(+) = 0, \ V_{O} \leqslant 1.5V_{DC}, \ T_{A} = 25^{\circ}C \ V_{O} = 800mV, \ over temp.$ | 6.0 | 16 | | 2.0 | 6 | | mA | | | Юн | Output leakage current | $V_{IN(+)} \ge 1V_{DC}, \ V_{IN}(-) = 0$ $V_{O} = 5V_{DC},$ $T_{A} = 25^{\circ}C$ $V_{O} = 30V_{DC},$ over temp. | | 0.1 | 1.0 | | 0.1 | 1.0 | nA<br>μA | | | lcc | Supply current | $V+=28V, R_L=\infty$<br>on comparators,<br>$T_A=25^{\circ}C$<br>V+=30V | | 0.8<br>1.0 | 2.0<br>2.5 | | .8 | 1.8 | mA | | | A <sub>V</sub> | Voltage gain | $R_L \geqslant 15k\Omega$ ,<br>V+ = $15V_{DC}$ | 25 | 100 | | 2 | 100 | | V/mV | | | V <sub>OL</sub> | Saturation voltage | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. | | 400 | 400<br>700 | | 150 | 400<br>700 | mV | | | t <sub>LSR</sub> | Large-signal response time | $\begin{aligned} &V_{IN} = TTL \ \ logic \ swing, \\ &V_{REF} = 1.4 V_{DC}, \ \ V_{RL} = 5 V_{DC}, \\ &R_L = 5.1 k\Omega, \ T_A = 25^{\circ}C \end{aligned}$ | | 300 | | | 300 | | ns | | | t <sub>R</sub> | Response time <sup>8</sup> | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$ | | 1.3 | | | 1.3 | | μs | | See notes following characteristics. ## **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 #### NOTES: - 1. For operating at high temperatures, the LM339/339A, LM2901 and MC3302 must be derated based on a 125°C maximum junction temperature and a thermal resistance of 175°C/W which applies for the device soldered in a printed circuit board, operating in a still air ambient. The LM139/139A/2391/239A must be derated on a 150°C maximum junction temperature. The low power dissipation and the "On-Off" characteristics of the outputs keep the chip dissipation very small (P<sub>D</sub> ≤ 100mW), provided the output transistors are allowed to saturate. - 2. Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 20mA independent of the magnitude of V+. - 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will reestablish when the input voltage, which was negative, again returns to a value greater than -0.3V<sub>DC</sub>. - 4. Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the comparator will provide a proper output state. The low input voltage state must not be less than -0.3V<sub>DC</sub> (or 0.3V<sub>DC</sub> below the magnitude of the negative power supply, if used). - 5. At output switch point, V<sub>O</sub> ≅ 1.4V<sub>DC</sub>, R<sub>S</sub> = 0Ω with V+ from 5V<sub>DC</sub> to 30V<sub>DC</sub>; and over the full input common-mode range (0V<sub>DC</sub> to V+ 1.5V<sub>DC</sub>). - 6. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ 1.5V, but either or both inputs can go to 30V<sub>DC</sub> without damage. - 7. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines. - 8. The response time specified is for a 100mV input step with a 5mV overdrive. For larger overdrive signals, 300ns can be obtained (see typical performance characteristics section). # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 #### TYPICAL APPLICATIONS # **Quad Voltage Comparator** # LM139A/239A/339A/LM139/239/339/ LM2901/MC3302 #### TYPICAL PERFORMANCE CHARACTERISTICS # LM193/A/293/A/393/A/ 2903 Low Power Dual Voltage Comparator **Product Specification** #### **Linear Products** #### DESCRIPTION The LM193 series consists of two independent precision voltage comparators with an offset voltage specification as low as 2.0mV max. for two comparators which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though operated from a single power supply voltage. The LM193 series was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the LM193 series will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators. #### **FEATURES** - Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub>, to ± 18V<sub>DC</sub> - Very low supply current drain (0.8mA) independent of supply voltage (2.0mW/comparator at 5.0V<sub>DC</sub>) - Low input biasing current 25nA - Low input offset current ± 5nA and offset voltage ± 2mV - Input common-mode voltage range includes ground - Differential input voltage range equal to the power supply voltage - Low output 250mV at 4mA saturation voltage - Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems #### **APPLICATIONS** - A/D converters - Wide range VCO - MOS clock generator - High voltage logic gate - Multivibrators #### PIN CONFIGURATION #### **EQUIVALENT CIRCUIT** # Low Power Dual Voltage Comparator # LM193/A/293/A/393/A/2903 #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Cerdip | -55°C to +125°C | LM193AF | | 8-Pin Cerdip | -55°C to +125°C | LM193FE | | 8-Pin Cerdip | -25°C to +85°C | LM293AFE | | 8-Pin Cerdip | -25°C to +85°C | LM293FE | | 8-Pin Plastic DIP | -25°C to +85°C | LM293N | | 8-Pin Plastic DIP | -25°C to +85°C | LM293AN | | 8-Pin Cerdip | 0 to +70°C | LM393AFE | | 8-Pin Cerdip | 0 to +70°C | LM393FE | | 8-Pin Plastic SO | 0 to +70°C | LM393D | | 8-Pin Plastic DIP | 0 to +70°C | LM393N | | 8-Pin Plastic DIP | 0 to +70°C | LM393AN | | 8-Pin Plastic DIP | -40°C to +85°C | LM2903N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------| | V <sub>CC</sub> | Supply voltage | 36 or ± 18 | V <sub>DC</sub> | | | Differential input voltage | 36 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | -0.3 to +36 | V <sub>DC</sub> | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>4</sup> F package N package D package | 780<br>1160<br>780 | m <b>W</b><br>mW<br>mW | | | Output short-circuit to ground <sup>2</sup> | Continuous | | | I <sub>IN</sub> | Input current (V <sub>IN</sub> < -0.3V <sub>DC</sub> ) <sup>3</sup> | 50 | mA | | T <sub>A</sub> | Operating temperature range<br>LM193/193A<br>LM293/293A<br>LM393/393A<br>LM2903 | -55 to +125<br>-25 to +85<br>0 to +70<br>-40 to +85 | သံ သံ သံ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) <sup>1,2,3</sup> | 300 | °C | #### NOTES - 1. For operating at high temperatures, the LM393/393A and LM2903 must be derated based on a 125°C maximum junction temperature and a thermal resistance of 175°C/W which applies for the device soldered in a printed circuit board, operating in a still air ambient. The LM193/193A/293/293A must be derated based on a 150°C maximum junction temperature. The low bias dissipation and the "On-Off" characteristics of the outputs keeps the chip dissipation very small (P<sub>D</sub> ≤ 100mW), provided the output transistors are allowed to saturate. - Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 20mA independent of the magnitude of V+. - 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than ~0.3V<sub>DC</sub>. - 4. Derate above 25°C, at the following rates: - F package at 6.2mW/°C - N package at 9.3mW/°C - D package at 6.2mW/°C # Low Power Dual Voltage Comparator # LM193/A/293/A/393/A/2903 DC AND AC ELECTRICAL CHARACTERISTICS V+ = 5V<sub>DC</sub>, LM193/193A: -55°C ≤ T<sub>A</sub> ≤ +125°C, unless otherwise specified. LM293/293A: $-25^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +85°C, unless otherwise specified. LM393/393A: $0^{\circ}C \le T_A \le +70^{\circ}C$ , unless otherwise specified. LM2903: $-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless otherwise specified.<sup>4</sup> | | | | | LM193 | A | LM293A/393A | | | LM2903 | | | | |-------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------------|-------------|-------|------------------|--------|--------------|------------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage <sup>2</sup> | T <sub>A</sub> = 25°C<br>Over temp. | | ± 1.0 | ± 2.0<br>± 4.0 | | ± 1.0 | ± 2.0<br>± 4.0 | | ± 2.0<br>± 9 | ± 7.0<br>± 15 | mV | | V <sub>CM</sub> | Input common-<br>mode voltage<br>range <sup>3, 7</sup> | T <sub>A</sub> = 25°C<br>Over temp. | 0<br>0 | | V+-1.5<br>V+-2.0 | 0<br>0 | | V+-1.5<br>V+-2.0 | 0<br>0 | - | V+-1.5<br>V+-2.0 | | | V <sub>IDR</sub> | Differential input voltage <sup>1</sup> | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub><br>(or V- if need) | | | V+ | | | V+ | | | V+ | ٧ | | I <sub>BIAS</sub> | Input bias current <sup>5</sup> | $I_{\text{IN(+)}}$ or $I_{\text{IN(-)}}$ with output in linear range $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. | | 25 | 100<br>300 | | 25 | 250<br>400 | | 25<br>200 | 250<br>500 | nA | | los | Input offset current | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp. | | ± 3.0 | ± 25<br>± 100 | | ± 5.0 | ± 50<br>± 150 | | ± 5<br>± 50 | ± 50<br>± 200 | nA<br>nA | | loL | Output sink current | $V_{IN(-)} \ge 1V_{DC}, V_{IN(+)} = 0,$<br>$V_0 \le 1.5V_{DC}$<br>$T_A = 25^{\circ}C$ | 6.0 | 16 | | 6.0 | 16 | | 6.0 | 16 | | mA | | Іон | Output leakage current | $V_{IN(+)} \ge 1V_{DC}, V_{IN(-)} = 0$<br>$V_0 = 30V_{DC}$<br>Over temp.<br>$V_0 = 5V_{DC}, T_A = 25^{\circ}C$ | | 0.1 | 1.0 | | 0.1 | 1.0 | | 0.1 | 1.0 | nΑ<br>μΑ | | Icc | Supply current | $R_L = \infty$ on both<br>comparators.<br>$T_A = 25$ °C<br>V+ = 30V, over temp. | | 0.8 | 1<br>2.5 | | 0.8 | 1<br>2.5 | - | 0.8 | 1<br>2.5 | mA | | A <sub>V</sub> | Voltage gain | $R_L \geqslant 15k\Omega$ , V+ = 15V <sub>DC</sub> ,<br>$T_A = 25$ °C | 50 | 200 | | 50 | 200 | | 25 | 100 | | V/<br>mV | | V <sub>OL</sub> | Saturation voltage | $\begin{split} V_{\text{IN}(-)} \geqslant 1 V_{\text{DC}}, \ V_{\text{IN}(+)} &= 0, \\ I_{\text{SINK}} \leqslant 4 \text{mA} \\ T_{\text{A}} &= 25^{\circ}\text{C} \\ \text{Over temp.} \end{split}$ | | 250 | 400<br>700 | | 250 | 400<br>700 | | 400 | 400<br>700 | mV | | tLSR | Large-signal response time | $\begin{aligned} &V_{IN} = TTL \ logic \ swing, \\ &V_{REF} = 1.4V_{DC} \\ &V_{RL} = 5V_{DC}, \ R_L = 5.1k\Omega, \\ &T_A = 25^{\circ}C \end{aligned}$ | | 300 | | | 300 | | | 300 | | ns | | t <sub>R</sub> | Response time <sup>6</sup> | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega$<br>$T_A = 25$ °C | | 1.3 | | | 1.3 | | | 1.3 | | μs | ## Low Power Dual Voltage Comparator ## LM193/A/293/A/393/A/2903 DC ELECTRICAL CHARACTERISTICS V+ = $5V_{DC}$ , LM193/193A: $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ , unless otherwise specified. (Continued) LM293/293A: $-25^{\circ}C \le T_{A} \le +85^{\circ}C$ , unless otherwise specified. ; LM193/193A: $-55^{\circ}$ C $\leq T_A \leq +125^{\circ}$ C, unless otherwise specified LM293/293A: $-25^{\circ}$ C $\leq T_A \leq +85^{\circ}$ C, unless otherwise specified. LM393/393A: $0^{\circ}$ C $\leq T_A \leq +70^{\circ}$ C, unless otherwise specified. LM2903: $-40^{\circ}$ C $\leq T_A \leq +85^{\circ}$ C, unless otherwise specified. <sup>7</sup> | | | | | LM193 | | | LM293/3 | 93 | | |------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|-----|---------|------------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub> | Input offset voltage <sup>2</sup> | T <sub>A</sub> = 25°C<br>Over temp. | | ± 2.0 | ± 5.0<br>± 9.0 | | ± 2.0 | ± 5.0<br>± 9.0 | mV | | V <sub>CM</sub> | Input common-mode voltage range <sup>3, 7</sup> | T <sub>A</sub> = 25°C<br>Over temp. | 0 | | V±-1.5<br>V±-2.0 | 0 | | V±-1.5<br>V±-2.0 | ٧ | | V <sub>IDR</sub> | Differential input voltage <sup>1</sup> | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub><br>(or V-if need) | | | V+ | | | V+ | V | | IBIAS | Input bias current <sup>5</sup> | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}C$ Over temp. | | 25 | 100<br>300 | | 25 | 250<br>400 | nA | | los | Input offset current | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp. | | ± 3.0 | ± 25<br>± 100 | | ± 5.0 | ± 50<br>± 150 | | | loL | Output sink current | $V_{IN(-)} \ge 1V_{DC}, \ V_{IN(+)} = 0,$<br>$V_0 \le 1.5V_{DC}$<br>$T_A = 25^{\circ}C$ | 6.0 | 16 | | 6.0 | 16 | | mA | | Юн | Output leakage current | $V_{IN(+)} \ge 1V_{DC}, \ V_{IN(-)} = 0,$ $V_0 = 5V_{DC}$ $T_A = 25^{\circ}C$ $V_0 = 30VDC \text{ over temp.}$ | | 0.1 | 1.0 | | 0.1 | 1.0 | nA<br>μA | | lcc | Supply current | $R_L = \infty$ on both comparators<br>$T_A = 25^{\circ}C$<br>V+ = 30V, over temp. | | 0.8 | 1<br>2.5 | | 0.8 | 1<br>2.5 | mA | | A <sub>V</sub> | Voltage gain | $R_L \ge 15k\Omega$ , V+ = $15V_{DC}$ | 50 | 200 | | 50 | 200 | | V/mV | | V <sub>OL</sub> | Saturation voltage | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. | | 250 | 400<br>700 | | 250 | 400<br>700 | mV | | t <sub>LSR</sub> | Large signal response time | $\begin{aligned} & V_{\text{IN}} = \text{TTL logic swing,} \\ & V_{\text{REF}} = 1.4 V_{\text{DC}}, \ V_{\text{RL}} = 5 V_{\text{DC}} \\ & R_{\text{L}} = 5.1 \text{k}\Omega, \\ & T_{\text{A}} = 25^{\circ}\text{C} \end{aligned}$ | | 300 | | | 300 | | ns | | t <sub>R</sub> | Response time <sup>6</sup> | $V_{RL} = 5V_{DC}$ ,<br>$R_L = 5.1k\Omega$<br>$T_A = 25^{\circ}C$ | | 1.3 | | | 1.3 | | μs | #### NOTES: - Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the comparator will provide a proper output state. The low input voltage state must not be less than -0.3V<sub>DC</sub> (V<sub>DC</sub> below the magnitude of the negative power supply, if used). - 2. At output switch point, $V_O \cong 1.4 V_{DC}$ , $R_S = 0 \Omega$ with V+ from $5 V_{DC}$ to $30 V_{DC}$ and over the full input common-mode range $(0 V_{DC}$ to $V + -1.5 V_{DC})$ . - The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ 1.5V, but either or both inputs can go to 30V<sub>DC</sub> without damage. - 4. With LM293/293A, all temperature specifications are limited to -25°C ≤T<sub>A</sub> ≤ +85°C and the LM393/393A, all temperature specifications are limited to 0°C ≤T<sub>A</sub> ≤ +70°C. The LM2903 is limited to -40°C ≤T<sub>A</sub> ≤ 85°C. - 5. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines. - 6. The response time specified is for a 100mV input step with a 5mV overdrive. - For input signals that exceed V<sub>CC</sub>, only the overdriven comparator is affected. With a 5V supply, V<sub>IN</sub> should be limited to 25V maximum, and a limiting resistor should be used on all inputs that might exceed the positive supply. # Low Power Dual Voltage Comparator # LM193/A/293/A/393/A/2903 #### TYPICAL APPLICATIONS # Low Power Dual Voltage Comparator #### TYPICAL PERFORMANCE CHARACTERISTICS # NE/SA/SE5105/A Precision High-Speed Comparator With Latch Objective Specification #### **Linear Products** #### DESCRIPTION The NE/SA/SE5105/A is a precision high-speed comparator ideally suited for applications requiring ultra-precision and speed. A typical application may be in a 12-bit successive approximation A/D converter. Input offset voltage is factory trimmed to typically 100 µV (0.04 LSB for a 12-bit, 10V system); the 36ns response time (measured at 1.2mV overdrive), low input offset current, and high gain remain essentially constant over the entire operating temperature range. Thus, the same degree of precision and speed can be maintained over the specified temperature range. A latch function incorporated with the comparator allows added flexibility to the system designer. A TTL high input at the latch enable pin forces the output of the comparator to stay at its existing logical state irrespective of subsequent signal transitions at the input. #### **FEATURES** - Precision input stage: Input offset voltage 100μV Input offset current 3nA - Fast response time: 5mV overdrive 32ns 1.2mV overdrive 36ns (constant over temperature) - High voltage gain 26,000V/V (constant over temperature) - Low power dissipation 100mW - TTL output capable of driving 10 TTL gates - Latch function with TTL compatible input #### PIN CONFIGURATION #### **APPLICATIONS** - High-speed, high-resolution successive approximation A/D converters - Precision zero-crossing detectors - Precision latching window comparators - Fast latching ECL-to-TTL line translators - Precision signal regenerators #### **BLOCK DIAGRAM** #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE5105AN | | 8-Pin Plastic DIP | 0 to +70°C | NE5105N | | 8-Pin Plastic DIP | -40°C to +85°C | SA5105AN | | 8-Pin Plastic DIP | -40°C to +85°C | SA5105N | | 8-Pin Plastic SO | 0 to +70°C | NE5105AD | | 8-Pin Plastic SO | 0 to +70°C | NE5105D | | 8-Pin Plastic SO | -40°C to +85°C | SA5105AD | | 8-Pin Plastic SO | -40°C to +85°C | SA5105D | | 8-Pin Cerdip | -55°C to +125°C | SE5105AFE | | 8-Pin Cerdip | -55°C to +125°C | SE5105FE | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | V <sub>CC</sub><br>V <sub>EE</sub> | Power supply<br>Power supply | +6<br>-18 | V<br>V | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> FE package N package D package | 885<br>1160<br>780 | mW<br>mW<br>mW | | | Differential input voltage | ± 5 | ٧ | | | LATCH ENABLE input voltage | V <sub>CC</sub> to V <sub>EE</sub> | > | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | ů | | TA | Operating temperature range<br>SE5105 (FE package)<br>SA5105 (N and D package)<br>NE5105 (N and D package) | -55 to +125<br>-40 to +85<br>0 to +70 | ဂံဂံဂံ | | I <sub>SC</sub> | Output short-circuit duration<br>To ground<br>To V <sub>CC</sub> | Indefinite<br>1 | Minute | #### NOTE: FE package at 6.75mW/°C. N package at 9.3mW/°C. D package at 6.2mW/°C. <sup>1.</sup> Derate above 25°C, at the following rates: # Precision High-Speed Comparator With Latch # NE/SA/SE5105/A #### TIMING DIAGRAMS Linear Products Objective Specification # Precision High-Speed Comparator With Latch # NE/SA/SE5105/A DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V$ , $V_{EE} = -5V$ , $V_{A} = 25^{\circ}C$ ; $V_{IN+} = V_{IN-} = 0V$ and Latch Enable grounded, unless otherwise noted. | | | | | 5105A | | | | UNIT | | |-----------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|------------|------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | $R_S = 25\Omega$ , $V_{CM} = 0V$<br>$R_S = 25\Omega$ , $V_{CM} = \pm 3V$ | | 100<br>140 | 250<br>400 | | | 600<br>750 | μ٧ | | los | Input offset current | V <sub>LATCH</sub> = V <sub>CC</sub> | | 3 | 20 | | | 40 | nA | | IB | Input bias current | V <sub>LATCH</sub> = V <sub>CC</sub> | | 400 | 1200 | | | 1400 | nA | | A <sub>VO</sub> | Voltage gain <sup>1</sup> | | 18 | 26 | | 18 | 26 | | V/mV | | CMVR | Input voltage range | | ± 3 | ± 3.3 | | ± 3 | ± 3.3 | | ٧ | | CMRR | Common mode rejection ratio | $V_{CM} = \pm 3V$ | 86 | 99 | | 84 | | | dB | | PSRR | Power supply rejection ratio | $V_{CC}/V_{EE} = \pm 4.5V$ to $\pm 5.5V$<br>$V_{CC} = +5V$ and<br>$V_{FF} = -4.5V$ to $-15V$ | 78<br>86 | 94<br>104 | | 78<br>84 | | | dB<br>dB | | V <sub>OH</sub> | Output high voltage | $V_{IN} \ge 10 \text{mV}, \ I_{OH} = 0 \mu \text{A}$<br>$V_{IN} \ge 10 \text{mV}, \ I_{OH} = 400 \mu \text{A}$ | 2.4<br>2.4 | 2.8<br>2.6 | | 2.4<br>2.4 | 2.8<br>2.6 | | V<br>V | | V <sub>OL</sub> | Output low voltage | $V_{IN} \le 10$ mV, $I_{OL} = 0$ $\mu$ A<br>$V_{IN} \le 10$ mV, $I_{OL} = 16$ mA | | 0.2<br>0.3 | 0.4<br>0.4 | | 0.2<br>0.3 | 0.4<br>0.4 | > > | | Icc | Positive supply current | $V_0 \le 0.4V, I_0 = 0\mu A$ | | 11 | 14 | | | 16 | mA | | IEE | Negative supply current | $V_0 \le 0.4V, I_0 = 0\mu A$ | | 9 | 12 | | | 14 | mA | | P <sub>D</sub> | Power dissipation | | | 100 | 130 | | | 150 | mW | | V <sub>LH</sub> | Logic 1 at latch input | | 2 | | | 2 | | | ٧ | | V <sub>LL</sub> | Logic 0 at latch input | | | | 0.8 | | | 0.8 | ٧ | | ILH.<br>ILL | Latch input current<br>Logic 1<br>Logic 0 | V <sub>LATCH</sub> = 3V<br>V <sub>LATCH</sub> = 0.8V | | 4 | 20<br>5 | | 4<br>1 | 20<br>5 | μΑ<br>μΑ | | R <sub>IN</sub> | Differential input resistance | | | 1000 | | | 1000 | | МΩ | #### NOTE: Guaranteed by design. # Precision High-Speed Comparator With Latch # NE/SA/SE5105/A DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V$ , $V_{EE} = -5V$ ; $-55^{\circ}C \leqslant T_{A} \leqslant +125^{\circ}C$ for SE5105A/5105; $-40^{\circ}C \leqslant T_{A} \leqslant +85^{\circ}C$ for SA5105A/5105; and, $0^{\circ}C \leqslant T_{A} \leqslant +70^{\circ}C$ for NE5105A/5105. $V_{IN+} = V_{IN-} = 0V$ and Latch Enable grounded, unless otherwise noted. | 0.44501 | | TTOT CONDITIONS | | 5105A | | | 5105 | | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|--------------|-------------|------------|--------------|-------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage | $R_S = 25\Omega$ , $V_{CM} = 0V$<br>$R_S = 25\Omega$ , $V_{CM} = \pm 3V$ | | 0.25<br>0.3 | 0.6<br>0.75 | | | 1<br>1.2 | m∨ | | TC V <sub>OS</sub> | Input offset voltage drift | V <sub>CM</sub> = 0V | | 1.5 | 7.5 | | | 10 | μV/°C | | los | Input offset current | V <sub>LATCH</sub> = V <sub>CC</sub> | | 4 | 25 | | | 60 | nA | | l <sub>B</sub> | Input bias current | V <sub>LATCH</sub> = V <sub>CC</sub> | | 0.5 | 1.5 | | | 1.8 | μΑ | | A <sub>VO</sub> | Voltage gain <sup>1</sup> | - | 16 | 23 | | 16 | 23 | | V/mV | | CMVR | Input voltage range | | ± 3 | ± 3.2 | | ± 3 | ± 3.2 | | ٧ | | CMRR | Common mode rejection ratio | $V_{CM} = \pm 3V$ | 83 | 93 | | 80 | | | dB | | PSRR | Power supply rejection ratio | $V_{CC}/V_{EE} = \pm 4.5V$ to $\pm 5.5V$<br>$V_{CC} = +5V$ and<br>$V_{FF} = -4.5V$ to $-15V$ | 75<br>75 | 94<br>94 | | 72<br>72 | | | dB<br>dB | | V <sub>OH</sub> | Output high voltage | $V_{IN} \ge 10 \text{mV}, I_{OH} = 0 \mu \text{A}$<br>$V_{IN} \ge 10 \text{mV}, I_{OH} = 320 \mu \text{A}$ | 2.4 | | | 2.4<br>2.4 | | | V. | | V <sub>OL</sub> | Output low voltage <sup>2</sup> | $V_{IN} \le 10$ mV, $I_{OL} = 9.6$ mA<br>$V_{IN} \le 10$ mV, $I_{OL} = 12.8$ mA | | 0.28<br>0.35 | 0.4<br>0.45 | | 0.28<br>0.35 | 0.4<br>0.45 | V | | lcc | Positive supply current | $V_O < 0.4V, I_O = 0\mu A$ | | 15 | 19 | | | 22 | mA | | IEE | Negative supply current | $V_0 \le 0.4V, I_0 = 0\mu A$ | | 12 | 17 | | | 20 | mA | | P <sub>D</sub> | Power dissipation | | | 135 | 180 | | | 210 | mW | | V <sub>LH</sub> | Logic 1 at latch input | | 2 | | | 2 | | | ٧ | | V <sub>LL</sub> | Logic 0 at latch input | | 3 | * 1 | 0.8 | | | 0.8 | V , | | I <sub>LH</sub><br>I <sub>LL</sub> | Latch input current<br>Logic 1<br>Logic 0 | V <sub>LATCH</sub> = 3V<br>V <sub>LATCH</sub> = 0.8V | | 6<br>1 | 20<br>10 | | 6<br>1 | 20<br>10 | μΑ<br>μΑ | | R <sub>IN</sub> | Differential input resistance | | | 1000 | | | 1000 | | МΩ | #### NOTES: # AC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V$ ; $V_{EE} = -5V$ ; $T_A = 25^{\circ}C$ and Latch Enable grounded, unless otherwise noted. | SYMBOL | DADAMETER | TEGT COMPLETIONS | 5 | UNIT | | | |------------------|--------------------------------------------------------|--------------------------------------------------|-----|----------|-----|----------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNII | | t <sub>PD+</sub> | Input to output high propagation delay <sup>1, 2</sup> | V <sub>OD</sub> = 1.2mV<br>V <sub>OD</sub> = 5mV | | 36<br>32 | 50 | ns<br>ns | | t <sub>PD-</sub> | Input to output low propagation delay <sup>1, 2</sup> | $V_{OD} = 1.2 \text{mV}$ $V_{OD} = 5 \text{mV}$ | | 34<br>32 | 50 | ns<br>ns | | t <sub>LPD</sub> | Latch disable time <sup>1, 2</sup> | | | 25 | 38 | ns | #### NOTES: <sup>1.</sup> Guaranteed by design. <sup>2.</sup> $V_{OL}$ = 0.45V max at $T_A \le -40^{\circ}$ C and $I_{OL}$ = 12.8mA. <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Times are for 100mV step inputs. See Timing Diagrams, Figures 3 and 4. Linear Products Objective Specification # Precision High-Speed Comparator With Latch ### NE/SA/SE5105/A AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = +5V; V<sub>EE</sub> = -5V; -55°C ≤ T<sub>A</sub> ≤ +125°C for SE5105A/5105; $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +85°C for SA5105/5105A, and, $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +70°C for NE5105A/5105 Latch Enable grounded, unless otherwise noted. | | | TEAT COMPLETION | 5 | | | | |-------------------|--------------------------------------------------------|-------------------------------------------------|-----|----------|-----|----------| | SYMBOL | PARAMETER | TEST CONDITION | Min | Тур | Max | UNIT | | t <sub>PD+</sub> | Input to output high propagation delay <sup>1, 2</sup> | $V_{OD} = 1.2 \text{mV}$ $V_{OD} = 5 \text{mV}$ | | 50<br>45 | | ns<br>ns | | t <sub>PD</sub> _ | Input to output low propagation delay <sup>1, 2</sup> | $V_{OD} = 1.2 \text{mV}$ $V_{OD} = 5 \text{mV}$ | | 43<br>40 | | ns<br>ns | | t <sub>LPD</sub> | Latch disable time <sup>1, 2</sup> | | | 34 | | ns | #### NOTES: - 1. Guaranteed by design. - 2. Times are for 100mV step inputs. See Timing Diagrams, Figures 3 and 4. #### SYMBOLS AND DEFINITIONS #### Common-Mode Rejection Ratio (CMRR) The ratio of the change in common-mode voltage to the corresponding change in VOS. CMRR is expressed in dB, CMRR = 20 log $(\Delta CMV/\Delta V_{OS}).$ #### Differential Input Resistance (RIN) Resistance looking into either input terminal with the other referred to a specified voltage. #### Input Bias Current (IBIAS) The current into either input terminal with both inputs referred to a specified voltage. #### Input Offset Current (IOS) The difference between the two input bias currents with both inputs referred to a specified voltage #### Input Offset Voltage (VOS) The minimum potential difference required between the input terminals to force the output to a specified voltage. #### Input Offset Voltage Drift (TCV<sub>OS</sub>) The ratio of the change in VOS to the change in temperature as that temperature deviates from a +25°C ambient. #### Input to Output Propagation Delay (tpD+ and tpD-) The propagation delay measured from the time the input signal crosses VOS to the 50% transition point of the output signal. Delay is measured with a specified input step size (V<sub>IN</sub>) and overdrive (V<sub>OD</sub>). #### Input Voltage Range (CMVR) The range of common-mode voltage at the input for which operation within specifications is guaranteed. #### Latch Disable Propagation Delay (t.pn) The propagation delay measured between the 50% transition points of the LATCH ENABLE signal falling edge and the output signal transition point. #### Latch Hold Time (tH) The minimum time after the positive transition of the LATCH ENABLE signal that the input signal must remain unchanged in order to be acquired and held at the output. Hold time is measured from the 50% transition point of the LATCH ENABLE signal to the point where comparator input signal crosses VOS. #### Latch Pulse Width (tw) The minimum time that the LATCH ENABLE signal must be low in order to acquire and subsequently hold the input signal change. Pulse width is measured between the 50% transition points of the falling and rising edges of the latch pulse. #### Latch Setup Time (ts) The minimum time before the positive transition of the LATCH ENABLE signal that an input signal change must be present in order to be acquired and held at the output. Setup time is measured from the point the input signal crosses VOS to the 50% transition point of the LATCH ENABLE signal. #### Output High Current (IOH) The current that the comparator output can source at a specified output voltage and input overdrive. #### Output High Voltage (VOH) The high output voltage with a specified source current and input overdrive. #### Output Low Voltage (VOL) The low output voltage with a specified sink current and input overdrive. #### Output Sink Current (IOL) The current that the comparator output can sink at a specified output voltage and input overdrive. #### Overdrive (VOD) The applied input differential voltage in excess of input offset voltage (VOS). #### Power Supply Rejection Ratio (PSRR) The ratio of the change in input offset voltage to the specified change in power supply voltage. #### Voltage Gain (A<sub>V</sub>) The ratio of the change in output voltage (over a specified range) to the change in differential input voltage. #### APPLYING THE NE/SA/SE5105/A #### PC Board Layout As with any high-speed circuit, layout of the PC board becomes critical for optimum performance. The supplies should be bypassed with good high frequency capacitors mounted as close to the IC as possible. A combination of high frequency ceramic and tantalum capacitors provide adequate suppression of transients on the supply lines. Since the comparator is an uncompensated amplifier with high gain, even a small amount of feedback from the output to the input can cause oscillation. A poor layout of the PC board not only increases the uncertainty region (due to oscillation) of the comparator, but also introduces hysteresis. Use of ground planes is essential since ground planes not only minimize inductance, but also reduce stray feedback capacitances by referring them to ground. Separate analog and digital ground planes should be used; the inputs are referred to the analog ground while the supplies and output are referred to the digital ground (Pin 1). Furthermore, the analog and digital ground planes should only meet at one point. Comparator output and input pins should be isolated from each other along with the traces from the respective pins. Stray capacitance from the IC pins to ground can be minimized by keeping the lead lengths and traces as short as possible. ## Precision High-Speed Comparator With Latch # NE/SA/SE5105/A #### TYPICAL PERFORMANCE CHARACTERISTICS # Precision High-Speed Comparator With Latch # NE/SA/SE5105/A #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) **Product Specification** • MOS memory sense amp • High-speed line receiver • A-to-D conversion ### **Linear Products** ### **FEATURES** - 12ns maximum guaranteed propagation delay - 20µA maximum input bias current - TTL compatible strobes and outputs - Large common-mode input voltage range - Operates from standard supply voltages - Military qualifications pending ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |--------------------|-------------------|------------|--|--| | 14-Pin Plastic DIP | 0 to +70°C | NE521N | | | | 14-Pin SO Package | 0 to +70°C | NE521D | | | | 14-Pin Cerdip | 0 to +70°C | NE521F | | | | 14-Pin Cerdip | -55°C to +125°C | SE521F | | | ### APPLICATIONS PIN CONFIGURATION ### **EQUIVALENT SCHEMATIC** **NE/SE521** Product Specification ### LOGIC FUNCTIONS | V <sub>ID</sub><br>A <sup>+</sup> , B <sup>-</sup> | STROBE S | STROBE G | OUTPUT (Y) | |----------------------------------------------------|----------|----------|------------| | $V_{ID} \leqslant -V_{OS}$ | Н | Н | L | | $-V_{OS} < V_{ID} < V_{OS}$ | Н | Н | Undefined | | $V_{ID} \ge V_{OS}$ | Н | Н | Н | | X | L | x | н | | Х | Х | L | Н | ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------|------------------------|----------------| | V+<br>V- | Supply voltage<br>Positive<br>Negative | +7<br>-7 | V<br>V | | V <sub>IDR</sub> | Differential input voltage | ±6 | ٧ | | V <sub>IN</sub> | Input voltage<br>Common mode<br>Strobe/gate | ± 5<br>+ 5.25 | V<br>V | | P <sub>D</sub> | Maximum power dissipation <sup>1</sup> T <sub>A</sub> = 25°C (still-air) F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating temperature range<br>NE521<br>SE521 | 0 to 70<br>-55 to +125 | ဗင | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10 sec. max) | +300 | °C | ### NOTE: Derate above 25°C at the following rates: F package at 9.5mW/°C. N package at 11.4mW/°C. D package at 8.3mW/°C. Linear Products Product Specification ### High-Speed Dual-Differential Comparator/Sense Amp **NE/SE521** ### **DC ELECTRICAL CHARACTERISTICS** (SE521) V+=+5V, V-=-5V, $T_A=-55^{\circ}C$ to $+125^{\circ}C$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | UNIT | |------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------|----------| | STMBOL | | TEST CONDITIONS | Min | Тур | Max | UNII | | Vos | Input offset voltage At 25°C Over temperature range | V+ = +4.5V, V- = -4.5V | | 6 | 7.5<br>15 | mV | | I <sub>BIAS</sub> | Input bias current<br>At 25°C<br>Over temperature range | V+ = +5.5V, V- = -5.5V | | 7.5 | 20<br>40 | μΑ | | los | Input offset current At 25°C Over temperature range | V+ = +5.5V, V- = -5.5V | | 1.0 | 5<br>12 | μΑ | | V <sub>CM</sub> | Common-mode voltage range | V+ = +4.5V, V- = -4.5V | ± 3 | | | ٧ | | V <sub>IL</sub> | Low level input voltage At 25°C Over temperature | | | | 0.8<br>0.7 | ٧ | | V <sub>IH</sub> | High level input voltage | | 2.0 | | | ٧ | | I <sub>IH</sub> | Input current<br>High | $V+=+5.5V,\ V-=-5.5V\\ V_{\rm IH}=2.7V\\ {\rm 1G\ or\ 2G\ strobe}\\ {\rm Common\ strobe\ S}$ | | | 50<br>100 | μΑ<br>μΑ | | 1 <sub>IL</sub> | Input Current<br>Low | V <sub>IL</sub> = 0.5V<br>1G or 2G strobe<br>Common strobe S | | | -2.0<br>-4.0 | mA<br>mA | | V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage<br>High<br>Low | $V_{I(S)} = 2.0V$<br>$V+ = +4.5V, V- = -4.5V, I_{LOAD} = -1mA$<br>$V+ = +4.5V, V- = -4.5V, I_{LOAD} = 10mA$<br>$T_A = 25^{\circ}C, I_{LOAD} = 20mA$ | 2.5 | 3.4 | 0.5<br>0.5 | ٧ | | V+<br>V- | Supply voltage<br>Positive<br>Negative | | 4.5<br>-4.5 | 5.0<br>-5.0 | 5.5<br>-5.5 | ٧ | | l <sub>CC+</sub> | Supply current Positive Negative | V+ = 5.5V, V- = -5.5V, T <sub>A</sub> = 25°C | | 27<br>-15 | 35<br>-28 | mA | | I <sub>SC</sub> | Short-circuit output current | | -35 | | -115 | mA | Linear Products Product Specification ### High-Speed Dual-Differential Comparator/Sense Amp **NE/SE521** ### DC ELECTRICAL CHARACTERISTICS (NE521) V+=+5V, V-=-5V, $T_A=0$ to 70°C, unless otherwise specified. | OVMON | DADAMETED | | LIMITS | | | | |------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|---------------|----------| | SYMBOL PARAMETER | | TEST CONDITIONS | Min | Тур | Max | | | V <sub>OS</sub> | Input offset voltage At 25°C Over temperature range | V+ = +4.75V, V- = -4.75V | | 6 | 7.5<br>10 | mV | | IBIAS | Input bias current At 25°C Over temperature range | V+ = +5.25V, V- = -5.25V | Ť | 7.5 | 20<br>40 | μА | | los | Input offset current<br>At 25°C<br>Over temperature range | V+ = +5.25V, V- = -5.25V | - | 1.0 | 5<br>12 | μΑ | | V <sub>CM</sub> | Common-mode voltage range | V+ = +4.75V, V- = -4.75V | ± 3 | | | ٧ | | liн | Input current<br>High | $V+ = +5.25V, V- = -5.25V$ $V_{IH} = 2.7V$ 1G or 2G strobe Common strobe S | | | 50<br>100 | μΑ<br>μΑ | | 1 <sub>IL</sub> | Input Current<br>Low | V <sub>IL</sub> = 0.5V<br>1G or 2G strobe<br>Common strobe S | | | -2.0<br>-4.0 | mA<br>mA | | V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage<br>High<br>Low | V <sub>I(S)</sub> = 2.0V<br>V+ = +4.75V, V- = -4.75V, I <sub>LOAD</sub> = -1mA<br>V+ = +5.25V, V- = -5.25V, I <sub>LOAD</sub> = 20mA | 2.7 | 3.4 | 0.5 | ٧ | | V+<br>V- | Supply voltage Positive Negative | | 4.75<br>-4.75 | 5.0<br>-5.0 | 5.25<br>-5.25 | V | | lcc+<br>lcc- | Supply current Positive Negative | V+ = 5.25V, V- = -5.25V, T <sub>A</sub> = 25°C | | 27<br>-15 | 35<br>-28 | mA | | I <sub>SC</sub> | Short-circuit output current | | -40 | | -100 | mA | ### AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $R_L = 280\Omega$ $C_L = 15pF$ V+ = 5V V- = 5V. | SYMBOL | DADAMETED | | | LIMITS | | | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------|--------|----------------------|--------------------|-----------------------------------------| | STMBUL | PARAMETER | FROM INPUT | TO OUTPUT | Min | Тур | Max | UNIT | | Large-signa | al switching speed | | , | | | 4 | *************************************** | | tPLH(D) tPHL(D) tPLH(S) tPHL(S) | Propagation delay Low to high <sup>1</sup> High to low <sup>1</sup> Low to high <sup>2</sup> High to low <sup>2</sup> | Amp<br>Amp<br>Strobe<br>Strobe | Output<br>Output<br>Output<br>Output | | 8<br>6<br>4.5<br>3.0 | 12<br>9<br>10<br>6 | ns | | f <sub>MAX</sub> | Max. operating frequency | | | 40 | 55 | | MHz | #### NOTES <sup>1.</sup> Response time measured from 0V point of $\pm\,100\text{mV}_{P,P}$ 10MHz square wave to the 1.5V point of the output. <sup>2.</sup> Response time measured from 1.5V point of input to 1.5V point of the output. **NE/SE521** ### TYPICAL PERFORMANCE CHARACTERISTICS **Product Specification** #### **Linear Products** #### **FEATURES** - 15ns maximum guaranteed propagation delay - ullet 20 $\mu$ A maximum input bias current - TTL-compatible strobes and outputs - Large common-mode input voltage range - Operates from standard supply voltages ### **APPLICATIONS** - MOS memory sense amp - A-to-D conversion - High-speed line receiver ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Cerdip | 0 to 70°C | NE522F | | 14-Pin Cerdip | -55°C to 125°C | | | 14-Pin Plastic DIP | 0 to +70°C | NE522N | | 14-Pin Plastic SO | 0 to 70°C | NE522D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------|------------------------|----------| | V+<br>V- | Supply voltage<br>Positive<br>Negative | +7<br>-7 | ٧ | | V <sub>IDR</sub> | Differential input voltage | ± 6 | ٧ | | V <sub>IN</sub> | Input voltage<br>Common-mode<br>Strobe/gate | ± 5<br>+ 5.25 | <b>V</b> | | PD | Power dissipation | 600 | mW | | T <sub>A</sub> | Operating temperature range NE522<br>SE522 | 0 to 70<br>-55 to +125 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | ### PIN CONFIGURATION ### **BLOCK DIAGRAM** **NE/SE522** ### **EQUIVALENT SCHEMATIC** NE/SE522 ### **DC ELECTRICAL CHARACTERISTICS** (SE522) $\pm$ 5V $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, unless otherwise specified. | SYMBOL PARAMETER | | | LIMITS | | | | |-------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------|-------------|-------------|----------| | | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Vos | V <sub>OS</sub> Input offset voltage V+ = +4.5V, V- = -4.5V At 25°C Over temperature range | | | 6 | 7.5<br>15 | mV | | I <sub>BIAS</sub> | Input bias current At 25°C Over temperature range | V+ = +5.5V, V- = -5.5V | | 7.5 | 20<br>40 | μΑ | | los | Input offset current<br>At 25°C<br>Over temperature range | V+ = +5.5V, V- = -5.5V | | 1.0 | 5<br>12 | μΑ | | V <sub>CM</sub> | Common-mode voltage range | V+ = +4.5V, V- = -4.5V | ± 3 | | | ٧ | | V <sub>IL</sub> | Low level input<br>Voltage at 25°C<br>Over temperature | | | | 0.8<br>0.7 | ٧ | | V <sub>IH</sub> | High level temperature | | 2.0 | | | V | | l <sub>іН</sub> | Input current<br>High | $V+ = +5.5V, V- = -5.5V$ $V_{\text{IH}} = 2.7V$ 1G or 2G strobe Common strobe S | | | 50<br>100 | μΑ<br>μΑ | | I <sub>IL</sub> | Low input current | V <sub>IL</sub> = 0.5V<br>1G 2G strobe<br>Common strobe S | | | -2<br>-4 | mA<br>mA | | V <sub>OL</sub> | Output voltage<br>Low | V+ = +4.5V, $V- = -4.5VI_{OL} = 20mA, T_A = 25^{\circ}CI_{OL} = 10mA$ | | | 0.5<br>0.5 | ٧ | | Іон | Output current<br>High | V <sub>CC+</sub> = +4.5, V <sub>CC-</sub> = -4.5V, V <sub>OH</sub> = 5.5V | | | 250 | μΑ | | V+<br>V- | Supply voltage<br>Positive<br>Negative | | 4.5<br>-4.5 | 5.0<br>-5.0 | 5.5<br>-5.5 | v | | I <sub>CC+</sub> | Supply current Positive Negative | V+ = 5.5V, V- = -5.5V | | 27<br>-15 | 35<br>-28 | mA | **NE/SE522** ### **DC ELECTRICAL CHARACTERISTICS** (NE522) $\pm$ 5V $\pm$ 5%, T<sub>A</sub> = 0 to $\pm$ 70°C, unless otherwise specified. | | PARAMETER TEST COMPLETIONS | LIMITS | | | | | |-------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|---------------|-------------|---------------|----------| | SYMBOL PARAMETER | | TEST CONDITIONS | Min Typ | | Max | UNIT | | V <sub>OS</sub> | Input offset voltage<br>At 25°C<br>Over temperature range | V+ = +4.75V, V- = -4.75V | | 6 | 7.5<br>10 | mV | | I <sub>BIAS</sub> | Input bias current<br>At 25°C<br>Over temperature range | V+ = +5.25V, V- = -5.25V | | 7.5 | 20<br>40 | μΑ | | los | Input offset current<br>At 25°C<br>Over temperature range | V+ = +5.25V, V- = -5.25V | | 1.0 | 5<br>12 | μΑ | | V <sub>CM</sub> | Common-mode voltage range | V+ = +4.75V, V- = -4.75V | ± 3 | | | ٧ | | I <sub>IH</sub> | Input current<br>High | V+ = +5.25V, V- = -5.25V<br>V <sub>IH</sub> = 2.7V<br>1G or 2G strobe<br>Common strobe S | | | 50<br>100 | μΑ<br>μΑ | | ال | Low | V <sub>IL</sub> = 0.5V<br>1G 2G strobe<br>Common strobe S | | | -2.0<br>-4.0 | mA<br>mA | | VOL | Output voltage low | $V+ = +5.25V$ , $V- = -5.25V$ , $V_{I(S)} = 2.0V$<br>$I_{LOAD} = 20mA$ | | | 0.5 | ٧ | | ЮН | Output current high<br>High | $V_{CC+} = +4.75$<br>$V_{CC-} = -4.75V$ , $V_{OH} = 5.25V$ | | | 250 | μΑ | | V+<br>V- | Supply Voltage<br>Positive<br>Negative | | 4.75<br>-4.75 | 5.0<br>-5.0 | 5.25<br>-5.25 | ٧ | | I <sub>CC+</sub> | Supply current Positive Negative | V+ = 5.25V, V- = -5.25V, T <sub>A</sub> = 25°C | | 27<br>- 15 | 50<br>-28 | mA | Linear Products Product Specification ### High-Speed Dual-Differential Comparator/Sense Amp **NE/SE522** ### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $R_L = 280\Omega$ , $C_L = 15 pF$ | 0.41201 | | | | LIMITS | | | | |---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------|--------|-------------------|---------------------|------| | SYMBOL | PARAMETER | FROM INPUT | TO OUTPUT | Min | Тур | Max | UNIT | | I <sub>R</sub> | Input resistance | | | | 4 | | kΩ | | lc | Input capacitance | | | | 3 | | pF | | Large-signa | al switching speed | | | | | | | | t <sub>PLH(D)</sub> t <sub>PHL(D)</sub> t <sub>PLH(S)</sub> t <sub>PHL(S)</sub> | Propagation delay<br>Low to high <sup>1</sup><br>High to low <sup>1</sup><br>Low to high <sup>2</sup><br>High to low <sup>2</sup> | Amp<br>Amp<br>Strobe<br>Strobe | Output<br>Output<br>Output<br>Output | - | 10<br>8<br>6<br>5 | 15<br>12<br>13<br>9 | ns | | f <sub>MAX</sub> | Maximum operating frequency | | | 25 | 35 | | MHz | #### NOTES: ### **LOGIC FUNCTION TABLE** | V <sub>ID</sub> (A <sup>+</sup> , B <sup>-</sup> ) | STRS | STRG | Output<br>Transistor | |------------------------------------------------------|------|------|----------------------| | <-V <sub>OS</sub> | н | H | ON | | -V <sub>OS</sub> < V <sub>ID</sub> < V <sub>OS</sub> | н | H | Undefined | | > V <sub>OS</sub> | н | H | OFF | | X | L | X | OFF | | X | X | | OFF | <sup>1.</sup> Response time measured from 0V point of $\pm\,100\text{mV}_{P.P}$ 10MHz square wave to the 1.5V point of the output. <sup>2.</sup> Response time measured from 1.5V point of the input to 1.5V point of the output. ### TYPICAL PERFORMANCE CHARACTERISTICS # NE/SE527 Voltage Comparator **Product Specification** #### **Linear Products** ### DESCRIPTION The NE/SE527 is a high-speed analog voltage comparator which, for the first time, mates state-of-the-art Schottky diode technology with the conventional linear process. This allows simultaneous fabrication of high speed TTL gates with a precision linear amplifier on a single monolithic chip. The NE/SE527 is similar in design to the Signetics NE/SE529 voltage comparator except that it incorporates an "Emitter-Follower" input stage for extremely low input currents. This opens the door to a whole new range of applications for analog voltage comparators. ### **FEATURES** - 15ns propagation delay - Complementary output gates - TTL or ECL compatible outputs - Wide common-mode and differential voltage range - MIL-STD-883A, B, C available - Typical gain of 5000 ### **APPLICATIONS** - A/D conversion - ECL-to-TTL interface - TTL-to-ECL interface - Memory sensing - Optical data coupling ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE527N | | 14-Pin Cerdip | 0 to +70°C | NE527F | | 14-Pin SO | 0 to +70°C | NE527D | | 14-Pin Cerdip | -55°C to +125°C | SE527F | | 10-Lead metal can | 0 to +70°C | NE527H | | 10-Lead metal can | -55°C to +125°C | SE527H | ### PIN CONFIGURATIONS ### **EQUIVALENT SCHEMATIC** ### **NE/SE527** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-------------------------------------------------------------------------------------------------------|-------------------------|----------------| | V <sub>1</sub> + | Positive supply voltage | + 15 | V | | V <sub>1</sub> - | Negative supply voltage | -15 | V | | V <sub>2</sub> + | Gate supply voltage | +7 | V | | V <sub>OUT</sub> | Output voltage | +7 | V | | V <sub>IN</sub> | Differential input voltage | ± 5 | V | | V <sub>CM</sub> | Input common mode voltage | ±6 | ٧ | | P <sub>D</sub> | Max power dissipation <sup>1</sup><br>25°C ambient (still air)<br>F package<br>N package<br>D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | TA | Operating temperature range<br>NE527<br>SE527 | 0 to +70<br>-55 to +125 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | + 300 | °C | ### **BLOCK DIAGRAM** ### NOTE: - Derate above 25°C, at the following rates: F package 9.5mW/°C - N package 11.4mW/°C - D package 8.3mW/°C **NE/SE527** ### **DC ELECTRICAL CHARACTERISTICS** $V_1+=10V$ , $V_1-=-10V$ , $V_2+=+5.0V$ , unless otherwise specified. | OVMDOL | 24244575 | TEGT CONDITIONS | | SE527 | | NE527 | | | | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|-------|------------------------|-----------------|-----|-------------------------|---------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Input char | acteristics | | | | • | | | | ************* | | V <sub>OS</sub> | Input offset voltage @ 25°C over temperature range | | | | 4<br>6 | | | 6<br>10 | mV<br>mV | | I <sub>BIAS</sub> | Input bias current @ 25°C over temperature range | | | _ | 2<br>4 | | | 2<br>4 | μA<br>μA | | los | Input offset current @ 25°C<br>over temperature range<br>common-mode voltage range | V <sub>IN</sub> = 0V | | | 0.5<br>1<br>±5 | | | 0.75<br>1<br>±5 | μΑ<br>μΑ<br>V | | Gate char | acteristics | | | | | • | | | | | V <sub>OUT</sub> | Output Voltage "1" State "0" State | $V_2$ + = 4.75V, $I_{SOURCE}$ = -1mA<br>$V_2$ + = 4.75V, $I_{SINK}$ = 10mA | 2.5 | 3.3 | 0.5 | 2.7 | 3.3 | 0.5 | V | | | Strobe inputs "0" Input current <sup>1</sup> "1" Input current @ 25°C <sup>1</sup> Over temperature range "0" Input voltage "1" Input voltage | $V_{2}+=5.25V,\ V_{STROBE}=0.5V$ $V_{2}+=5.25V,\ V_{STROBE}=2.7V$ $V_{2}+=5.25V,\ V_{STROBE}=2.7V$ $V_{2}+=4.75V$ $V_{2}+=4.75V$ | 2.0 | | -2<br>50<br>200<br>0.8 | 2.0 | | -2<br>100<br>200<br>0.8 | mA<br>μA<br>μA<br>V | | I <sub>SC</sub> | Short-circuit output current | V <sub>2</sub> + = 5.25V, V <sub>OUT</sub> = 0V | -18 | | -70 | -18 | | -70 | mA | | Power su | pply requirements | | | | | | | | | | V <sub>1</sub> +<br>V <sub>1</sub> -<br>V <sub>2</sub> + | | | 5<br>-6<br>4.5 | 5 | 10<br>-10<br>5.5 | 5<br>-6<br>4.75 | 5 | 10<br>-10<br>5.25 | V<br>V<br>V | | l <sub>1</sub> + | Supply current | $V_1+ = 10V, V_1- = -10V$<br>$V_2+ = 5.25V$<br>Over temp. | | | 5 | | | 5 | mA | | l <sub>1</sub> -<br>l <sub>2</sub> + | | Over temp. Over temp. | | | 10<br>20 | | | 10<br>20 | mA<br>mA | ### NOTE: ### $\textbf{AC ELECTRICAL CHARACTERISTICS} \ \, \textbf{T}_{A} = 25^{\circ} \textbf{C}, \ \, \text{unless otherwise specified. (See AC test circuit)}$ | OVMBOL | 2.2 | TEST COMPLETIONS | | LIMITS | | | | |-------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|-----|----------|----------|----------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Transient response propagation delay time<br>Low-to-High<br>High-to-Low | V <sub>IN</sub> = ± 100mV step | | 16<br>14 | 26<br>24 | ns<br>ns | | | | Delay between output A and B | | | 2 | 5 | ns | | | Strobe delay time ton Turn-on time tope Turn-off time | | | | 6<br>6 | | ns<br>ns | | <sup>1.</sup> See Logic Function Table. **NE/SE527** ### TYPICAL PERFORMANCE CHARACTERISTICS ### RESPONSE TIME TEST CIRCUIT **NE/SE527** ### **APPLICATIONS** One of the main features of the device is that supply voltages $(V_1+,\ V_1-)$ need not be balanced, as in the following diagrams. For proper operation, however, negative supply $(V_1-)$ should always be at least 6V more than the ground terminal (Pin 6). Input commonode range should be limited to values of 2V less than the supply voltages $(V_1+$ and $V_1-)$ up to a maximum of $\pm\,6V$ as supply voltages are increased. It is also important to note that Output A is in phase with Input A and Output B is in phase with Input B. ### LOGIC FUNCTION | V <sub>ID</sub><br>(A <sup>+</sup> , B <sup>-</sup> ) STROBE A | | STROBE B | OUTPUT A | OUTPUT B | COMMENT | |----------------------------------------------------------------|---|----------|-----------|-----------|------------------------------------------| | V <sub>ID</sub> ≤ -V <sub>OS</sub> | Н | Х | L | н | Read I <sub>IHA</sub> , I <sub>ILB</sub> | | $-V_{OS} < V_{ID} < V_{OS}$ | Н | Н | Undefined | Undefined | | | V <sub>ID</sub> ≥ V <sub>OS</sub> | X | Н | Н | L | Read I <sub>ILA</sub> , I <sub>IHB</sub> | | X | L | L | Н | н | | ### TYPICAL APPLICATIONS # NE/SE529 Voltage Comparator **Product Specification** #### **Linear Products** ### **DESCRIPTION** The NE/SE529 is a high-speed analog voltage comparator which, for the first time, mates state-of-the-art Schottky diode technology with the conventional linear process. This allows simultaneous fabrication of high-speed TTL gates with a precision linear amplifier on a single monolithic chip. ### **FEATURES** - 10ns propagation delay - Complementary output gates - TTL or ECL compatible outputs - Wide common-mode and differential voltage range - Typical gain 5000 ### **APPLICATIONS** - A/D conversion - ECL-to-TTL interface - TTL-to-ECL interface - Memory sensing - Optical data coupling - MIL-STD-883A, B, C available ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE529N | | 14-Pin Cerdip | 0 to +70°C | NE529F | | 14-Pin Cerdip | -55°C to +125°C | SE529F | | 14-Pin SO | 0 to +70°C | NE529D | | 10-Lead Metal Can | 0 to +70°C | NE529H | | 10-Lead Metal Can | -55°C to +125°C | SE529H | ### PIN CONFIGURATIONS ### **EQUIVALENT SCHEMATIC** ### **NE/SE529** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|----------------| | V <sub>1</sub> + | Positive supply voltage | + 15 | ٧ | | V <sub>1</sub> - | Negative supply voltage | -15 | ٧ | | V <sub>2</sub> + | Gate supply voltage | +7 | ٧ | | V <sub>OUT</sub> | Output voltage | +7 | ٧ | | V <sub>IN</sub> | Differential input voltage | ±5 | ٧ | | V <sub>CM</sub> | Input common mode voltage | ±6 | ٧ | | P <sub>D</sub> | Maximum power dissipation <sup>1</sup> T <sub>A</sub> = 25°C (still-air) F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | TA | Operating temperature range<br>NE529<br>SE529 | 0 to +70<br>-55 to +125 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature<br>(10 sec max) | +300 | °C | ### **BLOCK DIAGRAM** ### NOTE: - 1. Derate above 25°C at the following rates: - F package at 9.5mW/°C. N package at 11.5mW/°C. - D package at 8.3mW/°C. Linear Products Product Specification ### Voltage Comparator **NE/SE529** ### DC ELECTRICAL CHARACTERISTICS $V_1+=+10V$ , $V_2+=+5.0V$ , $V_1-=-10V$ , unless otherwise specified. | 0.44501 | | | | SE529 | | | NE529 | | | | |----------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--------|-----------------|-----------------|-------|-------------------|---------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Input chara | cteristics | | | | | | | L | | | | V <sub>OS</sub> | Input offset voltage @ 25°C<br>Over temperature range | | | | 4<br>6 | | | 6<br>10 | mV<br>mV | | | BIAS | Input bias current @ 25°C<br>Over temperature range | V <sub>IN</sub> = 0V | | 5 | 12<br>36 | | 5 | 20<br>50 | μA<br>μA | | | los | Input offset current @ 25°C Over temperature range Common-mode voltage range | V <sub>IN</sub> = 0V | | 2<br>0 | 3<br>9<br>±5 | | 2 | 5<br>15<br>±5 | μΑ<br>μΑ<br>V | | | Gate chara | cteristics | | L | | | · | | L | L | | | V <sub>OUT</sub> | Output voltage "1" state "0" state | $V_2$ + = 4.75V,<br>$I_{SOURCE}$ = -1mA<br>$V_2$ + = 4.75V, $I_{SINK}$ = 10mA | 2.5 | 3.3 | 0.5 | 2.7 | 3.3 | 0.5 | V<br>V | | | | Strobe inputs | | | | | | | | | | | | "0" Input current1 | $V_2$ + = 5.25V,<br>$V_{STROBE}$ = 0.5V | | | -2 | | | -2 | mA | | | | "1" Input current @ 25°C1 | $V_2 + = 5.25V,$<br>$V_{STROBE} = 2.7V$ | | | 50 | | | 100 | μΑ | | | | Over temperature range | $V_2$ + = 5.25V,<br>$V_{STROBE}$ = 2.7V | | | 200 | | | 200 | μΑ | | | | "0" input voltage | $V_2 + = 4.75V$<br>$V_2 + = 4.75V$ | 2.0 | | 0.8 | 2.0 | | 0.8 | V<br>V | | | Isc | Short-circuit output current | $V_2$ + = 5.25V, $V_{OUT}$ = 0V | -18 | | -70 | -18 | | -70 | mA | | | Power supp | ply requirements | | | | | | - | F | | | | V <sub>1</sub> +<br>V <sub>1</sub> -<br>V <sub>2</sub> + | Supply voltage | | 5<br>-6<br>4.5 | 5 | 10<br>10<br>5.5 | 5<br>-6<br>4.75 | 5 | 10<br>-10<br>5.25 | V<br>V | | | l <sub>1</sub> +<br>l <sub>1</sub> -<br>l <sub>2</sub> + | Supply current | V <sub>1</sub> + = 10V, V <sub>1</sub> - = -10V<br>V <sub>2</sub> + = 5.25V<br>Over temp.<br>Over temp.<br>Over temp. | | | 5<br>10<br>20 | | | 5<br>10<br>20 | mA<br>mA | | ### NOTES: ### AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C (See AC test circuit). | CVMDO | DADAMETED | | | LIMITS | | | |--------------------------------------|------------------------------------------------------|--------------------------------|-----|----------|----------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>R</sub> | Transient response | V <sub>IN</sub> = ± 100mV step | | | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-high<br>High-to-low | | | 12<br>10 | 22<br>20 | ns<br>ns | | | Delay between output A and B | | | 2 | 5 | ns | | ton<br>toff | Strobe delay time<br>turn-on time<br>turn-off time | | | 6 | | ns<br>ns | <sup>1.</sup> See logic function table. ### TYPICAL PERFORMANCE CHARACTERISTICS ### RESPONSE TIME TEST CIRCUIT ### **NE/SE529** ### **APPLICATIONS** One of the main features of the device is that supply voltages (V+, V-) need not be balanced, as in the following diagrams. For proper operation, however, negative supply (V-) should always be at least 6V more than the ground terminal (pin 6). Input Common-Mode range should be limited to values of 2V less than the supply voltages (V+ and V-) up to a maximum of ±6V as supply voltages are increased. It is also important to note that Output A is in phase with Input A and Output B is in phase with Input B. ### LOGIC FUNCTION | V <sub>ID</sub> (A <sup>+</sup> , B <sup>-</sup> ) | STROBE A | STROBE B | OUTPUT A | ОИТРИТ В | |----------------------------------------------------|----------|----------|-----------|-----------| | V <sub>ID</sub> ≤ -V <sub>OS</sub> | Н | × | L | н | | $-V_{OS} < V_{ID} < V_{OS}$ | Н | н | Undefined | Undefined | | V <sub>ID</sub> ≥ V <sub>OS</sub> | × | Н | Н | L | | Х | L | L | Н | н | ### TYPICAL APPLICATIONS **Application Note** ### **Linear Products** #### **COMPARATORS** Voltage comparators are high gain differential input-logic output devices. They are specifically designed for open-loop operation with a minimum of delay time. Although variations of the comparator are used in a host of applications, all uses depend upon the basic transfer function. Device operation is simply a change of output voltage dependent upon whether the signal input is above or below the threshold input. Comparator inputs are customarily marked with plus or minus signs to indicate their polarity. For example, the circuit of Figure 1 produces a logic 1 level when the non-inverting input is more positive than the reference voltage. #### **DEFINITIONS** Many similarities exist between operational amplifiers and the amplifier section of voltage comparators. In fact, op amps can be used to implement the comparator function at low frequencies. Thus, the characteristic definitions presented here are similar to those reviewed for op amps. #### Input Offset Voltage As with operational amplifiers, the non-ideal comparator possesses some offset voltage. The definition differs slightly in that the output structure of comparators is digital rather than linear. Hence, input offset voltage is defined for comparators as the DC voltage required at the input to force the output to the logic threshold of ensuing devices (1.2V for TTL). #### Input Offset Current Imbalances of input bias current arise from small variances of the junction geometry of the differential input amplifier. As for op amps, the imbalance is referred to as input offset current. #### **Bias Current** As with op amps the input structure of comparators is usually a differential bipolar stage. Input bias current is the average of the two input currents. ### Common-Mode Range When specifying voltage comparators, one of the key parameters is common-mode range, which is defined as the range of voltages over which both inputs can be varied simultaneously without abnormal output voltage transitions or device degradation. This parameter must be kept uppermost in the designer's mind because the reference and signal voltages become common-mode signals at threshold. All ranges of input signals thus must be within the common-mode range of the input amplifier. ### Voltage Gain Specifications of voltage gain refer to the overall gain of the device, the bulk of which occurs in the amplifier section. In general, higher gains would be advantageous for resolving smaller input signals. Of course, the propagation delay suffers due to the more severe saturation of the transistors. Typical gains for TTL output devices are set for 5000V/V. This gain provides 5V of output swing with 1mV input signal change for reasonable accuracy, but does not contribute severely to the overload recovery delay. #### **Propagation Delay** Voltage comparisons of analog signals with a reference voltage usually require that the operation take as little time as possible. Long delays in the comparator cause a pulse position error at the output since the analog Figure 1. Basic Comparator Circuit signal in the meantime has changed value. At low frequencies the delay is of small consequence, but at higher frequencies, transit time becomes intolerable. Design of voltage comparator devices includes, as a prime goal, the minimizing of transit times. Propagation delay testing is done under worst-case conditions. The recovery from saturation varies, depending upon the initial state of the amplifier and the overdrive. Worst-case conditions begin by applying a 100mV signal on the reference terminal. With no signal applied, the amplifier is in saturation in one direction. A step input pulse on the signal line of 100mV $\pm V_{OS}$ will bring the amplifier to a threshold level. Propagation delay at this point is undefined since the output has not switched. To attain output switching, a small overdrive is necessary. Propagation delay is tested in a configuration such as Figure 2. The input is a step function of 100mV plus a specified excess or overdrive signal. This causes the amplifier to be exercised from saturation in Figure 3. Response Time for NE/SE521 Comparator for Various Input Overdrives one direction to saturation in the other for worst-case propagation delay. Note that larger overdrive reduces delay time as can be seen in Figure 3. An overdrive of 5mV causes 12ns delay, whereas a 100mV overdrive improves transit time to only 6ns. If the measurement were made without initial saturation (less than 100mV/V threshold) the delay time would be less, due to the decreased storage times of unsaturated transistors. #### STATE-OF-THE-ART Comparator design has always been optimized for four basic parameters. They are: - 1. High Speed - 2. Wide Input Voltage Range - 3. Low Input Current - 4. Good Resolution Unfortunately, these four parameters are not compatible. For instance, gain and input current can be improved by using thinner diffusions for higher beta, but only at the expense of input voltage range. Higher gain also means higher saturation for an increase in delay time. So it becomes obvious that older comparators such as the 710 were designed with the best compromises in mind using standard processing. One method of improving overall response adds gold doping to the processing flow. The gold dopant causes a decrease in minority carrier lifetime which aids the recombination process and shortens the saturation recovery time. Unfortunately, the transistor beta is adversely affected by gold, causing slightly higher bias and offset currents. It was not until the advent of the Schottky clamp that a vast improvement in speed without input degradation was possible. A very familiar term in the semiconductor industry, the Schottky barrier diode's (SBD) location is illustrated in Figure 4. Figure 4. Schottky Clamped Transistor The Schottky clamped transistor is formed by paralleling the Schottky diode with the base-collector junction of the NPN transistor. Without the clamp, as base drive is increased the collector voltage falls until hard saturation occurs. At this point the collector voltage is very near the emitter voltage, and stored charges in the junctions causes slow recovery from saturation after base drive has been removed. The forward voltage drop of the Schottky diode is 0.4V — less than the forward drop of silicon diodes. This difference in forward drop is used by placing the diode across the transistor base-collector junction. The Schottky diode becomes forward-biased when the collector voltage falls 0.4V below the base voltage. Excess base drive is then shunted into the collector circuit, prohibiting the transistor from reaching classic satura- tion. With almost no stored charge in either the SBD or the transistor, there is a large reduction in storage time. Thus, transistor switching time is significantly reduced. A cross sectional area of the Schottky diode is shown in Figure 5. | | 7 | | | | | | | |--------|--------------------|-------------------------|----------------------|---------------------------|------|--------------|------------------------------------------------------------------------------------------------| | DEVICE | PROP<br>DELAY (ns) | V <sub>OS</sub><br>(mV) | los<br>(μ <b>A</b> ) | l <sub>BIAS</sub><br>(μA) | GAIN | CMR<br>(V) | BENEFITS | | NE521 | 12 | 7.5 | 5 | 20 | 5000 | ±3 | Dual, very fast, standard supplies TTL compatible, individual & common strobe. | | NE522 | 15 | 7.5 | 5 | 20 | 5000 | ± 3 | Same as NE521 plus open-collector outputs for additional decoding. | | NE527 | 26 | 6 | 0.75 | 2 | 5000 | ±6 | Fast, very low input current, differential outputs, flexible surplus wide common-mode range. | | NE529 | 22 | 6 | 5 | 20 | 5000 | ±6 | Same as NE527 but with faster response. | | LM311 | 200 | 7.5 | 0.05 | 0.25 | 200k | ± 30 | High common-mode input range, ±5V to ±15V supply, strobe input, open-collector output. | | LM319 | 80 | 8 | 0.2 | 1.2 | 40k | ±5 | Low input bias, dual,<br>+5V to ±15V supply,<br>open-collector output. | | LM339 | 1300 | 2 | 0.05 | 0.25 | 200k | V +<br>-1.5V | High common-mode input range, low input bias, quad, +5V to ±15V supply, open-collector output. | | LM393 | 1300 | 2 | 0.05 | 0.25 | 200k | V +<br>-1.5V | Same as LM339 but dual. | NOTE: Parameters are based on min/max limits at 25°C as defined in the individual data sheet. Figure 6. Comparator Selection Guide **AN116** # COMPARING THE COMPARATORS Presently available comparator ICs range from the ultra fast SE/NE521 to the general purpose comparator fashioned from an inexpensive op amp. Selection of the device depends upon the application in which it will be used. Speed of conversion is often of primary importance to minimize pulse position errors of high frequency signals. At other times the requirements are much less stringent, allowing the use of a general purpose comparator. A handy reference guide to the major parameters is summarized in Figure 6. The necessary parameters can be chosen to select the proper device. A general description of the comparator devices is included here to familiarize the user with available devices and their advantages. #### NE/SE521/522 Comparators Processed with state-of-the-art Schottky barrier diodes, the NE521/522 series devices provide good input characteristics while providing the fastest analog-to-TTL conversion to date. Total delay from input to output is typically 6ns with a guaranteed speed of 12ns. Additional features of this device include the dual configuration and individual output strobes to simplify system logic. The NE522, although sacrificing some speed, features open-collector outputs for party line or wired-OR configurations for additional system flexibility. #### NE/SE527 Comparator Featuring Darlington inputs for very low bias current, the NE527 is generically related to the NE529 comparator. Emitter-follower inputs to the differential amplifier are used to trade better input parameters for slightly less speed. As Figure 6 shows, a factor of 10 improvement in IBIAS is gained with a propagation delay increase of only 4ns maximum. #### **NE529 Comparator** The NE529 is manufactured using Schottky technology. Although a few nanoseconds slower than the NE521, the NE529 features variable supplies from ± 5 to ± 10V with a high common-mode range of ±6V. Both the NE527 and NE529 Schottky comparators boast complementary logic outputs with output A being in phase with input A. In addition, the supplies of both the NE527 and NE529 may be non-symmetrical to produce a desired shift in the common-mode range. This technique is illustrated by the ECL-to-TTL and TTL-to-ECL transistor of Figures 16 and 17, respectively. The only major requirement of the supplies is that the negative supply be at least 5V more negative than the ground terminal of the gate. This is necessary to insure that the internal bias arrangement has sufficient voltage to operate normally. #### **APPLICATIONS** Today's state-of-the-art ultra high-speed comparators are capable of making logic decisions in less than 10ns. They are easily applied and possess good input and power supply noise rejection. As with all linear ICs, however, some preliminary steps should be taken in their use. ### **GENERAL PRECAUTIONS** #### Layout The comparator is capable of resolving submillivolt signals. To prevent unwanted signals from appearing at signal ports, good physical layout is required. For any high-speed design, ground planes should be used to guard against ground loops and other sources of spurious signals. At high frequencies, hidden signal paths become dominant. Distributed capacitance is a particular nuisance. If care is not taken to isolate output from input, distributed capacitance can couple a few millivolts into the input, causing oscillation. Another source of spurious signals is ground current. Input structures are relatively high impedance while the gate structures of comparators run with large signal and ground currents. If this gate ground current is allowed to pass near the input signal path, the small impedances of the ground circuit will cause millivolt changes in reference or signal voltages producing errors, sustained oscillation, ringing, or excessive Vos. A ground plane arranged such that output currents do not flow near input areas is highly recommended. ### **Power Supplies** Another general precaution that should always be exercised is power supply bypassing. As mentioned, the name of the game is speed. Very high-speed gates are used to produce the desired output logic levels. Maximizing response speed also requires higher current levels, giving rise to power supply loise. For this reason, good power supply bypassing very close to the device itself is always mandatory. A tantalum capacitor of 1 to 10µF in parallel with 500 to 1000pF will prove effective in most cases. Lead lengths should be as short as physically possible to preserve low impedances at high frequency. ### **Unused Inputs** Some currently available comparators such as the NE521 and NE522 are dual devices. Most often both sections of these devices will be utilized. Should a system utilize one device, the unused inputs should be biased in a known condition. The high gain-bandwidth may otherwise cause oscillations in the unused comparator section. A low impedance should be provided from both unused inputs to ground. A resistor of relatively high impedance may then be used to supply a differential input on the order of 100mV to insure the comparator assumes a known state. If the inverting input is tied to the positive differential voltage the gate output will be low. The strobe inputs then provide a means of utilizing the Schottky gate for other system logic functions. If the strobe inputs are not used, they should be connected to the output of a logic gate that is always high, or to the +5V supply through a 5 to $10 \mathrm{k}\Omega$ resistor. They should never be tied directly to the +5V supply as the relatively minor spiking on the supply may damage these inputs. #### Common-Mode Signals Manufacturers specify the maximum voltage range over which the inputs may be taken. In addition, the maximum differential voltage that may be safely applied to the inputs is specified. In the case of the NE529 comparator, the differential voltage is restricted to less than $\pm$ 5V, with a common-mode of $\pm$ 6V. That these two quantities interact cannot be overlooked. For instance, with both inputs at $\pm$ 4V the common-mode restriction is satisfied. If $V_{REF}$ is now left at $\pm$ 4V the signal input may not be taken more than 1V below ground because the differential signal becomes 5V. It is important to observe this maximum rating since exceeding the differential input voltage limit and drawing excessive current in breaking down the emitter-base junctions of the input transistors could cause gross degradation in the input offset current and bias current parameters. It is also important to note that response time is specified for a common-mode voltage of zero and may degrade when the commonmode voltage approaches the common-mode specification limits. Exceeding the absolute maximum positive input voltage limit of the device will saturate the input transistor and possibly cause damage through excessive current. However, even if the current is limited to a reasonable value so that the device is not damaged, erratic operation can result. #### Input Impedance The differential bias and offset currents of comparators are minimized by design. As was pointed out for op amps, the input resistance seen by both inputs should be equal. This reduces to a minimum the contribution of offset current to threshold error. Unbalanced input impedance also adds to the offset error due to the difference in voltage drop across the input resistances. ### **BASIC APPLICATIONS** The basic comparator circuit and its transfer function were presented by Figure 1. When the input exceeds the reference voltage, the output switches either positive or negative, depending on how the inputs are connected. The vast majority of specific applications involve only the basic configuration with a change of reference voltage. A-to-D converters are realized by applying the signal to one terminal and the voltage derived from a ladder network to the other. Limit detectors are likewise made from only the very basic circuit. Both are only a small deviation from the basic level detector. #### **Hysteresis** Normally saturated high or low, the amplifiers used in voltage comparators are seldom held in their threshold region. They possess high gain-bandwidth products and are not compensated to preserve switching speed. Therefore, if the compared voltages remain at or near the threshold for long periods of time, the comparator may oscillate or respond to noise pulses. For instance, this is a common problem with successive approximation D/A converters where the differential voltage seen by the comparator becomes successively smaller until noise signals cause indecision. To avoid this oscillation in the linear range, hysteresis can be employed from output to input. Figure 7 defines the arrangement. Both positive and negative feedback is provided by RIN and RE. Hysteresis occurs because a small portion of the "one" level output voltage is fed back in phase and added to the input signal. This feedback aids the signal in crossing the threshold. When the signal returns to the threshold, the positive feedback must be overcome by the signal before switching can occur. The switching process is then assured and oscillations cannot occur. The threshold "dead zone" created by this method, illustrated in Figure 8, prevents output chatter with signals having slow and erratic zero crossings. As shown in Figure 7, the voltage feedback is calculated from the expression: $$V_{HYST} = \frac{E_{OUT} \cdot R_{IN}}{R_{IN} + R_{F}}$$ where EOUT is the gate high output voltage. The hysteresis voltage is bounded by the common-mode range and the ability of the gate to source the current required by the feedback network. If symmetrical hysteresis is desired, an additional inverting gate is required if the comparator does not have differential outputs. The NE527 and NE529 devices provide inverted signals from differential outputs while the NE521 and NE522 devices will require the inverter. Care should be taken in the selection of the inverter that propagation delay is minimum, especially for very high-speed comparators such as the NE521. #### Line Receiver Retrieving signals which have been transmitted over long cables in the presence of high electrical noise is a perfect application for differential comparators. Such systems as automated production lines and large computer systems must transmit high frequency digital signals over long distances. If the twisted-pair of the system is driven differentially from ground, the signals can be reclaimed easily via a differential line receiver. Since the electrical noise imposed upon a pair of wires takes the form of a common-mode signal, the very high common-mode rejection of the NE521/522 makes the unit ideal for differential line receivers. Figure 9 depicts the simple schematic arrangement. The NE521 is used as a differential amplifier having a logic level output. Because common-mode signals are rejected, noise on the cable disappears and only the desired differential signal remains. Figure 10 illustrates the NE521 response to the 200mV<sub>P-P</sub> 10MHz differential signal. In Figure 11 the same signal has been buried in 5V<sub>P-P</sub> of 1HMz common-mode "noise." The circuit suffers no degradation of signal. If desired, several NE522 comparators may be "wire-ORed," or a latched output can be built as shown in Figure 9. The NE521 and NE529 comparators have the advantage of wider bandwidth to permit higher data rates. # Double-Ended Limit (Window) Detector Many system designs require that it be known when a signal level lies between two limits. This function is easily accomplished with a single NE522 package. The schematic and transfer curve of the circuit is shown in Figure 12. Each half of the NE522 is referenced to the desired upper or lower voltage limit producing the desired transfer curve shown. Taking advantage of the dual configuration and the open-collectors of the NE522 minimizes external components and connections. ### **Crystal Oscillator** Any device with a reasonable gain can be made to oscillate by applying positive feedback in controlled amounts. The NE521 will lend itself to crystal control easily, provided the crystal is used in its fundamental mode. Figure 13 shows a typical oscillator circuit. The crystal is operated in its series-resonant mode, providing the necessary feedback through the capacitor to the input of the NE521. The resistor RADJ is used to control the amount of feedback for symmetry. Oscillations will start whenever a circuit disturbance such as turning on the power supplies occurs. The NE521 will oscillate up to 70MHz. However, crystals with frequencies higher than about 20MHz are usually operated in one of their overtones. To build an oscillator for a specific overtone requires tuned circuits in addition to the crystal to provide the necessary mode suppression. If the spurious modes are not tuned out, the crystal will oscillate at the fundamental frequency. Higher frequency oscillators could be realized using input and output mode suppression or tuning. The NE522 is especially desirable since the open-collector topology allows the output to be collector-tuned readily. Figure 8. 0V Level Detector With ± 10mV Hysteresis **AN116** INPUT 2V/DIV. 100 mV/DIV. POPOSSOS Figure 10. Line Receiver Response ### **Analog-to-Digital Converter** There are many types of A-to-D converter designs, each having its own merits. However, where speed of conversion is of prime interest, the multi-threshold conversion type is used exclusively. It is apparent from Figure 14 that the conversion speed of this design is the sum of the delay through the comparator and the decoding gates. The sacrifices which must be made to obtain speed are the number of components, bit accuracy and cost. The number of comparators needed for an N-bit converter is 2n-1. Although the NE521 provides two comparators per package, the length of parallel converters is usually limited to less than 4 bits. Accuracy of multi-threshold A-D converters also suffers since the integrity of each bit is dependent upon comparator threshold accuracy. The implementation of a 3-bit parallel A/D converter is shown in Figure 15 with a 3-bit digital equivalent of an analog input shown in Figure 14. Reference voltages for each bit are developed from a precision resistor ladder network. Values of R and 2R are chosen so that the threshold is one half of the least significant bit. This assures maximum accuracy of $\pm \frac{1}{2}$ bit It is apparent from the schematic that the individual strobe line and duality features of the NE521 have greatly reduced the cost and complexity of the design. The speed of the converter is graphically illustrated by the photo of Figure 14. All 3-bit outputs have settled and are true a mere 15ns after the input step of 3V has arrived. The output is usually strobed into a register only after a certain time has elapsed to insure that all data has arrived. ### **Logic Interface** During the design of the NE527 and NE529 devices, particular attention was paid to the biasing network so that balanced supplies need not be provided. For example, if the "ground" terminal is set at -5.2V and the other supplies are adjusted accordingly, the output logic 1 state will be at -1.5V and logic 0 will be at -5.0V. With this freedom of power supply voltage, the user may adjust the output swings to match the desired logic levels even if that logic is other than TTL levels. ### **ECL-to-TTL** Interface Emitter-coupled logic is very popular due to its speed. Systems are often built around standard TTL logic with those portions requiring higher speed being implemented with emitter-coupled logic. As soon as such a decision is made the problem of interfacing TTL-to-ECL logic levels is encountered. The standard logic output swings of ECL are –0.8V to –1.8V at room temperature. Converting these signals to TTL levels is accomplished simply by using the basic voltage comparator circuit with slight modifications. Figure 16 reveals that the power supplies have been shifted in order to shift the common-mode range more negative. This insures that the common-mode range is not exceeded by the logic inputs. Since ECL is extremely fast, the NE529 is usually selected because of its superior speed so that a minimum of time is lost in translation. #### TTL-to-ECL INTERFACE Operating in the reverse, TTL levels can also be converted to ECL levels by the NE529. Again the NE529 is selected as the fastest converter with the necessary power supply flexibility to accomplish the level shifting with a minimum of effort and cost. A check of output voltage for the NE529 reveals that the voltage is slightly less than **AN116** required by the ECL logic for fast switching. R2 and the diode of Figure 17 raises the gate supply voltage and therefore the NE529 output voltage by 0.7, sufficient to guarantee fast switching of the translator. Resistive pull-up from the NE529 output to V<sub>CC</sub> can also be used with the gate supply grounded. This method is dependent upon RC time constants of distributed capacitance and is therefore much slower. ### **Photo Diode Detector** Responding to the presence or absence of light, the photo diode increases or decreases the current through it. Detecting the changes becomes a matter of converting light and dark currents to voltage across a resistor as shown in Figure 18. R1 is selected to be large enough to generate detectable differences between light and dark conditions. Once the signal levels are defined by R1 and the diode characteristics, the average between light and dark signals is used for V reference and is produced by the resistive divider consisting of R1 and R2. The comparator then produces an output dependent upon the presence or absence of light upon the diode. #### SENSE AMPLIFIERS Closely related to the comparator is the sense amplifier. Signals derived from the many sources, such as transducers, are not of sufficient amplitude to be compatible with subsequent logic. It then becomes necessary to amplify and convert the signal to TTL levels, which is the responsibility of the sense amplifier. Some transducers produce an output current. It remains, then, for the user to convert these currents to TTL levels. A terminating resistor from the drain to ground provides a voltage output proportional to the current and the resistor size. Larger signals can be produced by larger resistors; but in practice, resistors larger than $1k\Omega$ are avoided because of increasing access time. Distributed capacitance forms a time constant with this output resistance causing slow rise and fall times when the resistor is large, adding to the access time. Virtually any voltage comparator or sense amplifier can be used. Since total time is the sum of all delays, the sense amplifier is most often the fastest available. Signetics comparators NE521 and NE522 are ideal in this application because of low input offset voltages and very fast response. Using these Schottky clamped comparators significantly reduces the total cycle time of the memory. Design of the sense amplifier network depends upon the transducer used and the input characteristics of the sense amplifier. The significant specifications are given in Table 1 Consideration must first be given to the differential input voltage requirements of the sense amplifier. The required reference voltage is calculated from the relationship: $$V_{REF} \le (I_T - I_B)R1 - V_{DIFF}$$ Where $I_T$ is the transducer output current, $I_B$ is sense amplifier bias current and $V_{DIFF}$ is minimum differential voltage to switch the sense amplifier. In large systems, noise coupled into the sense lines by stray capacitance can be very troublesome. Judicious layout patterns with sense lines as short as possible will help, but will not always be sufficient. One method of eliminating noise is to use a balance sense line as shown in Figure 19. A dummy line should be run parallel to the actual sense line in as close proximity as possible. One end is connected to the sense amplifier at the V<sub>REF</sub> point while the other end is left open. The normal sense line is connected as usual. Electrical noise imposed upon the pair of sense lines takes the form of a common-mode signal and will be rejected by the sense amplifier. Signal currents in the sense line, on the other hand, form differential signals at the sense amp, causing the output to switch. Table 1. Important Sense Amplifier Parameters | DEVICE | V <sub>OS</sub> (mV) | I <sub>B</sub> (μ <b>A</b> ) | V <sub>IN (MIN)</sub> (mV) | SPEED (ns)<br>(V <sub>IN</sub> = 100mV) | GAIN | |--------|----------------------|------------------------------|----------------------------|-----------------------------------------|------| | 521 | 10 | 40 | 15 | 12 | 5000 | | 522 | 10 | 40 | 15 | 15 | 5000 | ### **AN116** # Symbols and Definitions for Sample-and-Hold Circuits #### Linear Products ### Acquisition Time (tAQ) The time delay between the 50% (or threshold) point of the hold-to-sample transition of the sample/hold signal and the point at which the output voltage begins to track the input voltage to within a specified error band. By convention the acquisition time is defined for sampling a positive (or negative) full-scale input voltage after previously holding a negative (or positive) full-scale output voltage. ### Aperture Delay (t<sub>APD</sub>) The time delay between the 50% (or threshold) point of the sample-to-hold transition of the sample/hold signal and the instant at which the switch is just opening. This latter instant can be defined as the time at which the internal control voltage across the switch element has moved by 10% of its full voltage swing, i.e., the instant at which the switch is 10% open. ### Aperture Time (tAP) The time required for the sample-and-hold switch to open. The switch opening time can be defined as the interval between the conditions of 10% open and 90% open and does not include any delays of the sample/hold signal through the switch buffer circuitry. ### Aperture Uncertainty (t<sub>APU</sub>) The range of variation of total aperture delay time (see definition below) due to internal circuit noise of all forms. ### Charge Transfer (Q<sub>T</sub>) The amount of charge transferred to the holding capacitor (when switching from the sample-to-hold mode) originating from stray or parasitic capacitance associated with the sample-and-hold switch. Charge transfer is directly related to hold step (see definition below) by the following relationship: $V_{HS}(V) = Charge transfer(pC)/C_H(pF)$ where $V_{HS}$ is the hold step and $C_H$ is the holding capacitor. It can be seen that increasing $C_H$ will reduce $V_{HS}$ , since the charge transfer is constant for a given circuit. ### Input Resistance (R<sub>IN</sub>) The large-signal input resistance over the specified input voltage range. #### Droop Rate (dV<sub>H</sub>/dt) The rate of change of output voltage while the circuit is in the hold mode. It is due to leakage currents to, or from, the holding capacitor and can be positive or negative. It is related to the droop current, $I_D$ (defined below), by the following relationship; $dV_H/dt = I_D(pA)/C_H(pF)$ ### Droop Current (ID) The current flowing *into* the C<sub>H</sub> terminal when the circuit is in the hold mode. # Effective Aperture Delay Time (teapp) The difference between the propagation time of the analog input voltage to the sample-and-hold switch and the aperture delay (t<sub>APD</sub>). The value of t<sub>EAPD</sub> may be positive, negative or zero. For precise timing of the point on the input voltage to be held, the sample-to-hold transition of the sample/hold signal must be advanced by t<sub>EAPD</sub>. ### Full Power Bandwidth (fp) The maximum frequency at which the fullscale output voltage can be achieved without significant distortion. The full power bandwidth is related to the slew rate, SR (defined below) by the following relationship; $F_P = SR/2\pi V_{CC}$ where $V_{CC}$ is the peak value of the input signal; i.e., $V_{IN} = V_{CC} \sin(2\pi F_{P}t)$ . ### Gain Error In a unity gain configuration this is the ratio of the difference between the input and output voltages to the input voltage expressed as a percentage. ### **Hold Mode Feedthrough** A measure of the amount of an input sinusoidal voltage that appears at the output of a sample-and-hold circuit when it is in the hold mode. It is usually expressed as a percentage or as an output RMS voltage for a specified input RMS voltage. ### Hold Mode Settling Time (t<sub>HM</sub>) The time delay between the 50% (or threshold) point of the sample-to-hold transition of the sample/hold signal and the point at which the output settles to within a specified error band of its final value before hold mode droop becomes significant. ### Hold Step (V<sub>HS</sub>) The step in the output voltage caused by charge transfer (defined above). ### Input Bias Current (IBIAS) The bias current into the input terminal. ### Linearity Error (E<sub>L</sub>) The maximum deviation of the output voltage from an ideal straight line drawn between the two output voltages corresponding to the extremes of the input voltage range. It is usually expressed as a percentage of the full-scale input voltage range. ### Output Resistance (RO) The ratio of the change in output voltage to a change in output load current in either the hold mode or for a fixed input voltage in the sample mode. #### Overshoot The maximum overshoot of the output voltage, in the sample mode, when slewing at its maximum rate over the full-scale output voltage range. It is usually expressed as a percentage of the full-scale output voltage range. # Power Supply Rejection Ratio (PSRR) The ratio of the change in power supply voltage (over a specified power supply voltage range $\Delta$ PSV) to the corresponding change in zero-scale error, $V_{ZS}$ (defined below); it is expressed in dB where PSRR(dB) = 20log( $\Delta$ PSV/ $\Delta$ V $_{ZS}$ ). ### Slew Rate (SR) The maximum possible rate of change of the output voltage, in the sample mode, when changing over the full-scale output voltage range. # Total Aperture Delay Time (t<sub>TAPD</sub>) The sum of the aperture delay and the aperture time. $t_{TAPD} = t_{APD} + t_{AP}$ ### Voltage Gain (A<sub>V</sub>) The ratio of the output voltage to the input voltage when operating in the sample mode and over a specified input voltage range. # Zero-Scale Error $(V_{ZS})$ or Input Offset Voltage $(V_{OS})$ The difference between the output and input voltages when operating in the sample mode and in a unity gain configuration. ### Symbols and Definitions for Sample-and-Hold Circuits # LF198/LF298/LF398 Sample-and-Hold Amplifiers **Product Specification** #### **Linear Products** #### DESCRIPTION The LF198/LF298/LF398 are monolithic sample-and-hold circuits which utilize high-voltage ion-implant JFET technology to obtain ultra-high DC accuracy with fast acquisition of signal and low droop rate. Operating as a unity gain follower, DC gain accuracy is 0.002% typical and acquisition time is as low as 6µs to 0.01%. A bipolar input stage is used to achieve low offset voltage and wide bandwidth. Input offset adjust is accomplished with a single pin and does not degrade input offset drift. The wide bandwidth allows the LF198 to be included inside the feedback loop of 1MHz op amps without having stability problems. Input impedance of $10^{10}\Omega$ allows high source impedances to be used without degrading accuracy. P-channel junction FETs are combined with bipolar devices in the output amplifier to give droop rates as low as 5mV/ min with a $1\mu {\rm F}$ hold capacitor. The JFETs have much lower noise than MOS devices used in previous designs and do not exhibit high temperature instabilities. The overall design guarantees no feed-through from input to output in the hold mode even for input signals equal to the supply voltages. Logic inputs are fully differential with low input current, allowing direct connection to TTL, PMOS, and CMOS; differential threshold is 1.4V. The LF198/LF298/LF398 will operate from ±5V to ±18V supplies. They are available in an 8-lead TO-5 package, or an 8-pin plastic DIP. #### **FEATURES** - Operates from ±5V to ±18V supplies - Less than 10µs acquisition time - TTL, PMOS, CMOS compatible logic input - 0.5mV typical hold step at C<sub>H</sub> = 0.01μF - Low input offset - 0.002% gain accuracy - Low output noise in hold mode - Input characteristics do not change during hold mode - High supply rejection ratio in sample or hold - Wide bandwidth #### **APPLICATION** The LF198/LF298/LF398 are ideally suited for a wide variety of sample-and-hold applications, including data acquisition, analogto-digital conversion, synchronous demodulation, and automatic test setup #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE | ORDER CODE | |---------------------------|-----------------|------------| | 8-Pin Cerdip | -55°C to +125°C | LF198FE | | 8-Pin Metal Can | -55°C to +125°C | LF198H | | 14-Pin Plastic SO Package | 0 to +70°C | LF398D | | 8-Pin Cerdip | 0 to +70°C | LF398FE | | 8-Pin Metal Can | 0 to +70°C | LF398H | | 8-Pin Plastic DIP | 0 to +70°C | LF398N | | 8-Pin Cerdip | -25°C to +85°C | LF298FE | | 8-Pin Metal Can | -25°C to +85°C | LF298H | #### PIN CONFIGURATIONS Linear Products Product Specification # Sample-and-Hold Amplifiers # LF198/LF298/LF398 #### **FUNCTIONAL DIAGRAM** ### TYPICAL APPLICATIONS #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | Vs | V <sub>S</sub> Supply voltage | | V | | | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>3</sup> F package N package D package | 780<br>1160<br>1040 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range<br>LF198<br>LF298<br>LF398 | -55 to +125<br>-25 to +85<br>0 to +70 | ာ့<br>ပံ့ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | V <sub>IN</sub> | Input voltage | Equal to supply voltage | | | | Logic-to-logic reference differential +7, -30 voltage <sup>2</sup> | | V | | | Output short-circuit duration | Indefinite | | | | Hold capacitor short-circuit duration | 10 | sec | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES - The maximum junction temperature of the LF398 is 150°C. When operating at elevated ambient temperature, the packages must be derated based on the thermal resistance specified. - Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins must always be at least 2V below the positive supply and 3V above the negative supply. - 3. Derate above 25°C, at the following rates: - F package at 6.2mW/°C - N package at 9.3mW/°C - D package at 8.3mW/°C Linear Products Product Specification ### Sample-and-Hold Amplifiers ### LF198/LF298/LF398 DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, the following conditions apply: unit is in "sample" mode; $V_S=\pm\,15V;\; T_J=25^\circ C;\; -11.5V\leqslant \; V_{IN}\leqslant +\,11.5V;\; C_H=0.01\mu F;\; and\;\; R_L=10k\Omega.\;\; Logic\;\; reference\;\; voltage=0V\;\; and\;\; logic\;\; voltage=2.5V.$ | _ | | | LF198/LF298 | | | | | | | |-------------------|--------------------------------------------------|-----------------------------------------------------------------------|-------------|------------------|---------------|-----|------------------|--------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Тур | Max | Min | Тур | Max | UNIT | | V <sub>OS</sub> | Input offset voltage <sup>4</sup> | T <sub>J</sub> = 25°C | | 1 | 3<br>5 | | 2 | 7<br>10 | mV<br>mV | | I <sub>BIAS</sub> | Input bias current <sup>4</sup> | T <sub>J</sub> = 25°C<br>Full temperature range | | 5 | 25<br>75 | | 10 | 50<br>100 | nA<br>nA | | | Input impedance | T <sub>J</sub> = 25°C | | 10 <sup>10</sup> | | | 10 <sup>10</sup> | | Ω | | - | Gain error | T <sub>J</sub> = 25°C, R <sub>L</sub> = 10k<br>Full temperature range | | 0.002 | 0.005<br>0.02 | | 0.004 | 0.01<br>0.02 | %<br>% | | , | Feedthrough attenuation ratio at 1kHz | $T_J = 25^{\circ}C, C_h = 0.01 \mu F$ | 86 | 96 | | 80 | 90 | | dB | | | Output impedance | T <sub>J</sub> = 25°C, "HOLD" mode<br>Full temperature range | | 0.5 | 2<br>4 | | 0.5 | 4<br>6 | $\Omega$ | | | "HOLD" step2 | $T_J = 25^{\circ}C$ , $C_h = 0.01 \mu F$ , $V_{OUT} = 0$ | | 0.5 | 2.0 | | 1.0 | 2.5 | mV | | Icc | Supply current <sup>4</sup> | T <sub>J</sub> ≤ 25°C | | 4.5 | 5.5 | | 4.5 | 6.5 | mA | | | Logic and logic reference input current | T <sub>J</sub> = 25°C | | 2 | 10 | | 2 | 10 | μΑ | | | Leakage current into hold capacitor <sup>4</sup> | T <sub>J</sub> = 25°C <sup>3</sup> , ''HOLD'' mode | | 30 | 100 | | 30 | 200 | pA | | t <sub>AC</sub> | Acquisition time to 0.1% | $\Delta V_{OUT} = 10V$ , $C_h = 1000pF$<br>$C_h = 0.01 \mu F$ | | 4<br>20 | | | 4<br>20 | | μs<br>μs | | | Hold capacitor charging current | V <sub>IN</sub> – V <sub>OUT</sub> = 2V | | 5 | | | 5 | | mA | | | Supply voltage rejection ratio | V <sub>OUT</sub> = 0 | 80 | 110 | | 80 | 110 | | dB | | | Differential logic threshold | T <sub>J</sub> = 25°C | 0.8 | 1.4 | 2.4 | 0.8 | 1.4 | 2.4 | <b>v</b> | #### NOTES: <sup>1.</sup> Unless otherwise specified, the following conditions apply. Unit is in "sample" mode, $V_S = \pm 15V$ , $T_J = 25^{\circ}C$ , $-11.5V \le V_{IN} \le + 11.5V$ , $C_h = 0.01 \mu F$ , and $R_L = 10k\Omega$ . Logic reference voltage = 0V and logic voltage = 2.5V. <sup>2.</sup> Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1pF, for instance, will create an additional 0.5mV step with a 5V logic swing and a 0.01µF hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value. <sup>3.</sup> Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range. <sup>4.</sup> The parameters are guaranteed over a supply voltage of $\pm 5$ to $\pm 18$ V. # Sample-and-Hold Amplifiers # LF198/LF298/LF398 #### TYPICAL DC PERFORMANCE CHARACTERISTICS #### TYPICAL AC PERFORMANCE CHARACTERISTICS # Sample-and-Hold Amplifiers # LF198/LF298/LF398 #### TYPICAL AC PERFORMANCE CHARACTERISTICS # NE/SE5060 Precision High-Speed Sample-and-Hold Amplifier Objective Specification #### **Linear Products** #### DESCRIPTION The NE/SE5060 is a high-performance, monolithic sample-and-hold amplifier that features high accuracy, low droop rate, and fast acquisition times required in high-speed data acquisition systems. The circuit consists of two high impedance buffer amplifiers connected by an analog switch. In the sample mode, the device is in a non-inverting unity-gain configuration. The switch (S2) (see Block Diagram) is implemented as a unique switchable output stage of the input buffer which has been optimized for fast charging of the hold capacitor and a low sample-to-hold step size. In the hold mode, the input signal is effectively disconnected from the circuit by switch S1 to give a low feedthrough, and GM2 maintains 0V across the switch S2, ensuring a low droop rate. The device includes a 100pF hold capacitor. If lower droop rates and smaller sample-to-hold step error is desired at the expense of acquisition time, additional hold capacitance may be added externally. The voltage at the hold capacitor is buffered by the output buffer amplifier to drive the external load. The device utilizes high voltage ionimplanted JFETs to obtain the low droop rates. The circuit has been designed to minimize the initial zero offset error, which is trimmed at the wafer level to be less than 0.5mV. The NE5060 operates from ±9V to ±17V power supplies. #### **FEATURES** - Voltage gain Low signal non-linearity Low offset error 0.99970 0.0035% 0.5mV - Fast acquisition time 850ns - Low sample-to-hold step 1mV • Low droop rate 0.08 \(\mu\/\mu\) + 25°C (SE/NE5060) 0.08 \(\mu\/\mu\/\mu\) + 70°C (NE5060) 2.0 \(\mu\/\mu\/\mu\) - Internal 100pF hold capacitor +125°C (SE5060) - TTL CMOS Logic compatible - Functional equivalent replacement for HA2420, HA2425, HA5320, AD583 and SMP11 #### **APPLICATIONS** - Precision data acquisition systems - D/A converter deglitching - Auto-zero circuits - Peak detectors #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |------------------------|-------------------|------------|--|--| | 14-Pin Hermetic Cerdip | 0 to +70°C | NE5060F | | | | 14-Pin Hermetic Cerdip | -55°C to +125°C | SE5060F | | | #### PIN CONFIGURATION NE/SE5060 #### **BLOCK DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------------------------------------------|-------------------------|------| | | Voltage between V <sub>CC</sub> and V <sub>EE</sub> | ± 36 | ٧ | | V <sub>IN</sub> | Analog input voltage | ± 15 | ٧ | | V <sub>S/H</sub> | Logic input voltage | ± 15 | ٧ | | V <sub>LC</sub> | Logic reference voltage | ± 15 | ٧ | | Isc | Output short-circuit duration | Indefinite | | | | Hold capacitor short-circuit duration | 60 | Sec | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package | 1190 | mW | | T <sub>A</sub> | Operating temperature range NE5060<br>SE5060 | 0 to +70<br>-55 to +125 | ဗင | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### NOTE: Derate above 25°C, at the following rates: F package at 9.5mW/°C. NE/SE5060 #### DC ELECTRICAL CHARACTERISTICS Test conditions, unless otherwise specified: $V_{CC}$ = 15V; $V_{EE}$ = $\,$ -15V; $-10V \leqslant V_{IN} \leqslant 10V;$ $V_{LC}$ = 0V; $V_{S/H} < 0.8V$ (for sample mode); $V_{S/H} > 2.0V$ (for hold mode); $C_H$ = Internal; device in sample mode; $0^{\circ}C \leqslant T_A \leqslant +70^{\circ}C$ for NE5060; $-55^{\circ}C \leqslant T_A \leqslant +125^{\circ}C$ for SE5060. | ov | | | | NE5060 | | | SE5060 | | | |--------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|-------------|--------------------|-------|-------------|--------------------|------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Vzs | Zero-scale error | V <sub>IN</sub> = 0V; T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | | 0.5<br>1.0 | 2.0 | | 0.5<br>3.0 | 5.0<br>5.0 | mV<br>mV | | I <sub>BIAS</sub> | Input bias current | V <sub>IN</sub> = 0V | | 70 | 150 | | 70 | 150 | nA | | R <sub>IN</sub> | Input resistance | | 150 | 250 | | 150 | 250 | | МΩ | | Av | Voltage gain | V <sub>IN</sub> = ± 10V<br>T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | | 0.99975<br>0.99965 | | | 0.99975<br>0.99955 | | V/V<br>V/V | | EL | Linearity error | V <sub>IN</sub> = ± 10V, R <sub>L</sub> = 5k | | 0.0035 | 0.007 | | 0.0035 | 0.007 | % | | V <sub>INR</sub> | Input voltage range | | ± 10.5 | ± 11 | | ± 10.5 | ±11 | | ٧ | | R <sub>OUT</sub> | Output resistance | | | 0.15 | 0.5 | | 0.15 | 0.5 | Ω | | ILOAD | Output load current (@ R <sub>O</sub> < 0.5Ω) | V <sub>IN</sub> = ± 10V; T <sub>A</sub> = 25°C<br>T <sub>MIN</sub> to T <sub>MAX</sub> | ± 10<br>± 8 | ± 15<br>± 11 | | ± 10<br>± 7 | ± 15<br>± 11 | | mA<br>mA | | V <sub>IH</sub> | Logic "1" voltage | | 2.0 | | | 2.0 | | | ٧ | | V <sub>IL</sub> | Logic "0" voltage | | | | 0.8 | | | 0.8 | ٧ | | l <sub>IH</sub> | Logic input current high | V <sub>S/H</sub> = 5V | | | 0.1 | | | 0.1 | μΑ | | I <sub>IL</sub> | Logic input current low | V <sub>S/H</sub> = 0V | | | -15 | | | -15 | μΑ | | E <sub>N RMS</sub> | Output noise | DC to 260kHz | | 250 | | | 250 | | μ٧ | | V <sub>CC</sub> | Positive supply voltage | | 13.5 | 15 | 16.5 | 13.5 | 15 | 16.5 | <b>V</b> | | V <sub>EE</sub> | Negative supply | | -13.5 | -15 | -16.5 | -13.5 | -15 | -16.5 | ٧ | | Icc | Positive supply current | | | 11.5 | 14 | | 11.5 | 14 | mA | | IEE | Negative supply current | | | -11.5 | -14 | | -11.5 | -14 | mA | | PSRR+ | Positive supply rejection ratio | $V_{CC} = 15V \pm 5\%$ $V_{IN} = 0V$ $V_{IN} = \pm 10V$ | 85<br>80 | 100<br>90 | | 85<br>80 | 100<br>90 | | dB<br>dB<br>dB | | PSRR- | Negative supply rejection ratio | $V_{EE} = -15V \pm 5\%$ $V_{IN} = 0V$ $V_{IN} = \pm 10V$ | 65<br>57 | 72<br>63 | | 65<br>57 | 72<br>63 | | dB<br>dB | NE/SE5060 #### AC ELECTRICAL CHARACTERISTICS Test conditions, unless otherwise specified: $V_{CC} = 15V; \ V_{EE} = -15V; \ V_{IN} = 0V; \ V_{LC} = 0V; \ R_L = 2k\Omega; \ C_L = 50pF; \ C_H = Internal;$ $V_{S/H} = 0.4V$ (for sample mode); $V_{S/H} = 3.5V$ (for hold mode); $T_A = +25$ °C. | 0.41001 | 24244577 | | | LIMITS | | | | |---------------------|-----------------------------------------|-----------------------------------------------------------|------|----------------|-----------------|----------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | SR | Slew rate <sup>1</sup> | | 16 | 20 | | V/µs | | | | Overshoot <sup>1</sup> | | | 6 | | % | | | BW | Full power bandwidth | V <sub>IN</sub> = 20V <sub>P-P</sub> | | 260 | | kHz | | | t <sub>AQ</sub> | Acquisition time, 1, 2 | | | 850 | 1250 | ns | | | t <sub>APD</sub> | Aperture delay | | | 30 | | ns | | | t <sub>AP</sub> | Aperture time | | | 25 | | ns | | | t <sub>APU</sub> | Aperture uncertainty | | | 1 | | ns | | | V <sub>HT</sub> | Sample - Hold transient (peak to peak)3 | | | 5 | 15 | mV | | | t <sub>HM</sub> | Hold mode settling <sup>2, 3</sup> | | | 75 | 125 | ns | | | Qt | Charge transfer <sup>3</sup> | | | 0.1 | 0.25 | рС | | | | Hold step <sup>3, 4</sup> | | | 1.0 | 2.5 | mV | | | | T <sub>A</sub> = +25°C | | 0.08 | 0.2 | μV/<br>μs | | | | dV <sub>H</sub> ∕dt | Droop rate | 0°C to +70°C<br>-55°C to +125°C | | 1.0<br>100 | 2.0<br>160 | μV/μs<br>μV/μs | | | I <sub>D</sub> | Droop current | T <sub>A</sub> = +25°C<br>0°C to +70°C<br>-55°C to +125°C | | 8<br>100<br>10 | 20<br>200<br>20 | pA<br>pA<br>nA | | | | Hold mode feedthrough | V <sub>IN</sub> = 10V <sub>P-P</sub> ; 100kHz | | 2 | | mV | | #### NOTES: - 1. $V_{IN} = \pm 10V$ step. 2. To within 1.0mV of its final value (0.01%). - 3. $V_{S/H \text{ (HIGH)}} = 3.5V$ ; $t_R = 50$ ns ( $V_{IL}$ to $V_{IH}$ ). 4. Can be adjusted to zero. ### NE/SE5060 #### **APPLYING THE NE/SE5060** The NE/SE5060 is a high-performance sample-and-hold amplifier. In the track mode the device behaves as a non-inverting unity gain amplifier. In the hold mode the device holds the value of the output voltage that was present at the instant the sample-to-hold signal goes high. #### **Hold Capacitor** The NE/SE5060 includes an on-chip hold capacitor and achieves fast acquisition, low hold step, and droop rate which are adequate for most high-speed applications. However, if a smaller hold step and lower droop rate are desired, then an external hold capacitor (C<sub>H</sub>) may be added from Pin 11 to ground (Pin 6). The external hold capacitor should have high insulation resistance and low dielectric absorption to minimize droop errors. If an external hold capacitor is used, then additional compensation capacitance of value $0.03C_{\rm H}$ should be connected between Pin 8 and ground. Exact value and type are not critical. The additional hold capacitor will reduce the slew rate and increase acquisition time #### Offset Adjustment The NE/SE5060 hold step error can be adjusted to zero using the offset adjustment pins as shown in the 'Typical Connections'. The error should be adjusted with the device in the hold mode, so that both the initial offset error and the hold-step error are nulled to zero. If desired, the center-tap of the offset adjustment potentiometer may be connected to $V_{\rm CC}$ through a $1 {\rm M}\Omega$ resistor in series with the center-tap of the potentiometer. # Layout and Other Considerations A printed circuit board with ground plane is recommended for best performance. Bypass capacitors (0.01µF to 0.1µF ceramic) should be provided for each power supply terminal to Pin 6 as close to the device as possible. The ideal ground connections are as follows: - a wide trace between Pin 6 and Pin 13 - Pin 6 to each power supply ground - a separate trace from Pin 6 to the signal ground - Pin 13 to digital ground. The hold capacitor (Pin 11) is sensitive to stray coupling. Any connection made to this pin should be kept short and guarded by a ground plane since nearby signal lines or power supply voltages will introduce errors in the hold mode. In unity gain applications requiring no external hold capacitor, the NE/SE5060 can directly replace the HA2420, HA2425, and HA5320. In applications requiring an additional hold capacitor, it should be remembered that the capacitor should be connected from Pin 11 to ground. #### Sample/Hold Input Optimum performance is achieved with a clean (no ringing) sample-to-hold pulse with a rise time between 20ns and 50ns. NE/SE5060 is compatible with all logic families. For TTL and DTL interface, simply ground Pin 13. The internal threshold voltage is set to 1.4V above the voltage at Pin 13. For CMOs and HTL interface, the appropriate voltage may be applied to Pin 13. For proper operation the voltage applied at Pin 13 must be at least 4V below the positive supply and 3V above the negative supply. # NE/SE5537 Sample-and-Hold Amplifier **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5537 monolithic sample-andhold amplifier combines the best features of ion-implanted JFETs with bipolar devices to obtain high accuracy, fast acquisition time, and low droop rate. This device is pin-compatible with the LF198, and features superior performance in droop rate and output drive capability. The circuit shown in Figure 1 contains two operational amplifiers which function as a unity gain amplifier in the sample mode. The first amplifier has bipolar input transistors which give the system a low offset voltage. The second amplifier has JFET input transistors to achieve low leakage current from the hold capacitor. A unique circuit design for leakage current cancellation using current mirrors gives the NE5537 a low droop rate at higher temperature. The output stage has the capability to drive a $2k\Omega$ load. The logic input is compatible with TTL PMOS or CMOS logic. The differential logic threshold is 1.4V with the sample mode occurring when the logic input is high. It is available in 8-lead TO-5, 8-pin plastic DIP packages, and 14-pin SO packages. #### **FEATURES** - Operates from ±5V to ±18V supplies - Hold leakage current 6pA @ T<sub>J</sub> = 25°C - Less than 4μs acquisition time - TTL, PMOS, CMOS compatible logic input - 0.5mV typical hold step at C<sub>H</sub> = 0.01μF - Low input offset: 1MV (typical) - 0.002% gain accuracy with R<sub>L</sub> = 2kΩ - Low output noise in hold mode - Input characteristics do not change during hold mode - High supply rejection ratio in sample or hold - Wide bandwidth #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** Linear Products Product Specification # Sample-and-Hold Amplifier NE/SE5537 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE5537N | | 14-Pin Plastic SO | 0 to +70°C | NE5537D | | 8-Pin Plastic DIP | -55°C to +125°C | SE5537N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------|-------------------------|----------| | Vs | Voltage supply | ± 18 | ٧ | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> N package D package | 1160<br>1090 | mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range<br>SE5537<br>NE5537 | -55 to +125<br>0 to +70 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | V <sub>IN</sub> | Input voltage | Equal to supply voltage | | | | Logic to logic reference differential voltage <sup>2</sup> | +7, -30 | ٧ | | | Output short circuit duration | Indefinite | | | | Hold capacitor short circuit duration | 10 | s | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: <sup>1.</sup> Derate above 25°C, at the following rates: N package at 9.3mW/°C D package at 8.3mW/°C <sup>2.</sup> Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2V below the positive supply and 3V above the negative supply. Linear Products Product Specification ### Sample-and-Hold Amplifier NE/SE5537 #### DC ELECTRICAL CHARACTERISTICS1 | 0./140.01 | 242445772 | T-01 0011710110 | SE5537 | | | NE5537 | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|----------|--------|------------------|-----------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Тур | Max | Min | Тур | Max | UNIT | | Vos | Input offset voltage <sup>4</sup> | T <sub>J</sub> = 25°C<br>Full temperature range | | 1 | 3<br>5 | | 2 | 7<br>10 | m∨<br>mV | | I <sub>BIAS</sub> | Input bias current <sup>4</sup> | T <sub>J</sub> = 25°C<br>Full temperature range | | 5 | 25<br>75 | | 10 | 50<br>100 | nA<br>nA | | | Input impedance | T <sub>J</sub> = 25°C | | 10 <sup>10</sup> | | | 10 <sup>10</sup> | | Ω | | | Gain error | $\begin{split} T_J &= 25^{\circ}\text{C},\\ -10\text{V} \leqslant \text{V}_{ \text{N}} \leqslant 10\text{V}, \ \text{R}_L &= 2k\Omega\\ -11.5\text{V} \leqslant \text{V}_{ \text{N}} \leqslant 11.5\text{V},\\ R_L &= 10k\Omega \end{split}$ Full temperature range | | 0.002 | 0.007 | | 0.004 | 0.01 | % | | | Feedthrough attenuation ratio at 1kHz | $T_J = 25^{\circ}C, C_H = 0.01 \mu F$ | 86 | 96 | | 80 | 90 | | dB | | | Output impedance | T <sub>J</sub> = 25°C, "HOLD" mode<br>Full temperature range | | 0.5 | 2 | | 0.5 | 4<br>6 | Ω | | | "HOLD" Step <sup>2</sup> | $T_J = 25^{\circ}C, C_H = 0.01 \mu F, V_{OUT} = 0$ | | 0.5 | 2.0 | | 1.0 | 2.5 | mV | | Icc | Supply current <sup>4</sup> | T <sub>J</sub> = 25°C | | 4.5 | 6.5 | | 4.5 | 7.5 | mA | | | Logic and logic reference input current | T <sub>J</sub> = 25°C | | 2 | 10 | | 2 | 10 | μΑ | | | Leakage current into hold capacitor <sup>4</sup> | T <sub>J</sub> = 25°C ''hold'' mode <sup>3</sup> | | 6 | 50 | | 6 | 100 | pA | | | Acquisition time to 0.1% | $V_{OUT} = 10V, \ C_{H} = 1000 pF \ C_{H} = 0.01 \mu F$ | | 4<br>20 | | | 4<br>20 | | μs<br>μs | | and the second s | Hold capacitor charging current | V <sub>IN</sub> – V <sub>OUT</sub> = 2V | | 5 | | | 5 | | mA | | SVRR | Supply voltage rejection ratio | V <sub>OUT</sub> = 0V | 80 | 110 | | 80 | 110 | | dB | | | Differential logic threshold | T <sub>J</sub> = 25°C | 0.8 | 1.4 | 2.4 | 0.8 | 1.4 | 2.4 | v | #### NOTES I. Unless otherwise specified, the following conditions apply: Unit is in "sample" mode. $V_S = \pm 15V$ , $T_J = 25^{\circ}C$ , $-11.5V \le V_{IN} \le 11.5V$ , $C_H = 0.01 \mu F$ , and $R_L = 2k\Omega$ . Logic reference voltage = 0V and logic voltage = 2.5V. <sup>2.</sup> Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1pF, for instance, will create an additional <sup>0.5</sup>mV step with a 5V logic swing and a 0.01F hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value. 3. Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range. <sup>4.</sup> These parameters guaranteed over a supply voltage range of $\pm 5$ to $\pm 18$ V. # Sample-and-Hold Amplifier #### TYPICAL PERFORMANCE CHARACTERISTICS # Sample-and-Hold Amplifier # NE/SE5537 #### TYPICAL PERFORMANCE CHARACTERISTICS #### **SAMPLE-AND-HOLD** For many years designers have used the sample-and-hold (or track-and-hold) to operate on analog information in a time frame which is expedient. By sampling a segment of the information and holding it until the proper timing for converting to some form of control signal or readout, the designer maintains certain freedom in performing predetermined manipulative functions. Therefore, the sample-and-hold can be defined as a "selective analog memory cell". The memory is volatile and will also decay with time. When using the sample-and-hold method for evaluating signal information, the designer is given the added feature of eliminating outside noise elements. With the analog-to-digital converter products available today, the "DC memory" of the sample-and-hold can be easily converted to digital format and further incorporated into microprocessor-based systems. Parametric evaluation of the sample-and-hold will be discussed in the following paragraphs. #### **DEFINITION OF TERMS** #### Acquisition Time - The time required to acquire a new analog input voltage with an output step of 10V. Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode. #### Aperture Delay Time - The time elapsed from the hold command to the opening of the switch. #### Aperture Jitter - Also called "aperture uncertainty time", it's the time variation or uncertainty with which the switch opens, or the time variation in aperture delay. #### Aperture Time - The delay required between "HOLD" command and an input analog transition, so that the transition does not affect the held output. #### Bandwidth --- The frequency at which the gain is down 3dB from its DC value. It's measured in sample (track) mode with a small-signal sine wave that doesn't exceed the slew rate limit. #### Dynamic Sampling Error — The error introduced into the hold output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and input slew rate. Note that this error term occurs even for long sample times. #### Effective Aperture Delay - The time difference between the hold command and the time at which the input signal is at the held voltage. #### Figure of Merit -- The ratio of the available charging current during sample mode to the leakage current during hold mode. #### Gain Error - The ratio of output voltage swing to input voltage swing in the sample mode expressed as a percent difference. #### Hold Mode Droop - The output voltage change per unit of time while in hold. Commonly specified in V/s, $\mu$ V/ $\mu$ s or other convenient units. #### Hold Mode Feedthrough - The percentage of an input sinusoidal signal that is measured at the output of a sample-hold when it's in hold mode. #### Hold Settling Time -- The time required for the output to settle within 1mV of final value after the "HOLD" logic command. #### Hold Step - The voltage step at the output of the sampleand-hold when switching from sample mode to hold mode with a steady (DC) analog input . voltage. Logic swing is 5V. #### Sample-to-Hold Offset Error - The difference in output voltage between the time the switch starts to open, and the time when the output has settled completely. It is caused by charge being transferred to the hold capacitor switch as it opens. #### Slew Rate - The fastest rate at which the sample-and-hold output can change (specified in V/µs). #### Threshold Level - That level which causes the switch control to change state. #### BASIC BLOCK DIAGRAM The basic circuit concept of the sample-andhold circuit incorporates the use of two (2) operational amplifiers and a switch control mechanism (which determines sample, hold or track conditions). The block diagram of the NE5537 is a closed loop, non-inverting unity gain sample-and-hold system. The input buffer amplifier supplies the current necessary to charge the hold capacitor, while the output buffer amplifier closes the loop so that the output voltage is identical to the input voltage (with consideration for input offset voltage, offset current, and temperature variations which are com- mon to all sample-and-hold circuits, be they monolithic, hybrid or modular). When the sampling switch is open (in the hold mode), the clamping diodes close the loop around the input amplifier to keep it from being overdriven into saturation. The switch control is driven by external logic levels via a timing sequence remote from the sample-and-hold device (See Figure 1). The switch control has a floating reference (Pin 7), referred to as the logic reference which makes the sample-and-hold device compatible to several types of external logic signals (TTL, PMOS, and CMOS). The switching device operates at a threshold level of 1.4V. The switch mechanism is on (sampling an information stream) when the logic level is high (Pin 8 is 1.4V higher than Pin 7) and presents a load of $5\mu$ A to the input logic signal. The analog sampled signal is amplified, stored (in the external holding capacitor), and buffered. At the end of the sampling period, the internal switch mechanism turns off (switch opens) and the "stored analog memory" information on the external capacitor (Pin 6) is loaded down by an operational amplifier connected in the unity gain non-inverting configuration. This input impedance of this amplifier is effectively: $R = R_{IN}(A_{OL})/(1 + 1/A)$ where Effective input impedance R<sub>IN</sub> = Open-loop input impedance A<sub>OL</sub> = Open-loop gain A = AC loop gain Therefore, the higher the open-loop gain of the second operational amplifier, the larger the second operational amplifier, the larger the effective loading on the capacitor. The larger the load, the lower the "leakage" current and the better the droop characteristics. In actuality, the amplifiers are designed with special leakage current cancellation circuits along with FET input devices. The leakage current cancellation circuits give better high temperature operation. (Remember that the FET amplifiers double in required bias current ### Sample-and-Hold Amplifier NE/SE5537 for every 10 degree increase in junction temperature.) Sampling time for the NE5537 is less than 10 µs (measured to 0.1% of input signal). Leakage current is 6pA at a rate output load of 2kΩ. #### **BASIC APPLICATIONS** #### **Multiplying DAC** As depicted in the block diagram of Figure 2, the sample-and-hold circuit is used to supply a "variable" reference to the digital-to-analog converter. As the input reference varies, the output will change in accordance with Equation 1, shown in Figure 2. Varying the input signal reference level can aid the system in performing both compression and expansion operations. The multiplying DACs used are the Signetics NE/SE5008; however, if the rate of change of the reference variation is kept slow enough, a microprocessor-compatible DAC can be incorporated, such as the NE5018 or the NE5020. #### DATA ACQUISITION SYSTEMS As mentioned earlier, the designer may wish to operate on several different segments of an "analog" signal; however, he is limited by the fact that only one analog-to-digital converter channel is available to him. Figure 3 shows the means by which a multiplexing system may be accomplished. #### **APPLICATION HINTS** #### **Hold Capacitor** A significant source of error in an accurate sample-and-hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2% after a quick change in voltage. A long "soak" time is required before the circuit can be put back in the hold mode with this type of capacitor. Dielectrics with very low hysteresis are polystyrene, polypropylene, and teflon. Other types such as mica and polycarbonate are not nearly as good. Ceramic is unusable with > 1% hysteresis. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from 85°C to 100°C. The hysteresis relaxation time constant in polystyrene, for instance, is 10 - 50ms. If A-to-D conversion can be made within 1ms, hysteresis error will be reduced by a factor of ten. #### DC ZEROING DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a ${\rm 1k}\Omega$ potentiometer which has one end tied to V+ and the other end tied through a resistor to ground. The resistor should be selected to give ${\simeq}0.6\text{mA}$ through the $1\text{k}\Omega$ potentiometer. #### Sampling Dynamic Signals Sampling errors due to moving (changing) input signals are of significant concern to designers employing sample-and-hold circuits. There exist finite phase delays through the sample-and-hold circuit causing an inputoutput phase of differential for moving signals. In addition, the series protection resistor $(300\Omega$ to Pin 6 of the NE5537) will add an RC time constant, over and above the slew rate limitation of the input buffer/current drive amblifier. This means that at the moment the "HOLD" command arrives, the hold capacitor voltage may be somewhat different from the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of 20 VP-P at 10kHz. Maximum dV/dt is 0.6V/µs. With no analog phase delay and 100ns logic delay, one could expect up to $(0.1\mu s)$ $(0.6V/\mu s) = 60mV$ error if the "HOLD" signal arrived near maximum dV/dt of the input. A positive-going input would give a $\pm$ 60mV error. Now assume a 1MHz (3dB) bandwidth for the overall analog loop. This generates a phase delay of 160ns. If the hold capacitor sees this exact delay, then error due to analog delay will be $(0.16\mu s)$ $(0.6V/\mu s) = -96mV$ (analog) for a total of -36mV. To add to the confusion, analog delay is proportional to hold capacitor value, while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors. A curve labeled "Aperture Time" has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "HOLD" command. This curve is based on a 1mV error fed into the output. A second curve, "Hold Settling Time," indicates the time required for the output to settle to 1mV after the "HOLD" command. Linear Products Product Specification ### Sample-and-Hold Amplifier NE/SE5537 #### Digital Feedthrough Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5V will also help. Logic signals also couple to the hold capacitor. This hold capacitor should be guarded by a PC card trace connected to the sample-and-hold output. This will also minimize board leakage. #### **SPECIAL NOTES** - Not all definitions herein defined are measured parametrically for the NE5537, but are legitimate terms used in sample-and-hold systems. - Reference should be made to Design Engineering, Volumes 23 (Nov. 8, 1978), 25 (Dec. 6, 1978) and 26 (Dec. 20, 1978) for articles written by Eugene Zuch of Datel Systems, Inc., for a further discussion of sample-and-hold circuits. - Reference also made to National Semiconductor Corporation's Special Functions Data Book (1976). # NE5520 LVDT Signal Conditioner **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5520 is a signal conditioning circuit for use with Linear Variable Differential Transformers (LVDT). The chip includes a low distortion amplitude stable sine wave oscillator with programmable frequency to drive the primary of the LVDT; a synchronous demodulator to convert the LVDT output amplitude and phase to position information; and an output amp to provide gain and filtering. #### **FEATURES** - Oscillator frequency: 1kHz to 20kHz - Low distortion - Capable of ratiometric operation - Single supply operation 5V to 20V or dual supply ± 2.5V to ± 10V - Low power consumption #### **APPLICATIONS** - LVDT signal conditioning - RVDT signal conditioning #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE5520N | | 16-Pin SO Package | 0 to +70°C | NE5520D | | 16-Pin Ceramic DIP | 0 to +70°C | NE5520F | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|--------------------------------|-------------|------| | Vs | Supply voltage | +20 | V | | | Split supply voltage | ± 10 | V | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +165 | °C | | PD | Power Dissipation <sup>1</sup> | 840 | mW | #### NOTES - 1. Supplied only in large SO (Small Outline) package. See package diagram. - 2. Pin numbers are for N package. #### PIN CONFIGURATIONS NE5520 #### **BLOCK DIAGRAM** NE5520 **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_R = V+ = 10V$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |-------------------|------------------------------------------|------------------------------------|-----------------------|-----------------------|-------------------------|----------------------------------------| | | | | Min | Тур | Max | UNIT | | lcc | Supply current | Over temperature | | 7.0 | 10 | mA | | I <sub>REF</sub> | Reference current | Over temperature | | 5.5 | 10 | mA | | V <sub>REF</sub> | Reference voltage range | Over temperature | 5 | | V+ | ٧ | | P <sub>D</sub> | Power dissipation | | | 120 | 220 | mW | | Oscillator | section | | | | | | | | Oscillator output | | | V <sub>R</sub><br>8.7 | | V <sub>RMS</sub> | | | Sine wave distortion | | | 4 | | % | | | Initial amplitude error | | | | ± 3 | % | | | Tempco of amplitude | | | | 0.05 | %/°C | | | Voltage coefficient of amplitude error | | | | 2.5 | %/V | | | Initial accuracy of oscillator frequency | | | | 20 | % | | | Tempco of frequency error | | | 0.05 | | %/°C | | | Voltage coefficient of frequency | | | 2.5 | | %/V(V <sub>R</sub> | | | Oscillator output load current | Over temperature | 8 | 15 | | mA <sub>RMS</sub><br>mA <sub>RMS</sub> | | Demodulat | or section | | | | | | | Er | Linearity error | Over temperature | | 0.05 | 0.1 | % | | | Maximum demodulator input | Over temperature range | $\frac{V_R}{2}$ - 0.5 | | $\frac{V_{R}}{2} + 0.5$ | ٧ | | | Demodulator offset voltage | Over temperature range | | | 65 | mV | | | Demodulator input current | Over temperature | -1000 | -300 | | nA | | | V <sub>R/2</sub> accuracy | Over temperature | -3 | ± 0.5 | +3 | % | | Auxiliary o | output amplifier | | | | | | | Vos | Input offset voltage | Over temperature | -10 | | 10 | mV | | I <sub>BIAS</sub> | Input bias current | Over temperature range | -500 | -300 | | nA | | los | Input offset current | | -100 | | 100 | nA | | A <sub>V</sub> | Gain | $R_L = 10k\Omega$ over temperature | | 100 | | V/mV | | SR | Slew rate | | | 1.5 | | V/μs | | GBW | Gain bandwidth | A <sub>V</sub> = 1 | | 1 | | MHz | | V <sub>OUT</sub> | Output voltage swing | $R_L = 10k\Omega$ over temperature | 1.5 | | V+ - 1.5 | ٧ | | Isc | Output short-circuit current | | | 50 | | mA | NOTE Rating applies to ambient temperatures up to 70°C. Above 70°C derate linearly at 7.6mW/°C for the plastic package and 7.3mW/°C for the cerdip package. NE5520 #### TYPICAL PERFORMANCE CHARACTERISTICS NE5520 #### TYPICAL SINGLE SUPPLY LVDT CIRCUIT # AN118 Using the LVDT Signal Conditioner Application Note #### **Linear Products** #### INTRODUCTION An LVDT is an electromechanical transducer which makes possible the measurement of very small motion in a structure or mechanical device. Mechanical motion is translated to an electrical signal which contains position information much as a radio frequency carrier contains sound information. The position information from the LVDT is contained in the phase and amplitude of the output AC waveform. In order to remove the position information (demodulation), a system such as is shown in block form in Figure 1 must be used. Once signal demodulation is achieved, the position data may be read out on a meter or digital display in addition to being processed by microprocessor or computer. The Signetics NE5520 is a Monolithic LVDT Driver-Demodulator designed to interface with most LVDTs presently being used in the industry. Uses will range over a large number of potential applications including the accurate measurement of position, pressure, load weight, angular position and even acceleration. Historically, LVDTs have been used in the following applications: - Load cell - Linear motion - Torque cell - Vibration - Fluid pressure - Accelerometer - Inclinometer - Seismic load cell Motion may be - Linear - Rotary The NE5520 provides sinusoidal drive to the Linear Variable Differential Transformer (LVDT), the output of which is buffered, rectified and phase-demodulated to obtain both direction and displacement information in the form of a DC output signal (Figure 2). #### LVDT LOADING Due to the loosely coupled characteristics of the typical LVDT, loading effects versus frequency may be critical to a successful design. The graph (Figure 3a) shows this relationship in the form of a family of curves relative to LVDT core displacement for 400Hz and 2500Hz. From the curves it is obvious that the linearity and output level versus displacement is superior for an LVDT operated at 2500Hz with a very high impedance load $(0.5 \text{M}\Omega)$ . The NE5520 demodulator presents a very high input impedance to the LVDT secondary for maximum linearity (Figure 3b). # LVDT INTERFACING: SIGNAL CONDITIONING IS REQUIRED In order to obtain usable information from the LVDT a series of signal-conditioning circuit operations are required. First, a stable source Linear Products Application Note # Using the LVDT Signal Conditioner **AN118** of constant frequency excitation voltage must be applied to the primary of the LVDT. Next, some form of demodulator is needed to extract position information from the LVDT secondary output signal. A full-wave rectifier will provide usable amplitude information when adequately filtered; however, relative phase information is lacking. In order to obtain both phase and amplitude information. synchronous demodulation is needed. This type of demodulator exists in the Signetics NE5520. Once phase and amplitude information is obtained in the form of a polar fullwave rectified signal (see Figure 3c) from the synchronous demodulator, the carrier component (actually 2nd harmonic of the carrier plus higher-order spectral components) must be filtered out, leaving only the true position information. This is accomplished by passing the demodulated signal through a low-pass active filter. An auxiliary operational amplifier is provided for this purpose within the NE5520, in addition to adjustable signal gain for proper full-scale output (span adjustment). In addition, DC offsets are nulled by a simple offset adjustment at the auxiliary amplifier. The resulting system is a complete LVDT signal conditioner. Figure 4 shows a block diagram of the NE5520. The device will operate in a single supply range from 5 to $20V_{\rm DC}$ or with split supplies of $\pm 5$ to $\pm 10V_{\rm DC}$ . A device current, $I_{\rm CC}$ , of 10mA at an operating voltage of 10V is typical. # **DESCRIPTION OF THE NE5520** (Figure 4) The NE5520 oscillator consists of a triangle wave generator, a current source-sink circuit which switches when the capacitor voltage reaches discrete levels at $^{1/4}$ and $^{3/4}$ $V_{\rm REF}$ . The total swing being $V_{\rm REF/2}$ $V_{\rm P.P.}$ The triangle wave is fed into a non-linear load which generates a sinusoidal waveform with low distortion. The sine wave output is then buffered by two op amps, the output of which appear on Pins 9 and 10 in phase opposition. This then is the excitation signal for the LVDT primary. The second major functional portion of the NE5520 is the synchronous demodulator and this section performs full-wave rectification in phase synchronism (Pin 6) with the above oscillator output. In order to extract true position information, the phase relationship of the LVDT secondary must be obtained. This means that as the LVDT core passes through null an abrupt 180° phase change occurs. Once full-wave rectification is accomplished, the resulting signal carrier frequency must be removed by filtering. Demodulator output appears on Pin 5. This is accomplished by an active filter incorporating the auxiliary op amp (Pins 1, 2, 3). The original position information then appears ripple-free on Pin 1 of the auxiliary amplifier. Other functions include buffer amplifier feedback in the oscillator circuit. The loop is closed with negative feedback around both amplifiers (Pin 10 to 11) operating at unity gain. The oscillator timing capacitor controls the frequency as shown in the graph, Figure 5. The frequency is related by the equation $f_{\rm OSC} = 110C_T(\mu F)$ . Absolute output frequency will vary slightly with supply voltage. # BIASING THE REFERENCE $V_{REF}$ (Pin 12) The manner in which the $V_{\rm R}$ pin is biased will effect the output voltage function of the NE5520 and consideration must be given to this in order to arrive at an optimum system design. There are two basic modes of operation involved as listed below: - 1) Ratiometric - 2) Fixed Reference With the ratiometric mode, Pin 12 ( $V_{REF}$ ) is connected to Pin 14 (+V). Since $V_R$ controls the DC common-mode voltage of the demodulator and the oscillator RMS output, these ulator and the oscillator RMS output, these magnitudes will now change with supply voltage. The DC output from Pin 1, using a single ground-referenced supply, will be ratiometric with the supply voltage and centered within the common-mode range of the output amplifier when the LVDT transducer is at null. Single or dual supply operation will be ratiometric when +V is connected to V<sub>R</sub>. The alternate method of biasing is the fixed reference mode with Pin 12 (V<sub>R</sub>) connected to a fixed reference voltage such as +10V and Pin 14 (+V) allowed to vary with an incoming poorly regulated supply. This might occur in automotive applications where battery voltage may vary from 10 to 14V. However, with a fixed reference driving VR, DC voltage at the output will not vary with supply but will vary within the common-mode limits of the amplifier as the LVDT core traverses its path. Output voltage of Pin 1 at LVDT null will be V<sub>R</sub>/2. Thus, for the case mentioned with $V_R = 10V$ , the null voltage will be +5V. The maximum linear swing would be 1.5 - 8.5V around this value. The fixed reference mode may be used with single or dual supply operation. ### Using the LVDT Signal Conditioner **AN118** #### **DUAL SUPPLY OPERATION** When connected to a typical LVDT transducer as shown in Figure 6, the NE5520 will exhibit an extremely linear transfer function. Very important to precision position measurement is the inherent repeatability of the system. The graphs in Figure 7a and b illustrate the highly linear transfer function and its repeatable accuracy with different supply voltages, in this case $\pm\,6V$ and $\pm\,10V$ . The transducer motion was over a range of ± 150 milliinches each side of the LVDT null. Typical DC output signal is Note that linearity remains constant, however, full-scale Note that linearity remains constant, however, full-scale output varies with supply voltage. This is due to the increased excitor drive to the LVDT with increased reference voltage. LVDT output is a linear function of excitor amplitude on the primary winding. The addition of a single gain control may easily be added between Pins 1 and 3 to reduce gain in order to retain constant output for different supply voltages (see Figure 8) or V<sub>R</sub> may be connected to a fixed voltage. (See 'Biasing.') It is strongly recommended that dual output tracking regulated supplies be used in this type of application in order to minimize system DC offset and impaired measurement accuracy due to power supply unbalance. An optional circuit capable of automatically tracking and nulling power supply offset is shown in Figure 9. The bipolar output signal is referenced to ground. ### NULLING PROCEDURE #### (Figure 9) - Null transducer position by observing Pin 4 waveform. Set supply voltage for ± 6.00V. - Set offset adjust pot (feeds Pin 3 of NE5520) for 0.00V<sub>DC</sub> at Pin 1 of NE5520. - Adjust offset null pot (NE5512) for zero output on Terminal A. - Check for equal voltage ± deflection when transducer is displaced equal distances from physical null position. - Adjust tracking control for minimum DC output change when either supply is varied over operating range at 'A'. # Using the LVDT Signal Conditioner **AN118** #### SINGLE SUPPLY OPERATION Single-ended supply operation requires a different circuit approach to obtain measurement system interface. Figure 10 shows a typical circuit using a single 10V supply. Note that the output (Pin 1) of the NE5520 is now floating above ground at approximately V<sub>R</sub>/2. Simple measuring circuits may be realized (Figures 11a, b, c) by placing a DC microammeter between Pin 1 and a resistive divider creating a bridge readout which is ratiometric with supply voltage variations. In case more precision is necessary, a buffer amplifier may be added between the voltage divider or V<sub>R</sub>/2 and the readout circuit in order to minimize offset due to measuring circuit loading. DC offset due to internal tracking error in the NE5520 may be reduced by using the nulling circuit shown in Figure 12. Offset sensitivity and its effect on system accuracy will be inversely proportional to fullscale signal output of the NE5520 which is a function of the DC gain of the auxiliary amplifier and LVDT output. A typical full-scale output with 10V supply operation is VR/2±3.5V with gain equal to 10. # MATCHING THE NE5520 TO LOW IMPEDANCE LVDTS The NE5520 exciter output is capable of driving LVDT primary windings with a minimum impedance of $1 \, \mathrm{k} \Omega$ . When a significantly lower impedance primary is driven by the device some form of step-down impedance matching or a power buffer is recommended. Figure 13 shows a step-down matching trans- former approach. A transformer with primary impedance of approximately $1 k \Omega$ (audio type) with the proper secondary impedance to match the LVDT primary is used to couple oscillator excitation. Depending on the output efficiency of the LVDT, output signal losses may occur with a corresponding loss in measuring sensitivity. The auxiliary amplifier gain may be increased to offset this loss. A second approach makes use of a power buffer amplifier constructed from discrete transistors (2N2222, 2N3644). This circuit (Figure 14) results in less signal loss and is inexpensive. A DC decoupling capacitor must be used to prevent DC offset currents from flowing in the LVDT primary winding. A 3dB signal reduction is noted when driving a 15 $\Omega$ load to 6V<sub>P-P</sub> (10V operation); and 12V<sub>P-P</sub> for 20V supply. # NE5520 TEMPERATURE COMPENSATION Internal offset voltages originating in the NE5520 synchronous demodulator require external compensation to obtain best measurement accuracy when operating over the full temperature range. The circuits shown (Figures 15a, b) give a simple approach using a thermistor inserted in series with the offset null resistors to reduce voltage driff to a reasonable level. These tolerances are based on $\pm$ 3.5V full-scale output for LVDT displacements each side of physical null. A thermistor having a positive coefficient of $\pm$ 0.7%/°C is used. Obviously, if the total divider resistance is changed, a different thermistor resistance will be required. # DEMODULATOR DISTORTION (OVERDRIVE) When the demodulator input exceeds 2V<sub>P-P</sub> clipping distortion will increase and must be avoided by controlling oscillator drive to the primary of the LVDT. Figure 16 shows an example of a circuit for attenuating primary excitation using a 1kΩ potentiometer. The procedure for adjusting the level is simply to: - Set LVDT core position for maximum output from the secondary. - Monitor the waveform on (Pin 5 demodulator output) and adjust oscillator level for the amplitude just below clipping. Normally, this should result in a maximum of 2 V<sub>P-P</sub> at Pin 4 of the NE5520 (25°C). Linear Products Application Note ### Using the LVDT Signal Conditioner **AN118** #### LVDT SECONDARY PHASE ANGLE COMPENSATION BY EXCITATION FREQUENCY The LVDT has a frequency-dependent phase shift associated with the particular characteristics of the device and its excitation frequency. This phase shift is in addition to the 180° shift which occurs when passing through null position. By adjusting the frequency of the sine wave excitation a condition results which causes secondary voltage to be in phase with primary excitation. The adjustment of relative primary and secondary phase angles has several effects. First, if the primary excitation is referenced to the synchronous demodulator, as in the NE5520, optimum rectification occurs at zero phase differential between secondary AC phase and demodulator switching relative to the waveform zero crossings. Second, "Exciting an LVDT at its zero phase angle frequency results in minimum sensitivity to frequency and temperature variations" (Schaevitz Handbook of Measurement and Control, 1976). ### Using the LVDT Signal Conditioner **AN118** #### **DEMODULATOR SYNC PHASE** A second method of phase compensation of the NE5520 versus the LVDT is to use a variable phase shift network between the oscillator output and the sync input to the NE5520. This is shown in Figure 17. The oscillator frequency remains fixed and the pot is tuned for optimum demodulator phasing. It is emphasized that an external phasing adjustment as outlined above is not always necessary. Some LVDTs operating in the 1 – 5kHz range will be near zero phase and will need no phase compensation. Experimental evaluation of the prototype design combined with system specifications will be the best means of making this decision. The waveform photo in Figures 18a and b shows the demodulator output signal when phasing of the synchronous demodulator is correct (a) and improperly adjusted (b). Proper phasing of the sync signal to the demodulator results in optimum sensitivity and linearity. # NE5520 LVDT DRIVER DEMODULATOR APPLICATIONS Operated With a Single Power Supply The NE5520 may be operated with a singleended power supply ranging from +5 to 20V. A very simple motion transducer may be constructed using the circuit shown in Figures 19a and b. The output is biased to one-half the supply voltage. This requires special interface circuitry for the signal readout. One simple method is to use a zero center meter in a bridge configuration, as shown. Displacement now may be measured as a positive or negative meter reading. Readout sensitivity is a function of the particular LVDT and of the gain of the error amplifier. DC offsets may be nulled by using a simple offset adjustment circuit as indicated. The transducer is centered in its displacement and the offset adjust pot set for a zero meter reading. Once this procedure is completed, the circuit is capable of making measurements based on transducer displacement. Displacement sensitivity is a function of the LVDT transducer rated in volts-per-inch in addition to the transfer gain of the NE5520 demodulator. The input excitation is generally a fixed level as is the LVDT transducer transformer ratio. However, the auxiliary gain stage may be used to adjust the overall system sensitivity. This section of the device is also used to obtain a low-pass active filter for the smoothing of demodulator ripple. The design examples use a simple VCVS lowpass filter which allows gain and cut-off frequency to be adjusted independently. Gain equals ten in the example. Note that using a single supply results in a DC common-mode voltage at the output of one-half the reference voltage on Pin 12. This voltage, V<sub>R</sub>, may be equal to but not greater than the supply voltage on Pin 14. # LVDT Measuring Circuit Using a Dual Supply A second mode of operation makes use of dual power supply. A common choice may be $\pm 5$ , $\pm 6$ , or $\pm 10V$ . Special consideration must be made in properly biasing the internal circuitry to operate under these conditions. Figure 20 shows a simple design for working with ±6V supplies. Special provisions for minimizing DC power supply offsets may be made by using the NE5512 dual op amp as a tracking voltage source and difference amplifier-output buffer (see Figure 9). A second method is to use a dual tracking regulator to supply the NE5520. #### LVDT in Closed-Loop Servo The LVDT provides an excellent method of obtaining position information for closed-loop servo drive systems. Pressure rollers, hydraulic drivers, and motor driven linear motion Linear Products Application Note ### Using the LVDT Signal Conditioner AN118 transducers are a few of the general applications which may benefit from the accuracy and speed of response inherent in the LVDT sensor. A simple block diagram (Figure 21a) shows one possible application in which the NE5520 with LVDT sensor provides accurate position control in a closed-loop servo. Linear motion from millimeters to inches cf translational motion are possible using the LVDT technique. In practice, the position voltage may be the output of a D/A converter which in turn is activated digitally from a controlling microprocessor. Keyboard information or software commands are translated directly into mechanical motion (Figure 21b). # LVDT SIGNAL TRANSMISSION BY CURRENT LOOP In certain situations the demodulated output signal must be transmitted over long wires or cables before reaching the signal monitoring equipment. The receiver end may consist of chart recorders, digital panel meters and computers or microprocessors. In some systems, many LVDT signals must be monitored from different locations, thus requiring variable wire length between transmitter and receiver producing a different line resistance in each case. If voltage feed were used, signal accuracy would be affected by line resistance. This need for accurate signal transmission necessitates the use of a current loop. A current loop develops a current exactly in proportion to the demodulated LVDT output voltage. It is not affected by line resistance within certain limits governed by the current generator. One method of current loop transmission uses the $V_{R/2}$ common-mode reference to create a null balance signal circuit which is converted to a bipolar current signal corresponding to the LVDT transducer null (i.e. physical displacement center null position at which zero current occurs). This method is shown in Figure 22 and requires the use of an external dual op amp, half of which is used to provide a buffered reference (V<sub>B/2</sub>) voltage return for the current loop. With $R_2 = 200\Omega$ , the current loop sensitivity is 5mA/V of input signal. In all cases, the current output to the loop receiver will remain constant with fixed input voltage (LVDT demodulator), even for varying line resistance up to $600\Omega$ . This resistance must include all wire and load drops in the loop. Various full-scale current limits require different supply voltages and, without external supplies, will be limited by op amp swing characteristics, for to force a given current across R<sub>1</sub> + R<sub>2</sub> results in an ultimate voltage limit from the op amp output in the current converter as total resistance increases. Another method uses an external supply and discrete transistor controlled by the closed-loop op amp referenced to shunt resistor R<sub>SH</sub> in the emitter return circuit. This, of course, is a unipolar current loop. See Figure 23. Some systems in common use require twowire source to include both the device operating current and the signal loop current. Thus the quiescent device current must be nulled out at the receiver end, leaving the residual signal loop current. The NE5520 is not well suited to this particular application since the device standby current is approximately 10mA A current loop operated from supply voltage sources at the transducer location is a better choice for the operation of an output signal loop where long lines must carry locally-generated LVDT signals after demodulation back to the monitor site. #### POSITIONING THE NE5520 LVDT 3-WIRE REMOTE DRIVER DEMODULATOR SENSING HEAD The NE5520 may be placed in close proximity to the LVDT transducer, provided the environment stays within device specifications. This physical arrangement allows only DC supply and low frequency signal lines (3 wires) being run between the transducer-conditioner unit and the signal processing station as shown in Figure 24. # Using the LVDT Signal Conditioner # **AN118** #### **AN118** #### **REFERENCES** Handbook of Measurement and Control, Revised Edition 1976, by Edward Herceg, Schaevitz Engineering Publication, Pennsauken, New Jersey. Handbook of Integrated-Circuit Operational Amplifiers, by George B. Rutkowski, Prentice Hall 1975, Englewood Cliffs, New Jersey. # NE/SA/SE5521 LVDT Signal Conditioner **Product Specification** #### **Linear Products** #### **DESCRIPTION** The SA/SE/NE5521 is a signal conditioning circuit for use with Linear Variable Differential Transformers (LDVTs) and Rotary Variable Differential Transformers (RVDTs). The chip includes a low distortion, amplitude-stable sine wave oscillator with programmable frequency to drive the primary of the LVDT/RVDT, a synchronous demodulator to convert the LVDT/RVDT output amplitude and phase to position information, and an output amplifier to provide amplification and filtering of the demodulated signal. #### **FEATURES** - Low distortion - Single supply 5V to 20V, or dual supply ± 2.5V to ± 10V - Oscillator frequency 1kHz to 20kHz - Capable of ratiometric operation - Low power consumption (182mV typ) #### **APPLICATIONS** - LVDT signal conditioning - RVDT signal conditioning - LPDT signal conditioning - Bridge circuits #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 18-Pin Plastic DIP | 0 to +70°C | NE5521N | | 18-Pin Cerdip | 0 to +70°C | NE5521F | | 16-Pin SO DIP | 0 to +70°C | NE5521D | | 18-Pin Plastic DIP | -40°C to +85°C | SA5521N | | 18-Pin Cerdip | -55°C to +125°C | SE5521F | | 16-Pin SO DIP | -40°C to +85°C | SA5521D | #### **BLOCK DIAGRAM** #### PIN CONFIGURATIONS Linear Products Product Specification # LVDT Signal Conditioner NE/SA/SE5521 #### PIN DEFINITIONS FOR D, F AND N PACKAGES | PIN NO. | | OVALDO | DEFINITION | |---------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | F, N | SYMBOL | DEFINITION | | 1 | 1 | Amp Out | Auxiliary Amplifier Output. | | 2 | 2 | +IN | Auxiliary Amplifier non-inverting input. | | 3 | 3 | -IN | Auxiliary Amplifier inverting input. | | 4 | 4 | LVDT IN | Input to Synchronous Demodulator from the LVDT/RVDT secondary. | | 5 | 5 | DEMQD | Pulsating DC output from the Synchronous Demodulator output. This voltage should be | | | | OUT | filtered before use. | | 6 | 6 | SYNC | Synchronizing input for the Synchronizing Demodulator. This input should be connected to the OSC or OSC output. Sync is referenced to V <sub>RFF</sub> /2. | | 7 | 7 | GND | Device return. Should be connected to system ground or to the negative supply. | | 8 | 8 | NC | No internal connection. | | | 9 | NC | No internal connection. | | | 10 | NC | No internal connection. | | 9 | 11 | R <sub>T</sub> | A temperature stable $18k\Omega$ resistor should be connected between this pin and Pin 7. | | 10 | 12 | V <sub>REF</sub> /2 | A high impedance source of one half the potential applied to V <sub>REF</sub> . The LVDT/RVDT secondary return should be to this point. A bypass capacitor with low impedance at the oscillator frequency should also be connected between this pin and ground. | | 11 | 13 | OSC | Oscillator sine wave output that is 180° out of phase with the OSC signal. The LVDT/RVDT primary is usually connected between OSC and OSC pins. | | 12 | 14 | osc | Oscillator sine wave output. The LVDT/RVDT primaries are usually connected between OSC and OSC pins. | | 13 | 15 | FEEDBACK | Usually connected to the OSC output for unity gain, a resistor between this pin and OSC, and one between this pin and ground can provide for a change in the oscillator output pin amplitudes. | | 14 | 16 | V <sub>REF</sub> | Reference voltage input for the oscillator and sine converter. This voltage MUST be stable and must not exceed +V supply voltage. | | 15 | 17 | Ст | Oscillator frequency-determining capacitor. The capacitor connected between this pin and ground should be a temperature-stable type. | | 16 | 18 | +V | Positive supply connection. | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------------------------------------|---------------------------------------|---------------------------------------| | V <sub>CC</sub> | Supply voltage | +20 | ٧ | | | Split supply voltage | ± 10 | ٧ | | T <sub>A</sub> | Operating temperature range<br>NE5521<br>SA5521<br>SE5521 | 0 to +70<br>-40 to +85<br>-55 to +125 | ំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំំ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | PD | Power dissipation <sup>1</sup> | 910 | mW | #### NOTE <sup>1.</sup> For derating, see typical power dissipation versus load curves (Figure 1). Linear Products Product Specification ### **LVDT Signal Conditioner** NE/SA/SE5521 DC ELECTRICAL CHARACTERISTICS $V+=V_{REF}=10V, T_A=0$ to 70°C for NE5521, $T_A=-55$ to +125°C for SE5521, $T_A=-40$ to +85°C for SA5521, Frequency = 1kHz, unless otherwise specified. | 0,44001 | | | | NE5521 | | S | | | | |-------------------|-------------------------------------------------------|-------------------------|------|----------------------|------------------|------|-------------------------|-------|----------------------------| | SYMBOL | PARAMETER | CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply current | | | 12.9 | 20 | | 12.9 | 18 | mA | | I <sub>REF</sub> | Reference current | | | 5.3 | 8 | | 5.3 | 8 | mA | | V <sub>REF</sub> | Reference voltage range | | 5 | | V+ | 5 | | V+ | ٧ | | $P_D$ | Power dissipation | | | 182 | 280 | | 182 | 260 | mW | | Oscillato | r Section | | | | | | | | | | | Oscillator output | $R_L = 10k\Omega$ | | V <sub>REF</sub> 8.8 | | | V <sub>REF</sub><br>8.8 | | V <sub>RMS</sub> | | THD | Sine wave distortion | No load | | 1.5 | | | 1.5 | | % | | | Initial amplitude error | T <sub>A</sub> = 25°C | | 0.4 | ±3 | | 0.4 | ± 3 | % | | | Tempco of amplitude | | | 0.005 | 0.01 | | 0.005 | 0.01 | %/°C | | | Init. accuracy of oscillator freq. | T <sub>A</sub> = 25°C | | ± 0.9 | ± 5 | | ± 0.9 | ± 5 | % | | | Temperature coeff. of frequency 1 | | | 0.05 | | | 0.05 | | %/°C | | | Voltage coeff. of frequency | | | 2.5 | | | 3.3 | | %/<br>V(V <sub>REF</sub> ) | | | Min OSC (OSC) Load <sup>2</sup> | | 300 | 170 | | 300 | 170 | | =0m | | Demodu | lator Section | | | | | | | | | | $\epsilon_{r}$ | Linearity error | 5V <sub>P-P</sub> input | | ± 0.05 | ± 0.1 | | ± 0.05 | ± 0.1 | %FS | | | Maximum demodulator input | | | | V <sub>REF</sub> | | V <sub>REF</sub> 2 | | V <sub>P-P</sub> | | Vos | Demodulator offset voltage | | | ± 1.4 | ± 5 | | ± 1.4 | ±5 | mV | | TCV <sub>OS</sub> | Demodulator offset voltage drift | | | 5 | 25 | | 5 | 25 | μV/°C | | IBIAS | Demodulator input current | | -600 | -234 | | -500 | -234 | | nA | | | V <sub>R/2</sub> accuracy | | | ± 0.1 | ± 1 | | ± 0.1 | ± 1 | % | | Auxiliary | Output Amplifier | | | | | | | | | | Vos | Input offset voltage | | | ± 0.5 | ± 5 | | ± 0.5 | ± 5 | mV | | IBIAS | Input bias current | | -600 | -210 | | -500 | -210 | | nA | | los | Input offset current | | | 10 | 50 | | 10 | 50 | nA | | A <sub>V</sub> | Gain | | 100 | 385 | | 100 | 385 | | V/mV | | SR | Slew rate | | | 1.3 | | | 1.3 | | V/μs | | GBW | Unity gain bandwidth product | A <sub>V</sub> = 1 | | 1.6 | | | 1.6 | | MHz | | | Output voltage swing | $R_L = 10k\Omega$ | 7 | 8.2 | | 7 | 8.2 | | V | | | Output short circuit current to ground or to $V_{CC}$ | T <sub>A</sub> = 25°C | | 42 | 100 | | 42 | 100 | mA | #### NOTES: This is temperature coefficient of frequency for the device only. It is assumed that C<sub>T</sub> and R<sub>T</sub> are fixed in value and C<sub>T</sub> leakage is fixed over the operating temperature range. <sup>2.</sup> Minimum load impedance for which distortion is guaranteed to be less than 5%. #### **DEFINITION OF TERMS** | Oscillator Output | RMS value of the AC voltage available at the oscillator output pin. This output is referenced to $V_{\rm REF/2}$ and is a function of $V_{\rm REF}$ . | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sine Wave Distortion | The Total Harmonic Distortion (THD) of the oscillator output with no load. This is not a critical specification in LVDT/RVDT systems. This figure could be 15% or more without affecting system performance. | | Initial Amplitude Error | A measure of the interchangeability of NE/SA/SE5521 parts, <i>not</i> a characteristic of any one part. It is the degree to which the oscillator output of a number of NE/SA/SE5521 samples will vary from the median of that sample. | | Initial Accuracy of Oscillator<br>Frequency | Another measure of the interchangeability of individual NE/SA/SE5521 parts. This is the degree to which the oscillator frequency of a number of NE/SA/SE5521 samples will vary from the median of that sample with a given timing capacitor. | | Tempco of Oscillator<br>Amplitude | A measure of how the oscillator amplitude varies with ambient temperature as that temperature deviates from a 25°C ambient. | | Tempco of Oscillator<br>Frequency | A measure of how the oscillator frequency varies with ambient temperature as that temperature deviates from a 25°C ambient. | | Voltage Coeffecient of Oscillator Frequency | The degree to which the oscillator frequency will vary as the reference voltage (V <sub>REF</sub> ) deviates from +10V. | | Min OSC (OSC) Load | Minimum load impedance for which distortion is guaranteed to be less than 5%. | | Linearity Error | The degree to which the DC output of the demodulator/amplifier combination matches a change in the AC signal at the demodulator input. It is measured as the worst case nonlinearity from a straight line drawn between positive and negative fullscale end points. | | Maximum Demodulator Input | The maximum signal that can be applied to the demodulator input without exceeding the specified linearity error. | #### **APPLICATION INFORMATION** $$OSC frequency = \frac{V_{REF} - 1.3V}{V_{REF}(R_T + 1.5k)C_T}$$ Figure 2. Oscillator Frequency Variation With Voltage (Normalized to $V_{REF} = V_{CC} = 10V$ ) $T_A = +25^{\circ}C$ ## LVDT Signal Conditioner # **NE/SA/SE5521** Product Specification # AN1181 NE/SE5521 Simplifies Modulated Light Source Design Linear Products Application Note Photoelectric light sources and detectors are widely used for detecting motion and the absence or presence of objects. The major advantage with photoelectric sensors is that one can sense the target without making any physical contact with it. Although the NE5521 chip is designed to interface with position transducers, it is possible to take advantage of the chip's functional blocks to configure a transmitter and a receiver for a modulated light source device (see Figure 1). By using an incandescent light source (or an LED because of its long life) and a photosensor which produces current in response to the infrared (IR) light striking it, a transimpedance amplifier will convert the photosensor current to voltage. However, there are several disadvantages with the above approach, Incandescent light source devices cannot be used outdoors in the sunlight or near high intensity sources such as welding arcs, strobe lamps, and mercury lamps, because the IR light radiated from such sources can provide a false output at the receiver. Also, they are generally not recommended for applications where vibration can cause misalignment between the emitter and the receiver. By frequency modulating the transmitter and tuning the receiver to respond only to the modulating frequency, undesirable modulation frequencies can be electronically filtered out. Due to the high degree of ambient light rejection and noise immunity, the modulated light source devices are thus not significantly affected by direct or diffused exposure to sunlight or by indirect or diffused exposure to mercury lamps or welding arcs. Ambient light rejection can be increased further by tuning the receiver to look for the proper phase of the modulating signal. Modulated light source devices also offer the advantage of greater scanning distance, greater penetration through contaminated environments, and effective use for applications where the emitter and/or receiver may be subject to high vibration. For the circuit in Figure 1, the oscillator output of the NE5521 chip produces a sine wave referenced to V<sub>R/2</sub> (in this case 5V) which causes the LM311 comparator to pulse the LED (Light Emitting Diode) at a high current level. In response to such an excitation, the LED produces high energy infrared pulses that can travel long distances and penetrate severely contaminated environments. The photodiode in the photoreceiver produces pulsating currents in response to the IR light striking it. A pulsed signal thus appears at the anode of the photodiode. The uncommitted amplifier of the NE5521 chip is configured as an AC-coupled amplifier with gain. Keep in mind that ambient light produces a DC voltage at the photoreceiver; however, capacitor C<sub>1</sub> blocks the DC voltage and allows only AC signals to pass through. The cutoff frequency is given by the following equation: $$f_{CO} = \frac{1}{(2\pi R_1 C_1)}$$ At the frequency of interest, you can consider the capacitor to be a short circuit. Thus the uncommitted amplifier operates as an inverter with gain, the gain being determined by the ratio of $\rm R_2$ and $\rm R_1$ . Since the non-inverting input of the amplifier is connected to the $\rm V_{R/2}$ pin, the AC signal arising from the photoreceiver is referenced to $\rm V_{R/2}$ . The receiver part of the NE5521 chip is comprised of the synchronous demodulator which provides precise rectification of the amplified photoreceiver signal in sync with the modulating signal of the LED. The modulating signal of the LED also drives the demodulator's comparator, which compares the modulating signal with the V<sub>R/2</sub> reference voltage (Figure 2). When the demodulator's sync input signal is below V<sub>B/2</sub>, the demodulator inverts the AC input signal. When the sync signal is above the V<sub>R/2</sub> voltage, however, the AC signal passes through the follower to the output. As a result, the demodulator's full wave rectification occurs in sync with the demodulator's input signal. Synchronously rectifying (demodulating) the square wave AC signal from the photoreceiver produces a DC signal at the demodulator output (Figure 3). A simple RC filter at the demodulator output filters out any spurious noise and transients generated at the switching points. When the IR light source is blocked, no AC signal arises from the photoreceiver. Thus, the demodulator output is biased at $V_{R/2}$ (5V in this case). For the circuit in Figure 1, the voltage at the output of the filter is 2.9V when the light source is uninterrupted. However, the output voltage changes to 5V when the light source is interrupted. One can thus apply the output signal to a level detector that energizes an external device, such as a switch or an alarm, whenever an object interrupts the light A timing resistor of fixed value ( $R_T = 18k\Omega$ ) and a variable timing capacitor ( $C_T$ ) determine the frequency of the NE5521 chip's internal oscillator. The oscillator output signal's frequency (which is also the modulating signal of the LED) can be calculated from the equation below. $$f_{OSC} = \frac{(V_R - 1.3V)}{[V_R(R_T + 1.5k\Omega)C_T]}$$ When the scanning distance between the emitter and the receiver is increased, the sensitivity of the receiver decreases. There are, however, two ways of increasing the receiver sensitivity — reducing R<sub>3</sub>, which has the effect of increasing the intensity of the pulsed beam, or increasing the gain of the uncommitted amplifier, or using a combination of the two. When the gain of the amplifier is increased, keep in mind that the output swing of the amplifier should not be large enough to saturate the amplifier. #### IMPROVE AMBIENT LIGHT REJECTION BY PHASE DETECTION Nearly perfect rejection of ambient light can be achieved by tuning the receiver section of the NE5521 chip to look for the proper phase of the modulating signal (Figure 4). Here, the synchronous demodulator is operated as a phase detector. The sine wave signal from the oscillator (which is also the modulating signal of the LED) is the demodulator input signal. The amplified photoreceiver signal (referenced to 5.45V) is the sync input of the demodulator. When the light source is interrupted, the 5.45V at the sync input causes the demodulator's comparator to allow the AC signal at the demodulator's input to pass through to the output. The output filter puts out a 5V DC signal (zero-scale voltage). When the light source is uninterrupted, however, the demodulator puts out a full-wave rectified signal of negative polarity (Figure 5). The DC signal at the output filter is the negative full-scale voltage ( – V<sub>FS</sub>) and is less than 5V. For any other modulation frequency (available from nearby IR sources such as welding arcs, strobe lamps, and mercury lamps), the output filter's voltage is close to ### NE/SE5521 Simplifies Modulated Light Source Design AN1181 - VFS. False triggering of the receiver in the presence of undesirable modulation frequencies is thus eliminated since the demodulator puts out a 5V DC signal only when the light source is completely blocked. The level detector can be set up so that a relay or an alarm is energized only when the filter's output is at 5V. Keep in mind that the gain of the uncommitted amplifier should be large enough so that the pulsed signal at the sync input swings above and below the V<sub>R/2</sub> voltage so as to enable the demodulator's comparator to switch the demodulator input signal between the follower and the inverter. - IR Emitter = FE-MTEI, microswitch. IR Receiver = FE-MTRI, microswitch. Figure 1. In a Typical Modulated Light Source Device, a High Degree of Ambient Light Rejection can be Achieved When the NE5521's Oscillator is Used to Frequency-Modulate an LED and the Demodulator is Used to Synchronously Rectify the Photoreceiver's AC Signal. DC Signal Produced by Ambient Light is Rejected by AC-Coupling NE5521's Uncommitted Amplifier Linear Products Application Note ### NE/SE5521 Simplifies Modulated Light Source Design AN1181 However, when the sync input signal is below $V_{R/2}$ , the demodulator's input signal appears inverted at the output. By synchronously rectifying a square wave AC signal at the demodulator input, the circuit produces a DC signal at the demodulator output. Figure 3. When the Demodulator's Sync Input Signal is Above $V_{R/2}$ , the Demodulator's Output Follows the Demodulator's Input Signal ### NE/SE5521 Simplifies Modulated Light Source Design Figure 5. When a Sinusoidal Signal at the Demodulator Input That is 180° Out of Phase With the Sync Input Signal is Synchronously Rectified (as is the Case With the Circuit in Figure 4), the Circuit Puts Out a Full-Wave Rectified Signal of Negative Polarity. If the Phase Difference Between the Sync Input Signal and the Demodulator Input Signal Changes, the Demodulator Output Signal Also Changes Relative to the Phasing of the two Input Signals **Linear Products** Application Note Position transducers call for a great deal of complex interface circuitry for input and output signal conditioning. The Signetics NE/SA/SE5521 packs all the interface circuitry on one chip and provides å complete monolithic solution to all the signal conditioning required for position transducers. Position transducers are widely used in industrial and commercial applications for measuring very small displacement or rotation. In fact, such transducers can be used for any application where a given parameter can be converted to linear or angular motion. Weight, force, pressure, torque, and acceleration are often converted to linear displacement or linear rotation using position transducers. The displacement or rotation information is next conditioned to provide an accurate measurement of the parameter. SE5521 can interface with all of the popular position transducers such as the LVDT, RVDT, and LPDT. In addition, by varying the arrangement of external components, you can also configure a phase detector, an AC bridge circuit, and an AC voltmeter. For a brief description of the IC, see the section entitled "A Look at the Signal Conditioning IC." # IC PROVIDES SINGLE-CHIP SOLUTION TO LVDT MEASUREMENTS Figure 1a shows a typical single supply LVDT displacement measurement circuit. The uncommitted amplifier is configured as a second-order, low-pass Butterworth filter with gain. The gain of the amplifier is $1 + R_F/(R/2)$ . The 1k offset adjust potentiometer is used to trim out the LVDT/signal conditioner system offset at null. Exciting an LVDT at zero phase angle frequency results in minimum null voltage and optimum linearity (for a discussion, see "How an LVDT Works"). There are two ways of reducing null voltage — the first method is to adjust the oscillator frequency so that the secondary voltage is in phase with the primary excitation. The demodulator and oscillator voltage can be monitored on an oscilloscope for correct phasing as depicted in Figures 1b and 1c. A second method of phase compensation is to use a variable phase shift network between the oscillator output and the sync input to the device. An optional phase shift network in Figure 1a consists of a 20k phase adjust potentiometer in series with capacitor $C_3$ . The potentiometer is adjusted for correct demodulator phasing as illustrated in Figures 1b and 1c. With $R_O=10k$ , $C_O=2nF$ , and at oscillator frequency, $f_{OSC}=2900Hz$ , the phase shift is $\varphi=-\tan^{-1}(\omega R_O C_O)=-20^\circ$ . The LVDT output is referenced to $V_{R/2}$ by tying one end of the secondary to Pin 12 of the device. A capacitor between Pin 12 and ground provides an AC ground for $V_{R/2}$ . Since the output of Pin 12 is a source of high impedance, Pin 12 may need to be buffered in some applications so as to prevent loading effects on the voltage divider. The common mode voltage and the RMS value of the oscillator signals are determined by $V_R$ ; consequently, $V_R$ should be a fixed reference voltage. By making V+ greater than $V_R$ , the output swing of the auxiliary amplifier is increased and the filter can accommodate higher closed-loop gain. The demodulator output has positive polarity when the LVDT output signal is 180° out of phase with the primary excitation (see Figure 1d), and has negative polarity when the LVDT output is in phase with the primary excitation (see Figure 1e). The polarity of the demodulator signal indicates on which side of null the core is while the amplitude indicates the relative displacement of the core from the null position. Filtered DC output appears at Pin 1 of the device. Measurements with 10-bit accuracy at -55°C to +125°C temperature range are easily achieved by the circuit in Figure 1. #### PHASE DETECTOR MEASURES PHASE DIFFERENCE WITH 10-BIT ACCURACY The synchronous demodulator easily lends itself to phase detection as illustrated in Figure 2a. If signals of identical frequency are applied to sync input (Pin 6) and to the demodulator input (Pin 4), respectively, the demodulator functions as a phase detector with output DC component being proportional to phase difference between the two inputs. The signals must be referenced to 0V for dual supply operation or to $V_{R/2}$ for single supply operation. At $\pm$ 5V supplies, the demodulator can easily handle 7V peak-to-peak signals. The low-pass network configured with the uncommitted amplifier provides DC output at Pin 1 of the device. The DC output is maximum (+ full-scale) when $V_1$ and $V_2$ are 180° out of phase (see Figure 1d) and minimum (-full-scale) when the signals are in phase (see Figure 1e). At quadrature ( $\varphi=90^\circ$ ), the DC output is 0V as shown in Figure 2b. By calibrating the -FS, 0, and +FS points, any unknown phase difference may be determined by just measuring the DC output at Pin 1. A linear relationship between the DC output and phase difference is shown by the transfer curve in Figure 2c. Even though the oscillator signals are not utilized in this particular application, the use of $C_T$ and $R_T$ is still recommended in order to prevent saturation of active devices in the IC. # SIGNAL CONDITIONER EASES LPDT MEASUREMENTS Figure 3 shows a simple dual supply setup for LPDT measurements. Op amp IC1 is configured as a low-pass filter with cut-off frequencv equal to the oscillator frequency of 2900Hz. The filter attenuates the higher order spectral components of the oscillator signal and produces a low-distortion sine wave at the output. This sine wave excites one primary, while the other primary is excited by a cosine wave produced by amp IC2. Amp IC2 is configured as a constant amplitude lag circuit that preserves the amplitude of the sine wave input from IC1, but phase shifts the signal by 90° at the output. The phase shift, $\varphi$ , is given by $\varphi = -2 \tan^{-1} (2\pi f_{OSC}R_5C_3)$ . Thus, at 90° phase shift, $f_{OSC} = 1/(2\pi R_5 C_3)$ . R<sub>5</sub> is a 10k potentiometer with its center wiper tied to one end. The potentiometer is tweaked and the wave forms from IC1 and IC2 are observed on an ocilloscope for 90° phase difference and 0V at the output of the device (Pin 1). The system is now ready to make phase measurements as discussed earlier. For dual supply operation, both the positive and negative supplies should be closely regulated since the oscillator common mode voltage varies with the supplies. # AC BRIDGE CALIBRATES RESISTORS AND CAPACITORS WITH 10-BIT ACCURACY An AC bridge, shown in Figure 4, provides a simple and cost-effective solution to matching resistors and capacitors on production AN1182 lines. Impedances Z<sub>R</sub> and Z<sub>X</sub> form a halfbridge, while OSC and OSC excite the bridge differentially. The external op amp is a JFET input amplifier (LF356) with very low input bias current on the order of 30pA (typical). C1 allows AC coupling by blocking the DC common mode voltage from the bridge, while R<sub>1</sub> biases the output of LF356 to 0V at DC. Use of FET input op amp insures that DC offset due to bias current through R1 is negligible. AC output of the demodulator is filtered via the uncommitted amp to provide DC voltage for the meter. The 10k potentiometer, R5, limits the current into the meter to a safe level. Calibration begins by placing equal impedances at $Z_{\mbox{\scriptsize R}}$ and $Z_{\mbox{\scriptsize X}},$ and the system offset is nulled by the offset adjust circuit so that Pin 1 is at 0V. Next, known values are placed at $Z_X$ and the meter deviations are calibrated. The bridge is now ready to measure an unknown impedance at $Z_X$ with $\pm\,0.05\%$ accuracy or better. # RMS-TO-DC CONVERTER YIELDS 10-BIT ACCURACY An AC voltmeter may be easily constructed as in Figure 5; the simplicity of the circuit and low component count make it particularly attractive. The demodulator output is a full-wave rectified signal from the AC input at Pin 4. DC component of the rectified signal at Pin 5 varies linearly with the RMS input at Pin 4 and thus provides an accurate RMS-to-DC conversion at the output of the filter (Pin 1). $C_T$ is a variable capacitor that is tweaked until the oscillator signal to the sync input of the demodulator is in phase with the AC signal at Pin 4. In many applications it may not be desirable to adjust $C_T$ each time the AC signal frequency changes. An alternate approach is to use a zero-crossing detector to excite the sync input of the device. The LM311 comparator in Figure 6 produces a square wave (trace A in Figure 6b) in phase with the AC signal (trace B). Optimum rectification thus occurs at the demodulator output (trace C). For precision measurements at high frequencies, a fast, low offset comparator is recommended. AN1182 a. AC Voltmeter. Comparator CI (LM311), Used as a Zero-Crossing Detector, Produces a Constant Amplitude Square Wave to Excite the Sync Input of the Demodulator. DC Output Appears at Pin 1 b. Trace B is the AC Signal at the Comparator and Demodulator Input. The Output of the Zero-Crossing Detector (Trace A) at Sync Input Causes Synchronous Rectification at the Demodulator Output (Trace C). Auxiliary Amplifier Filter Produces DC Output at Pin 1 Figure 6 AN1182 #### APPENDIX I # A LOOK AT THE SIGNAL CONDITIONING IC The signal conditioner essentially consists of three major blocks: an oscillator with programmable frequency, a synchronous demodulator, and an auxiliary amplifier (see Figure I). The oscillator generates a stable amplitude sine wave with an RMS value determined by a fixed reference voltage, VR, at Pin 16 of the device, and referenced to V<sub>R/2</sub>. Next, the oscillator signal is buffered by two high-gain, low-offset op amps to produce the buffered oscillator signal, OSC, and the inverted signal, OSC. The OSC and OSC signals exhibit less than 50ppm/°C amplitude drift (at -55°C to +125°C temperature range) with total harmonic distortion under 2%. OSC and OSC signals are used to differentially excite the primary of the LVDT/RVDT. A fixed 18k resistor, RT (external to chip), and an external timing capacitor, C<sub>T</sub>, determine the frequency of the oscillator. The oscillator frequency is given by the following: $f_{OSC} = (V_R - 1.3V)/$ $[V_R(R_T + 1.5k\Omega) C_T]$ . The signal conditioner employs a synchronous demodulatorulation technique to extract position and phase information of the transducer core. The synchronous demodulator block not only conditions the transducer output to provide usable information, but also provides a very high impedance load to the transducer output (on the order of several $M\Omega$ for maximum linearity and for relative insensitivity to frequency drift (see "How an LVDT Works", Figure iii). Figure II shows how the demodulator functions. The oscillator signal, which is also the primary drive for the transducer, is tied to the sync input of the demodulator. Note that the OSC signal and the transducer output (demodulator input) are both referenced to V<sub>R/2</sub>. The sync signal is compared to an internally-generated reference voltage, V<sub>R/2</sub>. During the first half-cycle, as the sync signal goes above V<sub>R/2</sub>, the demodulator functions as an inverter and, thus, the demodulator input appears inverted at the output. However, during the second half-cycle, as the sync signal goes below V<sub>R/2</sub>, the demodulator functions as a follower and, thus, the demodulator input appears at the output with unity gain. Full-wave rectification thus occurs in synchronism with the primary drive signal. The amplitude of the rectified signal tells the position of the core, while the polarity of the output indicates on which side of null the core is. The demodulator offset is measured at less than 2mV with 5µV/°C offset drift, and linearity error is measured at ±0.05% full-scale (at -55°C to +125°C temperature range). A low offset is essential for transducer systems in precision applications since a high offset will not only mask the transducer null, but will also make position measurements inaccurate as the ambient temperature varies. Since all readout devices (meters, recorders, etc.) are DC input devices, the AC output of the demodulator has to be converted to filtered DC before being applied to the readouts. Consequently, an on-chip amplifier may be used as an active filter with programmable gain for the demodulator output. The filter removes the carrier frequency and other higher-order harmonics from the demodulator output and produces a ripple-free DC output. The amplifier exhibits an open-loop gain of 380V/ mV (typical) and 0.5mV input offset (typical). DC offsets from the transducer/signal conditioner system can be nulled by offset adjustment at the auxiliary amplifier. The device operates from 4.5V to 22V with single supply, or ±2.25V to ±11V with dual supplies. Signal at Pin 6 AN1182 #### APPENDIX II #### HOW AN LVDT WORKS Linear Variable Differential Transformers (LVDTs) are position transducers that have long been used to measure very small displacement and any parameter that can be converted to linear motion. LVDTs are mutual inductance devices consisting of a primary winding and a pair of secondary windings that are wound on an insulated bobbin, and a noncontacting magnetic core capable of free motion inside the transformer. The secondaries are tied together externally in a series-opposing configuration. With AC excitation at the primary, the core controls the coupling between the primary and the secondaries and produces a differential voltage across the secondaries. The magnitude of the voltage across the secondaries varies linearly with core displacement and contains both the position and phase information (direction of motion) of the core with respect to the center of the secondaries (null position). With the core at null, the voltage induced at each secondary is equal and of opposite phase; thus cancellation occurs, resulting in a zero AC output. As the core traverses away from the null position, a sinusoidal voltage is developed across the secondaries, the amplitude of which contains the position information. Once the core moves through null, a 180° phase reversal occurs in the output signal with respect to the primary signal. Direction of the core (phase information) with respect to the null position is thus indicated as illustrated in Figure i. In order to obtain any useful information, some form of signal conditioning is required. Figure ii shows the DC output of the LVDT as a linear function of the core position after proper signal conditioning. The output voltage of the LVDT is directly proportional to the excitation voltage; therefore, it is essential that the excitation signals have a constant amplitude over the operating temperature range. Output voltage also varies with the excitation frequency. However, the change is not directly proportional to frequency, as shown in Figure iii. Most LVDTs show a small amount of phase shift between the excitation signal at the primary and the output signal at the secondaries. The phase shift introduces a DC offset at null and thus tends to mask the LVDT null. The LVDT null voltage may be reduced by exciting the primary at a frequency where both the primary signal and the output signal are in phase - this is the zero phase angle frequency. Exciting the LVDT at its zero-phase angle frequency optimizes linearity and repeatability of the measurements. while a high impedance load at the LVDT output eliminates the need for frequency regulation, as can be observed from Figures Another popular position transducer is the Rotary Variable Differential Transformer (RVDT). The RVDT operation is analogous to the LVDT, except that the core motion is rotary. AN1182 #### APPENDIX III # LPDT CHANGES PHASE INSTEAD OF AMPLITUDE A recently developed linear position transducer, the LPDT (Linear Phase Differential Transformer), produces a phase output linear with the core motion. The transducer construction is similar to the LVDT, the main exception being that there are six primary coils which are wound on a bobbin at a slant. The excitation to the transducer primaries consists of a sine wave and a cosine wave of equal magnitude. The output at the secondary is an AC signal of constant amplitude, which is the vector sum of the sine and cosine excitation signals, with a phase angle that varies linearly with core position. Figure A shows how the transducer is energized. #### REFERENCES - Handbook of Measurement and Control, Revised Edition 1976, by Edward Herceg, Schaevitz Engineering Publication, Pennsauken, New Jersey. - Signetics Linear LSI Data and Applications Manual, 1985 Edition, pg 4-212, 9-41. Signetics Corporation, Sunnyvale, CA, 94086. Frank Yeaple, "Linear Position Transducer Changes Phase Instead Of Amplitude", *Design News*, November 5, 1984, pg 180. This application note is reprinted from EDN, May 29, 1986. ©1986 Cahners Publishing Company. ## Section 7 Interface ### **INDEX** ### **SECTION 7 - INTERFACE** | Index | | 7-1 | |--------------------|--------------------------------------------------------|------| | Symbols and Defini | tions for Peripheral and Display Drivers | 7-3 | | Peripheral Drivers | | | | NE5090 | Addresable Relay Driver | 7-5 | | NE590/591 | Addressable Peripheral Drivers | 7-11 | | ULN2003/04 | High Voltage/High Current Darlington Transistor Arrays | 7-19 | | Display Drivers | | | | NE587 | LED Decoder/Driver | 7-25 | | NE589 | LED Decoder/Driver | 7-35 | | AN112 | LED Decoder Drivers: using the NE587/NE589 | 7-45 | | NE/SA594 | Vacuum Fluorescent Display Driver | 7-51 | # Symbols and Definitions for Peripheral and Display Drivers #### **Linear Products** #### **BCD** Binary Coded Decimal. #### **BI/RBO** Blanking Input or Ripple Blanking Output. #### CE Chip Enable. #### CLR Clear. Clear command will preset all internal circuits to a predetermined state. #### **Duty Cycle** Ratio of time on to time off. Generally expressed in percentage. #### **TMAX** The maximum clock frequency; the maximum input frequency at a clock input for the predictable performance. Above this frequency the device may cease to function. #### BIAS Input Bias Current. Current into an analog circuit input, specified at a particular voltage level. #### Icc (-Icc) Supply Current. The current flowing into the $+V_{CC}$ ( $-V_{CC}$ ) supply terminal of the circuit with specified input conditions and open outputs. Input conditions are chosen to guarantee worst case operation unless specified. #### Ιн Input High Current. The current flowing into or out of an input when a specified HIGH level voltage is applied to that input. #### ш Input Low Current. The current flowing out of an input when a specified LOW level voltage is applied to that input. #### IOH Output Current Source the device can supply while maintaining a specified voltage output level #### loL Output Low Current. The current flowing into an output when it is in the LOW state. #### IOS Output Short-Circuit Current. The current flowing out of an output which is in the High state when that output is shorted to ground. #### ls Source Current. Current flowing into the V<sub>S</sub> supply terminal of the device with specified operating conditions. #### ISEG Segment Current. The amount of current supplied to each segment as a display. Current ratios are generally compared to segment 'b'. #### LED Light-Emitting Diode. #### RB Ripple Blanking Input. #### **Segment Identification** #### tн Hold Time. The interval immediately following the active transition of the timing pulse (usually the clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its continued recognition. A negative hold time indicates that the current logic level may be released prior to the active transition of the timing pulse and still be recognized. #### tpH Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined HIGH level to the defined LOW level. #### t<sub>PLH</sub> Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined LOW level to the defined HIGH level #### **t**REC Recovery Time. The time between the reference point on the trailing edge of an asynchronous input control pulse and the reference point on the activating edge of a synchronous (clock) pulse input such that the device will respond to the synchronous input. #### ts Setup Time. The interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized. #### **Truth Tables** 0 = logic level LOW - 1 = logic level HIGH - x = don't care condition; has no effect under circuit conditions listed. #### **Typical Value** The typical value of a particular parameter at 25°C determined by characterization of the device or sampling. Usually indicates that the particular device is not 100% tested for the parameter because it does not vary or can be determined by design and other tested variables. Occasionally typical values are given rather than min/max values because 100% testing would raise the cost of the product to a prohibitive level. If a typical value must be guaranteed to ensure specific operation, custom testing can often be provided at an additional cost to the user. #### $V_{RR}$ Output Breakdown Voltage. Maximum voltage applied to a disabled (off) output to ensure a leakage current less than the specified value. #### V<sub>CC</sub> (-V<sub>CC</sub>) Supply Voltage. The range of power supply voltage over which the device will operate safely. #### ٧E Forward voltage drop of a device at a specified current level. #### ٧щ Input High Voltage. The range of input voltages recognized by the device as a logic HIGH. #### /u Input Low Voltage. The range of input voltages recognized by the device as a logic LOW. ### Symbols and Definitions for Peripheral and Display Drivers #### $V_{IN}$ The range of voltage on any input which the device can safely handle or a specified input voltage to the device. #### $\mathbf{v}_{\mathsf{OH}}$ Output High Voltage. The minimum guaranteed High voltage at an output terminal for the specified output current $I_{OH}$ and at the minimum $V_{CC}$ value. #### VoL Output Low Voltage. The maximum guaranteed low voltage at an output terminal sinking the specified load current I<sub>OL</sub>. #### VOUT The range of voltage on any output which the device can safely handle or a specified output voltage to the device. #### ٧s Source Voltage. A separate $V_{CC}$ line depending on part type. #### $\overline{XX}$ Negate Bar. When it appears over a function indicates that the "true" or valid condition of that function is a logic LOW level; i.e., LE would require a logic HIGH level to cause a latch enable; LE would require a logic LOW level to cause a latch enable. # NE5090 Addressable Relay Driver **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5090 addressable relay driver is a high-current latched driver, similar in function to the 9934 address decoder. The device has 8 open-collector Darlington power outputs, each capable of 150mA load current. The outputs are turned on or off by respectively loading a logic "1" or logic "0" into the device data input. The required output is defined by a 3-bit address. The device must be enabled by a CE input line which also serves the function of further address decoding. A common clear input, CLR, turns all outputs off when a logic "0" is applied. The device is packaged in a 16-pin plastic or Cerdip package. #### **FEATURES** - 8 high-current outputs - Low-loading bus-compatible inputs - Power-on clear ensures safe operation - Will operate in addressable or demultiplex mode - Allows random (addressed) data entry - Easily expandable - Pin-compatible with 9334 (Siliconix or Fairchild) #### **APPLICATIONS** - Relay driver - Indicator lamp driver - Triac trigger - LED display digit driver - Stepper motor driver #### PIN CONFIGURATION #### **BLOCK DIAGRAM** ## Addressable Relay Driver NE5090 #### PIN DESIGNATION | PIN NO. | SYMBOL | NAME AND FUNCTION | |-----------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-3 | A <sub>0</sub> – A <sub>2</sub> | A 3-bit binary address on these pins defines which of the 8 output latches is to receive the data. | | 4-7, 9-12 | Q <sub>0</sub> – Q <sub>7</sub> | The 8 device outputs. | | 13 | D | The data input. When the chip is enabled, this data bit is transferred to the defined output such that: "1" turns output switch "ON" "0" turns output switch "OFF" | | 14 | CE | The chip enable. When this input is low, the output latches will accept data. When CE goes high, all outputs will retain their existing state, regardless of address of data input condition. | | 15 | CLR | The clear input. When CLR goes low all output switches are turned "OFF". The high data input will override the clear function on the addressed latch. | #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic SOL | 0 to +70°C | NE5090D | | 16-Pin Plastic DIP | 0 to +70°C | NE5090N | | 16-Pin Cerdip | 0 to +70°C | NE5090F | #### TRUTH TABLE | INPUTS | | | | | | | | ( | DUTI | PUT | MODE | | | | |------------------|-----------------------|--------|------------------|----------------|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|-----------|----------------------------|-------------------| | CLR | CE | D | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Qo | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | Q <sub>4</sub> | Q <sub>5</sub> | $Q_6$ | Q <sub>7</sub> | | | L | Н | Χ | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | Clear | | L<br>L<br>L<br>L | L<br>L<br>L<br>L<br>L | LHLHLH | L<br>H<br>H<br>H | LLLHH | LLLHH | 1 1 1 1 1 | H H H L H H | H H H H H | H H H H H | H H H H H | H H H H H | H H H H H | H<br>H<br>H<br>H<br>L | Demultiplex | | Н | Н | Х | Х | Х | Х | Q <sub>N-</sub> | 1 | | | | | | - | Memory | | | | LHLHLH | LHHHH | LLLHH | LLLHH | I L Z Z Z Z | 1 L | -1 | N-1 —<br>N-1 | | | | +<br>+<br>+<br>+<br>+<br>L | Addressable Latch | #### NOTES: X = Don't care condition Q<sub>N-1</sub> = Previous output state L = Low voltage level/"ON" output state H = High voltage level/"OFF" output state **NE5090** #### ABSOLUTE MAXIMUM RATINGS TA = 25°C, unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7 | ٧ | | V <sub>IN</sub> | Input voltage | -0.5 to +15 | ٧ | | V <sub>OUT</sub> | Output voltage | 0 to +30 | ٧ | | I <sub>GND</sub> | Ground current | 500 | mA | | Гоит | Output current<br>Each output | 200 | mA | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package<br>N package<br>D package | 1388<br>1712<br>1315 | mW<br>mW<br>mW | | T <sub>A</sub> | Ambient temperature range | 0 to +70 | °C | | TJ | Junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec. max) | 300 | °C | #### NOTE: 1. Derate above 25°C at the following rates: F package at 11.1mW/°C. N package at 13.7mW/°C. D package at 10.5mW/°C. #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 4.75V$ to 5.25V, 0°C $\leq T_A \leq +70$ °C, unless otherwise specified.<sup>1</sup> | 0.44501 | | | LIMITS | | | | |------------------------------------|-------------------------------------------------|--------------------------------------------------------------------|--------|---------------|--------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage<br>High<br>Low | | 2.0 | | 0.8 | ٧ | | V <sub>OL</sub> | Output voltage<br>Low | I <sub>OL</sub> = 150mA, T <sub>A</sub> = 25°C<br>Over temperature | | 1.05 | 1.30<br>1.50 | ٧ | | l <sub>IH</sub><br>l <sub>IL</sub> | Input current<br>High<br>Low | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0V | | < 1.0<br>-3.0 | 10<br>-250 | μΑ | | loh | Leakage current | V <sub>OUT</sub> = 28V, | | 5 | 250 | μΑ | | Іссь<br>Іссн | Supply current All outputs low All outputs high | V <sub>CC</sub> = 5.25V | | 35<br>22 | 60<br>50 | mA | | PD | Power dissipation | No output load | | | 315 | mW | NOTE: 1. All typical values are at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . NE5090 #### SWITCHING CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $V_{OUT} = 5V$ , $I_{OUT} = 100$ mA, $V_{IL} = 0.8V$ , $V_{IH} = 2.0V$ . | SYMBOL | PARAMETER | то | FROM | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------|-----------------------|----------|------------|-------------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-high <sup>1</sup><br>High-to-low <sup>1</sup> | Output | CE | | 900<br>130 | 1800<br>260 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-high <sup>2</sup><br>High-to-low <sup>2</sup> | Output | Data | | 920<br>130 | 1850<br>260 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-high <sup>3</sup><br>High-to-low <sup>3</sup> | Output | Address | | 900<br>130 | 1800<br>260 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-high <sup>4</sup><br>High-to-low <sup>4</sup> | Output | CLR | | 920 | 1850 | ns | | Switching | setup requirements | | | | | | | | t <sub>S(H)</sub> <sup>5</sup><br>t <sub>S(L)</sub> <sup>5</sup> | Setup time high<br>Setup time low | Chip enable<br>Chip enable | High data<br>Low data | 40<br>50 | | | ns | | t <sub>S(A)</sub> <sup>6</sup> | Address setup time | Chip enable | Address | 40 | | | ns | | t <sub>H(H)</sub> 5<br>t <sub>H(L)</sub> 5 | Hold time high<br>Hold time low | Chip enable<br>Chip enable | High data<br>Low data | 10<br>10 | | | ns | | t <sub>PW(E)</sub> 1 | Chip enable pulse width <sup>1</sup> | | | 40 | | | ns | #### NOTES: - 1. See Turn-On and Turn-Off Delays, Enable-to-Output and Enable Pulse Width timing diagram. - 2. See Turn-On and Turn-Off Delays, Data-to-Output timing diagram. - 3. See Turn-On and Turn-Off Delays, Address-to-Output timing diagram. - 4. See Turn-Off Delay, Clear-to-Output timing diagram. - 5. See Setup and Hold Time, Data-to-Enable timing diagram. - 6. See Setup Time, Address-to-Enable timing diagram. NE5090 #### TIMING DIAGRAMS NE5090 #### TYPICAL APPLICATIONS #### TYPICAL PERFORMANCE CHARACTERISITCS # NE590/NE591 Addressable Peripheral Drivers **Product Specification** #### **Linear Products** #### DESCRIPTION The NE590/591 addressable peripheral drivers are high current latched drivers, similar in function to the 9334 address decoder. The device has eight Darlington power outputs, each capable of 250mA load current. The outputs are turned on or off by respectively loading a logic high or logic low into the device data input. The required output is defined by a 3-bit address. The device must be enabled by a CE input line. A common clear input, CLR, turns all outputs off when a logic low is applied. The NE590 has eight open-collector Darlington outputs which sink current to ground. The device is packaged in a 16-pin plastic or Cerdip package. The NE591 has eight open-emitter Darlington outputs which source current to an external load from a common collector line, V<sub>S</sub>. This V<sub>S</sub> line need not necessarily be the same as the 5V V<sub>CC</sub> supply. The device is packaged in an 18-pin plastic or Cerdip package. #### **FEATURES** - 8 high current outputs - Low-loading bus compatible inputs - Power-on clear ensures safe operation - NE590 will operate in addressable or demultiplex mode - Allows random (addressed) data entry - Easily expandable - NE590 is pin compatible with 54/74LS259 #### **APPLICATIONS** - Relay driver - Indicator lamp driver - Triac trigger - LED display digit driver - Stepper motor driver #### PIN CONFIGURATIONS #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | NE590F | | 16-Pin Plastic | 0 to +70°C | NE590N | | 18-Pin Cerdip | 0 to +70°C | NE591F | | 18-Pin Plastic | 0 to +70°C | NE591N | # NE590/NE591 #### PIN DESIGNATION | 590<br>PIN NO. | 591<br>PIN NO. | SYMBOL | NAME & FUNCTION | |------------------|-------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 – 3 | 2 – 4 | A <sub>0</sub> – A <sub>2</sub> | A 3-bit binary address on these pins defines which of the 8 output latches is to receive the data. | | 4 – 7,<br>9 – 12 | 5 – 8,<br>11 – 14 | Q <sub>0</sub> – Q <sub>7</sub> | The 8 device outputs. The NE590 has open-collector Darlington outputs. The NE591 has open emitter-follower outputs. | | 13 | 15 | D | The data input. When the chip is enabled, this data bit is transferred to the defined output such that: "1" turns output switch "ON" "0" turns output switch "OFF" | | | | | Thus in logic terms, the NE590 inverts data to the relevant output. The NE591 retains true data at the output. | | 14 | 16 | CE | The chip enable. When this input is low, the output latches will accept data. When $\overline{\text{CE}}$ goes high, all outputs will retain their existing state regardless of address or data input conditions. | | 15 | 17 | CLR | The clear input. When $\overline{\text{CLR}}$ goes low all output switches are turned "OFF". On the NE590, a high data input will override the clear function on the addressed latch. On the NE591, $\overline{\text{CLR}}$ low will override any other condition. | | - | 1 | <del>CS</del> | The chip select input provides for an additional level of address decoding. | | - | 10 | V <sub>S</sub> | The $V_S$ line provides the power to all 8 output devices. It is connected to the collectors of all 8 output transistors. This pin may be connected to the $V_{CC}$ or another supply. | ### **BLOCK DIAGRAM** # NE590/NE591 ### **TRUTH TABLE (NE590)** | | 1 | NPI | JTS | | | | | ( | DUT | PUT | 5 | | | MODE | |-----|----|-----|-----|----------------|----------------|------------------|----------------|-------|-------|----------------|----------------|----------------|----------------|-------------------| | CLR | CE | D | Ao | A <sub>1</sub> | A <sub>2</sub> | Qo | Q <sub>1</sub> | $Q_2$ | $Q_3$ | Q <sub>4</sub> | Q <sub>5</sub> | Q <sub>6</sub> | Q <sub>7</sub> | | | L | Н | X | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | Clear | | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | | | L | L | Н | L | L | L | L | Н | Н | Н | Н | н | Н | н | | | L | L | L | Н | L | L | н | Н | Н | Н | Н | Н | Н | Н | Demultiplex | | L | L | Н | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | | | l L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | | L | L | Н | Н | Н | Н | н | Н | Н | Н | Н | Н | Н | L | | | Н | Н | Х | Х | Х | Х | Q <sub>N</sub> . | 1 — | | | | | | - | Memory | | Н | L | L | L | L | L | Н | Q <sub>N</sub> | _1 — | | | | | <b>-</b> | | | н | L | Н | L | L | L | L | QN | -1 — | | | | | - | | | Н | L | L | н | L | L | Q <sub>N</sub> | | ` Q₁ | N-1 - | | | | - | Addressable Latch | | Н | L | Н | Н | L | L | Q <sub>N</sub> . | | Q | | | | | | | | Н | L | L | Н | Н | Н | Q <sub>N</sub> . | | | | | | | ► H | | | Н | L | Н | Н | Н | Н | Q <sub>N</sub> | | | | | | | ► L | | #### NOTES: X = Don't care condition $Q_{N-1}$ = Previous output state L = Low voltage level/"ON" output state H = High voltage level/"OFF" output state #### **TRUTH TABLE (NE591)** | | | IN | PUT | S | | | OUTPUTS MODE | |-----|----|-------------|-------------|----------------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | CLR | CE | CS | D | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Q <sub>0</sub> Q <sub>1</sub> Q <sub>2</sub> Q <sub>3</sub> Q <sub>4</sub> Q <sub>5</sub> Q <sub>6</sub> Q <sub>7</sub> | | L | Х | Х | Х | Х | Х | Х | L L L L L L Clear | | HHH | H | H<br>L<br>H | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | $ \begin{array}{c c} Q_{N-1} & \longrightarrow & \\ Q_{N-1} & \longrightarrow & \\ Q_{N-1} & \longrightarrow & \\ \end{array} $ Memory | | | | | LHLHLH | L | LLLHH | L<br>L<br>H<br>H | L Q <sub>N-1</sub> | X = Don't care condition $Q_{N-1}$ = Previous output state L = Low voltage level/"OFF" output state H = High voltage level/"ON" output state # NE590/NE591 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7 | ٧ | | V <sub>IN</sub> | Input voltage | -0.5 to +15 | ٧ | | Vout | Output voltage<br>NE590<br>NE591 | 0 to +7<br>0 to V <sub>CC</sub> | V | | Vs | Source bus voltage<br>NE591 only | -0.5 to +7 | V | | V <sub>S</sub> - V <sub>CC</sub> | Source/supply differential voltage<br>NE591 only | -5 to +2 | ٧ | | Іоит | Output current<br>Each output<br>All outputs | 300<br>1000 | mA | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still air) NE590¹ F package N package NE591² F package N package N package | 1190<br>1450<br>1500<br>1690 | mW | | T <sub>A</sub> | Ambient temperature range | 0 to +70 | °C | | TJ | Junction temperature | 165 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature<br>(10 sec max) | 300 | °C | #### NOTES: <sup>1.</sup> Derate above 25°C at the following rates: F package at 9.5mW/°C. N package at 11.6mW/°C. <sup>2.</sup> Derate above 25°C at the following rates: F package at 12mW/°C. N package at 13.5mW/°C. # NE590/NE591 #### DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 4.75 to 5.25V, 0°C ≥ T<sub>A</sub> ≤ 70°C, unless otherwise specified. <sup>1,2</sup> | | | | LIMITS | | | UNIT | | |------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|----------------------|----------------------|------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Тур Мах | | | | V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage<br>High<br>Low | | 2.0 | | 0.8 | ٧ | | | V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low (NE590 only)<br>High (NE591 only) | $I_{OL} = 250$ mA, $T_A = 25$ °C<br>Over temperature<br>$I_{OH} = -250$ mA, $V_{CC} = V_S = 5V$ | 2.9 | 1.0 | 1.3<br>1.5 | ٧ | | | In <del>u</del><br>IIL | Input current High Low CE input All other inputs | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0V | | 0.1<br>-25<br>-15 | 10<br>-60<br>-50 | μΑ | | | loh | Leakage current | V <sub>OUT</sub> = 5.25V | | 10 | 250 | μΑ | | | I <sub>CCL</sub> | Supply current <sup>3</sup> All outputs low NE590 NE591 All outputs high NE590 NE591 | V <sub>S</sub> = V <sub>CC</sub> = 5V | | 33<br>15<br>15<br>30 | 50<br>50<br>50<br>50 | mA | | | PD | Power dissipation | No output load | | | 350 | mW | | #### NOTES: <sup>1.</sup> All typical values are at $V_{CC} = 5V$ and $T_A = 25$ °C. <sup>2.</sup> For the NE591 $V_S = V_{CC}$ in all tests. 3. Supply current for the NE591 is measured with no output load. # NE590/NE591 #### SWITCHING CHARACTERISTICS V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. | | | <u> </u> | 1 | | | | Ι | | | | |--------------------------------------------|--------------------------------------------------------------------------------|----------------------------|-----------------------|------------|------------------------------------------------------------------------|-----|------------|----------|-----------|----------| | OVERDO | PARAMETER | то | FROM | | 65 150<br>115 230<br>65 130<br>120 240<br>100 200<br>130 260<br>65 130 | | NE591 | | UNIT | | | SYMBOL | PARAMETER | .0 | PROM | Min | Тур | Max | Min | Тур | Max | UNIT | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup> | Output | CE | | | | | 50<br>70 | 80<br>120 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>2</sup><br>High-to-Low <sup>2</sup> | Output | Data | | 1 | | | 45<br>65 | 70<br>100 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>3</sup><br>High-to <sup>2</sup> Low <sup>3</sup> | Output | Address | | 1 | 1 | | 45<br>75 | 80<br>140 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>4</sup><br>High-to-Low <sup>4</sup> | Output | CLR | | 65 | 130 | | 45 | 140 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup> | Output | CS | | | | | 40<br>70 | 80<br>120 | ns | | Switchin | g setup requirements | | | | | | | • | | | | t <sub>S(H)</sub> 5<br>t <sub>S(L)</sub> 5 | | Chip enable<br>Chip enable | High data<br>Low data | 210<br>210 | | | 100<br>100 | | | ns<br>ns | | t <sub>S(A)</sub> 6 | | Chip enable | Address | 30 | | | 30 | | | ns | | t <sub>H(H)</sub> 5<br>t <sub>H(L)</sub> 5 | | Chip enable<br>Chip enable | High data<br>Low data | | | | 10<br>10 | | | ns<br>ns | | t <sub>S(CS)</sub> 5 | | Chip enable | Low chip select | | | | 100 | | | ns | | t <sub>PW(E)</sub> | Chip enable pulse width <sup>1</sup> | | | 120 | | | 120 | | | ns | #### NOTES: - 1. See Turn-On and Turn-Off Delays, Enable to Output and Enable Pulse Width timing diagram. - 2. See Turn-On and Turn-Off Delays, Data to Output timing diagram. - 3. See Turn-On and Turn-Off Delays, Address to Output timing diagram. - 4. See Turn-Off Delay, Clear to Output timing diagram. - 5. See Setup and Hold Time, Data to Enable timing diagram. - 6. See Setup Time, Address to Enable timing diagram. ### TYPICAL PERFORMANCE CHARACTERISTICS # NE590/NE591 #### **TIMING DIAGRAMS** # NE590/NE591 #### TYPICAL APPLICATIONS # ULN2003/04 High Voltage/High Current Darlington Transistor Arrays **Product Specification** #### **Linear Products** #### DESCRIPTION These high voltage, high current Darlington transistor arrays are comprised of seven silicon NPN Darlington pairs on a common monolithic substrate. All units feature open-collector outputs and integral suppression diodes for inductive loads. Peak in-rush currents to 600mA are allowable, making them ideal for driving tungsten filament lamps, also. The Type ULN2003 has a series base resistor to each Darlington pair, and thus allows operation directly with TTL or CMOS 5V supply voltage. The Type ULN2004 has an appropriate series input resistor to allow its operation directly from CMOS or PMOS outputs utilizing supply voltages of 6 to 15V. The required input current is below that of the Type ULN2003. In all cases, the individual Darlington pair collector current rating is 500mA. However, outputs may be paralleled for higher load current capability. All devices are supplied in a 16-pin dual in-line plastic package. #### **FEATURES** - Peak in-rush current 600mA - Protected internally against inductive loads - Open-collector topology - Compatible with most logic technologies #### PIN CONFIGURATION #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | ULN2003N | | 16-Pin Plastic DIP | 0 to +70°C | ULN2004N | | 16-Pin Cerdip | 0 to +70°C | ULN2003F | | 16-Pin Cerdip | 0 to +70°C | ULN2004F | | 16-Pin Plastic SO | 0 to +70°C | ULN2003D | | 16-Pin Plastic SO | 0 to +70°C | ULN2004D | # High Voltage/High Current Darlington Transistor Arrays ULN2003/04 Product Specification #### **EQUIVALENT SCHEMATICS** # **ABSOLUTE MAXIMUM RATINGS** T<sub>A</sub> = 25°C free air temperature for any one Darlington pair unless otherwise specified.<sup>1</sup> | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------------------------------------|----------------------|----------------| | V <sub>CE</sub> | Output voltage | 50 | V | | V <sub>IN</sub> | Input voltage | 30 | V | | V <sub>EBO</sub> | Emitter base voltage | 6 | V | | Ic | Continuous collector current | 500 | mA | | l <sub>B</sub> | Continuous base current | 25 | mA | | P <sub>D</sub> | Maximum power dissipation <sup>2</sup><br>F package<br>N package<br>D package | 1190<br>1450<br>1090 | mW<br>mW<br>mW | | TJ | Operating junction temperature | 150 | °C | | T <sub>A</sub> | Operating ambient temperature range | 0 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### NOTES: F package at 9.5mW/°C N package at 11.6mW/°C D package at 8.7mW/°C Under normal operating conditions, these units will sustain 350mA per output with V<sub>CE(SAT)</sub> = 1.6V at 70°C with a pulse width of 20ms and a duty cycle of 30%. <sup>2.</sup> Derate above 25°C, at the following rates: Linear Products Product Specification # High Voltage/High Current Darlington Transistor Arrays # ULN2003/04 #### DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C, unless otherwise specified. 1, 2, 3 | 0/41001 | | | TEST | | | | | |----------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|---------------------|--------------------------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | FIG. | Min | Тур | Max | UNIT | | I <sub>CEX</sub> | Output leakage current<br>Type ULN2004 | $V_{CE} = 50V, T_A = 70^{\circ}C$<br>$V_{CE} = 50V, T_A = 70^{\circ}C, V_{IN} = 1V$ | 1A<br>1B | | | 100<br>500 | μA<br>μA | | V <sub>CE(SAT)</sub> | Collector-emitter<br>Saturation voltage | $I_{C} = 350 \text{mA}, \ I_{B} = 500 \mu \text{A}$<br>$I_{C} = 200 \text{mA}, \ I_{B} = 350 \mu \text{A}$<br>$I_{C} = 100 \text{mA}, \ I_{B} = 250 \mu \text{A}$ | 2<br>2<br>2 | | 1.25<br>1.1<br>0.9 | 1.6<br>1.3<br>1.1 | V<br>V<br>V | | I <sub>IN(ON)</sub> | Input current Type ULN2003 Type ULN2004 | V <sub>IN</sub> = 3.85V<br>V <sub>IN</sub> = 5V<br>V <sub>IN</sub> = 12V | 3<br>3<br>3 | | 0.93<br>0.35<br>1.0 | 1.35<br>0.5<br>1.45 | mA<br>mA<br>mA | | I <sub>IN(OFF)</sub> | Input current | $I_C = 500 \mu A, T_A = 70 ^{\circ} C$ | 4 | 50 | 65 | | μΑ | | V <sub>IN(ON)</sub> | Input voltage | | | | | | | | | Type ULN2003 | $V_{CE}=2V,\ I_C=200mA$ $V_{CE}=2V,\ I_C=250mA$ $V_{CE}=2V,\ I_C=300mA$ | 5<br>5<br>5 | | | 2.4<br>2.7<br>3.0 | V<br>V | | | Type ULN2004 | $V_{CE} = 2V, \ I_C = 125 mA$ $V_{CE} = 2V, \ I_C = 200 mA$ $V_{CE} = 2V, \ I_C = 275 mA$ $V_{CE} = 2V, \ I_C = 350 mA$ | 5<br>5<br>5<br>5 | | | 5.0<br>6.0<br>7.0<br>8.0 | V<br>V<br>V | | C <sub>IN</sub> | Input capacitance | | | | 15 | 30 | pF | | I <sub>R</sub> | Clamp diode leakage current | V <sub>R</sub> = 50V | 6 | | | 50 | μΑ | | V <sub>F</sub> | Clamp diode forward voltage | I <sub>F</sub> = 350mA | 7 | | 1.7 | 2 | ٧ | #### NOTES: - 1. All limits stated apply to the complete Darlington series except as specified for a single device type. - 2. The I<sub>IN(OFF)</sub> current limit guarantees against partial turn-on of the output. - 3. The $V_{\text{IN}(ON)}$ voltage limit guarantees a minimum output sink current per the specified test conditions. #### AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C, unless otherwise specified. 1, 2, 3 | CVMDOL | DADAMETED | TEST CONDITIONS | TEST | | LIMITS | | | |--------------------------------------|---------------------------------|-------------------------------------------------------------|------|-----|------------|--------|----------| | SYMBOL | PARAMETER | PARAMETER TEST CONDITIONS | FIG. | Min | Тур | Max | UNIT | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Turn-on delay<br>Turn-off delay | 0.5 $E_{IN}$ to 0.5 $E_{OUT}$ 0.5 $E_{IN}$ to 0.5 $E_{OUT}$ | | | 1.0<br>1.0 | 5<br>5 | μs<br>μs | #### NOTES - 1. All limits stated apply to the complete Darlington series except as specified for a single device type. - 2. The I<sub>IN(OFF)</sub> current limit guarantees against partial turn-on of the output. - 3. The V<sub>IN(ON)</sub> voltage limit guarantees a minimum output sink current per the specified test conditions. # High Voltage/High Current Darlington Transistor Arrays ULN2003/04 #### TYPICAL PERFORMANCE CHARACTERISTICS #### **TEST CIRCUITS** Linear Products Product Specification # High Voltage/High Current Darlington Transistor Arrays ULN2003/04 #### TEST CIRCUITS #### TYPICAL APPLICATIONS # NE587 LED Decoder/Driver **Preliminary Specification** #### **Linear Products** #### **DESCRIPTION** The NE587 is a latch/decoder/driver for 7-segment common anode LED displays. The NE587 has a programmable current output up to 50mA which is essentially independent of output voltage, power supply voltage, and temperature. The data (BCD) inputs and LE (latch enable) input are low-loading as that they are compatible with any data bus system. The 7-segment decoding is implemented with a ROM so that alternative fonts can be made available. #### **FEATURES** - Latched BCD inputs - Low loading bus-compatible inputs - Ripple-blanking on leading- and/ or trailing-edge zeros #### **APPLICATIONS** - Digital panel motors - Measuring instruments - Test equipment - Digital clocks - Digital bus monitoring #### **BLOCK DIAGRAM** #### PIN CONFIGURATIONS **NE587** #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|---------------------| | 20-Pin Plastic SOL | 0 to +70°C | NE587D <sup>1</sup> | | 18-Pin Plastic DIP | 0 to +70°C | NE587N | | 18-Pin Cerdip | 0 to +70°C | NE587F | #### ABSOLUTE MAXIMUM RATINGS T<sub>A</sub> = 25°C unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7 | ٧ | | V <sub>IN</sub> | Input voltage<br>(D <sub>0</sub> - D <sub>3</sub> , LE, RBI) | -0.5 to +15 | ٧ | | V <sub>OUT</sub> | Output voltage<br>(a - g, RBO) | -0.5 to +7 | ٧ | | P <sub>D</sub> | Power dissipation (25°C) <sup>1</sup> | 1000 | mW | | T <sub>A</sub> | Ambient temperature range | 0 to 70 | °C | | TJ | Junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Soldering temperature (10sec max) | 300 | °C | #### NOTE: <sup>1.</sup> SOL and non-standard pinout <sup>1.</sup> Derate power dissipation as indicated N package — 95°C/W above 55°C F package — 100°C/W above 50°C **NE587** #### DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 4.75 to 5.25V, 0°C < $T_A$ < 70°C. Typical values are at $V_{CC}$ = 5V, $T_A$ = 25°C, $R_P$ = 1k $\Omega$ (± 1%), unless otherwise specified. | | | | | LIMITS | LIMITS | | |------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-----------------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Operating supply voltage | | 4.75 | 5.00 | 5.25 | ٧ | | V <sub>IH</sub> | Input high voltage | All inputs except BI | 2.0<br>2.0 | | 15<br>5.5 | ٧ | | V <sub>IL</sub> | Input low voltage | | | | 0.8 | ٧ | | V <sub>IC</sub> | Input clamp voltage | I <sub>IN</sub> = -12mA, T <sub>A</sub> = 25°C | | | -1.5 | ٧ | | Ін | Input high current | Inputs $D_0 - D_3$ , $\overline{LE}$ , $\overline{RBI}$ $V_{IN} = 2.4V$ $V_{IN} = 15V$ Input $\overline{BI}$ (Pin 4) $\overline{RBI} = H$ $V_{IN} = V_{CC} = 5.25V$ | | 1.0<br>15<br>10 | 10<br>15<br>100 | μΑ<br>μΑ | | | I <sub>IL</sub> input low current | V <sub>IN</sub> = 0.4V, Inputs D <sub>0</sub> – D <sub>3</sub><br>LE, RBI | | -5<br>-200 | | μΑ | | I <sub>IL</sub> | | Input BI<br>V <sub>CC</sub> = 5.25V<br>RBI = H, V <sub>IN</sub> = 0.4V | | -0.7 | | mA | | V <sub>OL</sub> | Output low voltage | Output RBO<br>I <sub>OUT</sub> = 3.0mA | | 0.2 | 0.5 | ٧ | | V <sub>OH</sub> | Output high voltage | Output RBO<br>I <sub>OUT</sub> = -50μA<br>RBI = H | 3.5 | 4.5 | | ٧ | | l <sub>out</sub> | Output segment "ON" current | Outputs ''a'' through ''g'' VOUT = 2.0V | 20 | 25 | 30 | mA | | $\Delta I_{OUT}$ | Output current ratio (all outputs ON) | With reference to "b" segment VOUT = 2.0V | 0.90 | 1.00 | 1.10 | | | l <sub>OFF</sub> | Output segment "OFF" current | Outputs "a" through "g" VOUT = 5.0V | | 20 | 250 | μΑ | | Icco | Supply current | V <sub>CC</sub> = 5.25V<br>All outputs ''ON''<br>V <sub>OUT</sub> > 1V | | 33 | 55 | mA | | Icci | Supply current | V <sub>CC</sub> = 5.25V<br>All outputs blanked | | 50 | 70 | mA | #### NOTE: NOTE: NOTE: NES87 Programming: The NES87 programmed, provided a program resistor, $R_P$ , be connected between $I_P$ (Pin 8) and Ground (Pin 9). The voltage at $I_P$ (Pin 8) is constant ( $\approx$ 1.3V). Thus, a current through $R_P$ is $I_P \approx \frac{1.3V}{R_P}$ , as shown in Figure 5. $\frac{I_O}{I_P}$ is 20 in the 15 to 50mA output current range. **NE587** #### AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $R_L = 130\Omega$ , $C_L = 30pF$ including probe capacity. | | PARAMETER | TTOT COMPLETIONS | | UNIT | | | |------------------|-------------------------------------|---------------------|-----|------|-----|------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | UNII | | t <sub>DAV</sub> | Propagation delay<br>Figure 2 | From data to output | | 135 | | ns | | t <sub>DAV</sub> | Propagation delay<br>Figure 3 | From LE to output | | 135 | | ns | | tw | Latch enable pulse width Figure 4 | | 30 | | | ns | | ts | Latch enable setup time<br>Figure 4 | From data to LE | 20 | | | ns | | t <sub>H</sub> | Latch enable hold time<br>Figure 4 | From LE to data | 0 | | | ns | NOTE: $t_{DAV} = \frac{1}{2} (t_{HL} + t_{LH})$ #### TRUTH TABLE | BINARY | | | INP | UTS | | | | OUTPUTS | | | | | | | DIODI AV | |--------|----|-----|----------------|----------------|----------------|----------------|---|---------|---|--------|----------|---|---|-----|----------| | INPUT | LE | RBI | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | а | b | С | d | е | f | g | RBO | DISPLAY | | - | Н | * | Х | Х | X | Х | | | | STABLE | <b>.</b> | | | ** | STABLE | | 0 | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | L | BLANK | | 0 | L | Н | L | L | L | L | L | L | L | L | L | L | Н | н | 0 | | 1 | L | Х | L | L | L | н | Н | L | L | н | Н | н | н | H | 1 | | 2 | L | X | L | L | н | L | L | L | н | L | L | н | L | H | 2 | | 3 | L | X | L | L | Н | н | L | L | L | L | н | Н | L | н | 3 | | 4 | L | х | · L | н | L | L | Н | L | L | н | н | L | L | н | 4 | | 5 | L | X | L | н | L | н | L | Н | L | L | н | L | L | н | 5 | | 6 | L | Х | L | н | н | L | L | Н | L | L | L | L | L | Н | 6 | | 7 | L | X | L | н | Н | Н | L | L | L | н | н | н | H | Н | 7 | | 8 | L | Х | н | L | L | L | L | L | L | L | L | L | L | н | 8 | | 9 | L | X | Н | L | L | н | L | L | L | L | н | L | L | Н | 9 | | 10 | L | Х | Н | L | Н | L | Н | Н | н | Н | Н | Н | L | н | _ | | 11 | L | Х | н | L | н | н | L | н | Н | L | L | L | L | н | Ε | | 12 | L | X | н | Н | L | L | н | L | L | н | L | L | L | н | Н | | 13 | L | X | н | Н | L | Н | н | н | Н | L | L | L | Н | Н | L | | 14 | L | X | Н | Н | н | L | L | L | Н | н | L | L | L | н | Р | | 15 | L | × | н | н | Н | Н | Н | н | н | н | н | н | н | н | Blank | | **BI | X | х | × | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | L** | Blank | #### NOTES: H = HIGH voltage level, output is "OFF" L = LOW voltage level, output is "ON" X = Don't care \* The RBI will blank the display only if a binary zero is stored in the latches. \*\* RBO/BI used as an input overrides all other input conditions. **NE587** #### **NE587 PROGRAMMING** NE587 output current can be programmed by using a programming resistor, Rp, connected between RP (Pin 8) and GND (Pin 9). The voltage at R<sub>P</sub> (Pin 8) is constant (≈ 1.40V). A partial schematic of the voltage reference used in the NE587 is shown in Figure 1. Output current to program current ratio, IO/IP, is 20 in the 15mA to 50mA range. Note that IP must be derived from a resistor (Rp), and not from a high-impedance source such as an IOUT DAC used to control display brightness. #### TIMING DIAGRAMS #### POWER DISSIPATION **CONSIDERATIONS** LED displays are power-hungry devices, and inevitably, somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation: but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit. An output current of 10 to 50mA was chosen so that it would be suitable for multiplexed operation of large-size LED digits. When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the output is a constant-current source, all the remaining supply voltage, which is not dropped across the LED (and the digit driver, if used), will appear across the output. Thus, the power dissipation will go up sharply if the display power supply voltage rises. Clearly, then, it is good design practice to keep the display supply voltage as low as possible, consistent with proper operation of the supply output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, of course, total system power remains the Power dissipation may be calculated as follows. Referring to Figure 6, the two system power supplies are V<sub>CC</sub> and V<sub>S</sub>. In many cases, these will be the same voltage. Necessary parameters are: $V_{CC}$ Supply voltage to driver $v_{\text{S}}$ Supply voltage to display Quiescent supply current of Icc driver LED segment current ٧F LED segment forward voltage at ISEG % Duty cycle ISEG V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected; however, approximate voltages at nominal rated currents are: Red 1.6 to 2.0V Orange 2.0 to 2.5V Yellow 2.2 to 3.5V Green 2.5 to 3.5V **NE587** These voltages are all for single-diode displays. Some early red displays had 2 series LEDs per segment; hence the forward voltage drop was around 3.5V. Thus, a maximum power dissipation calculation when all segments are on, is: $$P_D = V_{CC} \times I_{CC} + (V_S - V_F) \times 7 \times I_{SEG} \times K_{DC}mW$$ Assuming $$V_S = V_{CC} = 5.25V$$ $V_F = 2.0V$ $K_{DC} = 100\%$ $$P_{D \text{ MAX}} = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$$ = 945mW #### TYPICAL PERFORMANCE CURVES However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then $$P_{D \text{ MAX}} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$ = 525 mW Operating temperature range limitations can be deduced from the power dissipation graph. (See Typical Performance Characteristics.) However, a major portion of this power dissipation ( $P_{\rm D~MAX}$ ) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactority down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit. Suppose the worst-case $V_{CC}/V_S$ supply is 4.75 to 5.25V, and that the maximum $V_E$ for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from $V_{CC}$ to $V_S$ . The value of this resistor is calculated by: $$R_S = \frac{2.0}{7 \times I_{SFG}} \simeq 10\Omega$$ (½ W rating) assuming worst case $I_{\mbox{\footnotesize SEG}}$ of 30mA. Hence now $$\begin{array}{c} P_{D \ MAX} = V_{CC} \times I_{CC} + \\ (V_S - V_V - R_X \times 7 \times I_{SEG}) \\ \times 7 \times I_{SEG} \times K_{DC} \\ = 5.25 \times 50 + 1.25 \times \\ 7 \times 30 mW \\ = 525 mW \end{array}$$ and $$P_{D av} = 5.0 \times 30 + 1.25 \times 5 \times 25$$ = 306 mW. If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to $$V_S - V_F - nV_d$$ , $V_D \simeq 0.8V$ Where n is the number of diodes used, power dissipation can be calculated in a similar manner. In a multiplexed display system, the voltage drop across the digit driver must also be considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable volt- age, rather than the saturating PNP transistors shown in Figure 9. For example a Darlington PNP or NPN emitter-follower may be preferable. Figure 8 shows the NE591 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V which means that the power dissipation is evenly distributed between the two integrated circuits. Where $V_S$ and $V_{CC}$ are two different supplies, the $V_S$ supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the $V_S$ supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact, a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated. A transformer voltage of about $3-4.5V_{RMS}$ works well in most LED display systems. Waveforms are shown below: The duty cycle for this system depends upon $V_S$ , $V_F$ and the output characteristics of the display driver. With $V_S = 4.9V$ peak $V_F = 2.0V$ The duty cycle is approximately 60%. # NE589 LED Decoder/Driver **Product Specification** #### **Linear Products** #### DESCRIPTION The NE589 is a latch/decoder/driver for 7-segment common cathode LED displays. The NE589 has a programmable current output up to 50mA which is essentially independent of output voltage, power supply voltage, and temperature. The data (BCD) inputs and LE (latch enable) input are low-loading so that they are compatible with any data bus system. The 7-segment decoding is implemented with a ROM so that alternative fonts can be made available. #### **FEATURES** - Latched BCD inputs - Low loading bus-compatible inputs - Ripple-blanking on leading and/or trailing-edge zeroes #### **APPLICATIONS** - Digital panel meters - Measuring instruments - Test equipment - Digital clocks - Digital bus monitoring #### **BLOCK DIAGRAM** #### PIN CONFIGURATIONS **NE589** #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------------------------|-------------------|------------| | 20-Pin Plastic SOL, non-standard | 0 to +70°C | NE589D | | 18-Pin Plastic DIP | 0 to +70°C | NE589N | # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25^{\circ}\text{C}$ unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |----------------------------------|--------------------------------------------------------------------------------------------------------|--------------|----------| | V <sub>CC</sub> , V <sub>S</sub> | Supply voltage | -0.5 to +7 | ٧ | | V <sub>IN</sub> | Input voltage<br>(D <sub>0</sub> - D <sub>3</sub> , LE, RBI) | -0.5 to +15 | ٧ | | V <sub>OUT</sub> | Output voltage<br>(a - g, RBO) | -0.5 to +7 | ٧ | | P <sub>D</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>N package<br>D package | 1690<br>1390 | mW<br>mW | | T <sub>A</sub> | Ambient temperature range | 0 to 70 | °C | | TJ | Junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature<br>(10 sec. max) | 300 | °C | #### NOTES: <sup>1.</sup> Derate above 25°C, at the following rates: N package at 13.5mW/°C D package at 11.1mW/°C DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 4.75 to 5.25V, 0°C < $T_A$ < 70°C. Typical values are at $V_{CC}$ = $V_S$ = 5V, $T_A$ = 25°C, $R_P$ = 7k $\Omega$ (± 1%), unless otherwise specified. | OVMBOL | DADAMETED | TEST CONDITIONS | | | | | |-------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|------------|------------|-----------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> ,<br>V <sub>S</sub> | Operating supply voltage | | 4.75 | 5.00 | 5.25 | ٧ | | V <sub>IH</sub> | Input high voltage | All inputs except Bl | 2.0<br>2.0 | | 15<br>5.5 | ٧ | | V <sub>IL</sub> | Input low voltage | | | | 0.8 | ٧ | | V <sub>IC</sub> | Input clamp voltage | I <sub>IN</sub> = -12mA, T <sub>A</sub> = 25°C | | | -1.5 | ٧ | | liH | Input high current | Inputs D <sub>0</sub> − D <sub>3</sub> , LE, RBI<br>V <sub>IN</sub> = 2.4V<br>V <sub>IN</sub> = 15V | | 0.1<br>10 | 10<br>15 | μΑ<br>μΑ | | I <sub>IH</sub> | Input high current | Input ຄ (Pin 4)<br>RBI = H<br>V <sub>IN</sub> = V <sub>CC</sub> = 5.25V | | 10 | | μΑ | | I <sub>IL</sub> | Input low current | $V_{IN} = 0.4V$ , Inputs $D_0 - D_3$<br>$\overline{LE}$ , $\overline{RBI}$ | | -5<br>-200 | | μΑ | | I <sub>IL</sub> | Input low current | Input BI<br>V <sub>CC</sub> = 5.25V<br>RBI = H, V <sub>IN</sub> = 0.4V | | -0.7 | | mA | | V <sub>OL</sub> | Output low voltage | Output RBO<br>I <sub>OUT</sub> = 3.0mA | | 0.2 | 0.5 | ٧ | | V <sub>OH</sub> | Output high voltage | Output RBO<br>I <sub>OUT</sub> = −50 <i>µ</i> A<br>RBI = H | 3.5 | 4.5 | | ٧ | | l <sub>OUT</sub> | Output segment "ON" current | Outputs "a" through "g" $V_{OUT} = 2.0V$ | 20 | 25 | 30 | mA | | $\Delta I_{OUT}$ | Output current ratio (all outputs ON) | With reference to "b" segment VOUT = 2.0V | 0.90 | 1.00 | 1.10 | mA | | l <sub>OFF</sub> | Output segment "OFF" current | Outputs "a" through "g" | | 20 | 250 | μΑ | | Icco | Supply current | V <sub>CC</sub> = 5.25V<br>All outputs ''ON''<br>V <sub>OUT</sub> > 1V | | 25 | 55 | mA | | I <sub>CCI</sub> | Supply current | V <sub>CC</sub> = 5.25V<br>All outputs blanked | | 30 | 65 | mA | Linear Products Product Specification # LED Decoder/Driver **NE589** ### AC ELECTRICAL CHARACTERISTICS $V_{CC} = V_S = 5V$ , $T_A = 25^{\circ}C$ , $R_L = 130\Omega$ , $C_L = 30pF$ including probe capacity. | 0.41001 | DADAMETER | TIOT CONDITIONS | | LIMITS | | | | |----------------------------------------|-----------------------------------|---------------------|-----|--------|-----|------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay Figure 2 | From data to output | | 135 | | ns | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay Figure 3 | From LE to output | | 135 | | ns | | | t <sub>W</sub> | Latch enable pulse width Figure 4 | | 85 | | | ns | | | ts | Latch enable setup time Figure 4 | From data to LE | 75 | | | ns | | | t <sub>H</sub> | Latch enable hold time Figure 4 | From LE to data | 0 | | | ns | | #### TRUTH TABLE | BINARY<br>INPUT | INPUTS | | | | | | OUTPUTS | | | | | | | | | |-----------------|--------|-----|----------------|----------------|----------------|----------------|---------|---|---|---|---|---|---|-----|---------| | | LE | RBI | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | а | b | С | d | е | f | g | RBO | DISPLAY | | - | Н | * | × | х | × | × | STABLE | | | | | | | | STABLE | | 0 | L | L | L | L | L | L | L | L | L | L | L | L | L | L | BLANK | | 0 | L | Н | L | L | L | L | Н | Н | Н | Н | Н | Н | L | Н | 0 | | 1 | L | Х | L | L | L | Н | L | H | H | L | L | L | L | Н | 1 | | 2 | L | Х | L | L | Н | L | Н | Н | L | Н | Н | L | н | Н | 2 | | 3 | L | Х | L | L | Н | Н | Н | Н | Н | н | L | L | н | н | 3 | | 4 | L | Х | L | Н | L | L | L | Н | Н | L | L | н | н | н | 4 | | 5 | L | X | L | Н | L | Н | Н | L | Н | Н | L | н | н | Н | 5 | | 6 | L | X | L | н | н | L | н | L | н | Н | н | н | н | н | 6 | | 7 | L | × | L | Н | н | н | н | н | н | L | L | L | L | н | 7 | | 8 | L | X | Н | L | L | L | н | н | Н | Н | н | н | н | Н | 8 | | 9 | L | х | Н | L | L | н | н | Н | Н | Н | L | н | н | н | 9 | | 10 | L | X | Н | L | н | L | н | Н | Н | L | н | н | н | Н | a | | 11 | L | Х | н | L | н | Н | L | L | н | Н | н | н | н | н | ь | | 12 | L | x | н | Н | L | L | н | L | L | Н | н | н | L | Н | С | | 13 | L | X | н | Н | L | н | L | н | н | Н | н | L | н | н | d | | 14 | L | X | н | Н | н | L | Н | L | L | Н | н | н | н | Н | е | | 15 | L | X | Н | н | н | Н | н | L | L | L | Н | Н | Н | Н | f | | **BI | Х | Х | Х | Х | Х | Х | L | L | L | L | L | L | L | L** | blank | - H = HIGH voltage level, output is "ON". L = LOW voltage level, output is "OFF". - X = Don't care. - \* The $\overline{\text{RBI}}$ will blank the display only if a binary zero is stored in the latches. - \*\* RBO/BI used as an input overrides all other input conditions. **NE589** #### **NE589 PROGRAMMING** Output current can be programmed by using a programming resistor, $R_P$ , connected between $r_P$ (Pin 8) and GND (Pin 9). The voltage at $r_P$ (Pin 8) is constant ( $\approx$ 1.3V). A partial schematic of the voltage reference used in the NE589 is shown in Figure 1. Output current to program current ratio, $I_O/I_P$ , is 120 in the 10mA to 50mA range. Note that $I_P$ must be derived from a resistor (R<sub>P</sub>), and not from a high-impedance source such as an $I_{OUT}$ DAC used to control display brightness. # POWER DISSIPATION CONSIDERATIONS LED displays are power-hungry devices, and inevitably somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation, but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit. An output current of 10 to 50mA was chosen so that it would be suitable for multiplexed operation of large size LED digits. When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the output is a constant-current source, all the remaining supply voltage, which is not dropped across the LED (and the digit driver, if used), will appear across the output. Thus, the power dissipation will go up sharply if the display power supply voltage rises. Clearly, then, it is good design practice to keep the display supply voltage as low as possible consistent with proper operation of the supply output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, of course, total system power remains the same. Power dissipation may be calculated as follows. Referring to Figure 5, the two system power supplies are $V_{\rm CC}$ and $V_{\rm S}$ . In many cases, these will be the same voltage. Necessary parameters are: V<sub>CC</sub> Supply voltage to driver V<sub>S</sub> Supply voltage to display I<sub>CC</sub> Quiescent supply current of driver I<sub>SEG</sub> LED segment current V<sub>F</sub> LED segment forward voltage at I<sub>SEG</sub> K<sub>DC</sub> % Duty cycle V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected; however, approximate voltages at nominal rated currents are: Red 1.6 to 2.0V Orange 2.0 to 2.5V Yellow 2.2 to 3.5V Green 2.5 to 3.5V **NE589** #### TIMING DIAGRAMS (Continued) These voltages are all for single diode displays. Some early red displays had 2 series LEDs per segment; hence the forward voltage drop was around 3.5V. Thus a maximum power dissipation calculation, when all segments are on, is: $$P_D = V_{CC} \times I_{CC} + (V_S - V_F) \times 7 \times I_{SEG} \times K_{DC}mW$$ Assuming $$V_S = V_{CC} = 5.25V$$ $$V_F = 2.0V$$ $$K_{DC} = 100\%$$ $P_D \max = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$ = 945mW #### TYPICAL PERFORMANCE CURVES **NE589** However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then $$P_{DAV} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$ = 525mW A major portion of this power dissipation ( $P_D$ max) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactorily down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit. Suppose the worst-case $V_{CC}/V_S$ supply is 4.75 to 5.25V, and that the maximum $V_E$ for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from $V_{CC}$ to $V_S$ . The value of this resistor is calculated by: $$R_S = \frac{2.0}{7 \times I_{SEG}} \simeq 10\Omega$$ (½W rating) assuming worst-case I<sub>SEG</sub> of 30mA Hence now $$\begin{split} P_D \max &= V_{CC} \times I_{CC} + (V_S - V_V - R_X \times 7 \\ &\times I_{SEG}) \times 7 \times XI_{SEG} \times K_{DC} \\ &= 5.25 \times 50 + 1.25 \times 7 \times 30 \text{mW} \\ &= 525 \text{mW} \end{split}$$ and $$P_{DAV} = 5.0 \times 30 + 1.25 \times 5 \times 25$$ = 306mW If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to $V_S - V_F - nV_D$ , $V_{D} \simeq 0.8V$ Where "n" is the number of diodes used, power dissipation can be calculated in a similar manner. In a multiplexed display system, the voltage drop across the digit driver must also be considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable voltage, rather than the saturating PNP transistors shown in Figure 8. For example a Darlington PNP or NPN emitter-follower may be preferable. Figure 7 shows the NE590 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V which means that the power dissipation is evenly distributed between the two integrated circuits. Where $V_S$ and $V_{CC}$ are two different supplies, the $V_S$ supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the $V_S$ supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated A transformer voltage of about 3 – 4.5 $V_{RMS}$ works well in most LED display systems. Waveforms are shown below: The duty cycle for this system depends upon $V_S$ , $V_F$ and the output characteristics of the display driver. With $$V_S = 4.9V_{pk}$$ $V_F = 2.0V$ The duty cycle is approximately 60%. ### LED Decoder/Driver **NE589** ### AN112 LED Decoder Drivers: Using the NE587 and NE589 Application Note #### **Linear Products** #### LED DECODER DRIVER NE587 AND 589 The NE587 and 589 are latchable decoder drivers for LED displays. Figure 1 provides a summary of their features. The programmable constant-current supplies (fixed or adjustable) are essentially independent of output voltage, power supply voltage, and temperature. The data (BCD) and $\overline{\text{LE}}$ (latch enable) inputs are low loading and thus are compatible with a data bus system. Figure 2 shows a block diagram of the NE587/589. Seven-segment decoding is implemented using a ROM. ### LED DRIVERS AND POWER DISSIPATION CONSIDERATION The following discussion refers to the NE587, but is also applicable for the 589. - Strobed latch - Inputs compatible with NMOS, CMOS, DMOS, TTL - Single 5V supply - Inputs are compatible with microprocessor bus - BCD inputs hexadecimal outputs - Programmable segment current Figure 1. NE587/589 LED Drivers LED displays are power hungry devices, and, inevitably, somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation, but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit. When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the NE587 output is a constant programmed current source, all the remaining supply voltage which is not dropped across the LED (and the digit driver, if used) will appear across the output of the NE587. Thus, the power dissipation in the NE587 will go up sharply if the display power supply voltage rises. Clearly then, it is good design practice to keep the display supply voltage as low as possible, consistent with proper operation of the output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, total system power remains the same. ### LED Decoder Drivers: Using the NE587 and NE589 Power dissipation within the NE587 may be calculated as follows. Referring to Figure 3, the two system power supplies are $V_{CC}$ and $V_{S}$ . In many cases, these will be the same voltage. Necessary parameters are: - V<sub>CC</sub> Supply voltage to driver - V<sub>S</sub> Supply voltage to display - I<sub>CC</sub> Quiescent supply current of driver - I<sub>SEG</sub> LED segment current - V<sub>F</sub> LED segment forward voltage at I<sub>SEG</sub> - KDC % Duty cycle V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected. However, approximate voltages at nominal rated currents are: These voltages are all for single diode displays. Some early red displays had 2 series LEDs per segment, hence the forward voltage drop was around 3.5V. Thus a maximum power dissipation calculation when all segments are on, is: $$P_D = V_{CC} \times I_{CC} + (V_S - V_F) \times 7$$ $$\times I_{SEG} \times K_{DC} mW$$ (1) Assuming $$V_S = V_{CC} = 5.25V$$ $V_F = 2.0V$ $K_{DC} = 100\%$ $I_{SEG} = 30mA$ $$P_{D \text{ MAX}} = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$$ = 945mW However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then $$P_{D AV} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$ = 525 mW Operating temperature range limitations can be deduced from the power dissipation graph in Figure 4. However, a major portion of this power dissipation ( $P_{\rm D~MAX}$ ) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactorily down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit. Suppose the worst-case $V_{CC}/V_S$ supply is 4.75 to 5.25V, and that the maximum $V_F$ for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from $V_{CC}$ to $V_S$ . The value of this resistor is calculated by using equation 2. $$R_{S} = \frac{V_{DROP}}{I_{SEG} \times \# \text{ of SEG}}$$ (2) 0 $$R_S = \frac{2.0}{7 \times I_{SEG}} \simeq 10\Omega \text{ (½W rating)}$$ assuming worst-case I<sub>SEG</sub> of 30mA, now: $P_{D \text{ MAX}} = V_{CC} \times I_{CC} + (V_S - V_V - R_X \times 7 \times I_{SEG}) \times 7 \times I_{SEG} \times K_{DC}$ = $$5.25 \times 50 + 1.25 \times 7 \times 30$$ mW = $525$ mW (3) and $$P_{D AV} = 5.0 \times 30 + 1.25 \times 5 \times 25$$ = 306mW If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to $$V_S - V_F - nV_D$$ , $V_D \simeq 0.8V$ Where n is the number of diodes used, and so power dissipation can be calculated in a similar manner. In a multiplexed display system, the voltage drop across the digit driver must also be considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable voltage, rather than the saturating PNP transistors shown in Figure 5. For example, a Darlington PNP or NPN emitter-follower may be preferable. Figure 6 shows the NE591 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V, which means that the power dissipation is evenly distributed between the two integrated circuits. Linear Products Application Note ### LED Decoder Drivers: Using the NE587 and NE589 ### **AN112** Where $V_S$ and $V_{CC}$ are two different supplies, the $V_S$ supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the $V_S$ supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact, a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated. A transformer voltage of about $3-4.5V_{RMS}$ works well in most LED display systems. Waveforms are shown in Figure 7. The duty cycle for this system depends upon $V_S$ , $V_F$ and the output characteristics of the display driver. With $V_S = 4.9V$ peak $V_F = 2.0V$ The duty cycle is approximately 60%. $V_S$ in this example was derived by the circuit shown in Figure 7. Remember that the forward voltage drop of the rectifying diode must be subtracted to arrive at the exact peak of the $V_S$ voltage. Figure 8 shows other typical application schemes for multiplexing LED displays. #### ADDRESSABLE PERIPHERAL DRIVERS SUPPORT MICROPROCESSOR-BASED SYSTEMS The Signetics NE590, NE5090 and NE591 addressable peripheral drivers (APDs) greatly facilitate interfacing a variety of support circuits to microprocessor-based systems. The APDs are designed to eliminate the need for many of the buffers, latches, TTL ICs, and discrete transistors currently needed to drive peripheral devices. Figure 9 shows that each driver includes a set of input latches, a 1-of-8 demultiplexer, and a set of high current drive outputs together with the assorted chip enable and clear logic. The low loading inputs of these drivers (typically $|_{\rm IL}=15\mu{\rm A}$ and $|_{\rm IH}=1\mu{\rm A})$ allow direct interfacing to the microprocessor bus. Eight addressable latches, which are addressed by a three bit binary code and (set/reset) by a single binary bit, allow storage of each output condition (ON/OFF), allowing the microprocessor to continue processing after the APD has been addressed. Driver selection is accomplished with a low active chip enable which may be derived from the I/O decoder common to all I/O devices. A low active master clear is also provided to reset all outputs simultaneously. This signal Linear Products Application Note ### LED Decoder Drivers: Using the NE587 and NE589 **AN112** may be generated from the I/O decoder or set high when not required. The high current outputs of the drivers (250mA sinking with the NE590, 150mA sinking with the NE5090 and 250mA sourcing with the NE5090 and 250mA sourcing with the NE5091) allow direct interfacing to relays, motors, lamps, LEDs, and other devices or systems requiring high current drive capabilities. Figure 10 demonstrates the use of APDs in a microprocessor-based system. When driving LED displays, a single 8-bit word contains all the data required for defining both digit location and segment selection. The APD uses four bits — three to address one of 8 outputs and one to set the output to an ON or OFF state. When using the NE590 or NE5090, ON refers to the output low state in which the output is capable of sinking a maximum of 250mA for the NE590, or 150mA for the NE5090. The clear (CL) pin may be tied high and would normally not be required in this application. The four remaining data bits are required by the NE587 which supplies segment data. These four BCD data bits are converted into seven-segment data used for driving the ### LED Decoder Drivers: Using the NE587 and NE589 anodes of the LEDs. Data is strobed into the latches by the LATCH ENABLE INPUT at the same time that information is being supplied to the NE590. Since the NE587 provides a constant-current sink, uniform brightness is obtained from each segment in the display. The NE587 is capable of supplying up to 50mA/segment. Segment currents are set by a single programming resistor. Figure 10 shows several devices connected to the NE591: a relay, a motor, and a D-C subsystem. Each device is selected in the same manner as the LED digits; that is, three bits are used to select the output and one bit is used to turn the output ON or OFF. An output may be cleared in one of two ways: - By direct selection and clearing of the individual latch, or - 2) By clearing all outputs through the use of the clear input. The latter method does not require addressing The examples shown in Figure 10 clearly demonstrate the advantages that can be derived from using the NE590 and NE591 APDs in microprocessor-based systems. These devices provide easy interfacing and minimize the number of interfacing components; they also provide the logic interface to the microprocessor and the switch function and high current drive required by the peripheral units. ### **NE/SA594** Vacuum Fluorescent Display **Driver** **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SA594 is a display driver interface for vacuum fluorescent displays. The device is comprised of 8 drivers and a bias network, and is capable of driving the digits and/or segments of most vacuum fluorescent displays. The inputs are designed to be compatible with TTL, DTL, NMOS, PMOS or CMOS output circuitry. There is an active pull-down circuit on each output so that display ghosting is minimized and no external components are required for most fluorescent display applications. #### **FEATURES** - Digit and/or segment drivers - Active output pull-down circuitry - High output breakdown voltage - Low supply voltage - Input compatible with all logic outputs #### **APPLICATIONS** - Digital clocks - Dashboard displays - Panel displays #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 18-Pin Plastic DIP | 0 to +70°C | NE594N | | 18-Pin Ceramic DIP | 0 to +70°C | NE594F | | 20-Pin Plastic SO | 0 to +70°C | NE594D | | 18-Pin Plastic DIP | -40°C to +85°C | SA594N | | 18-Pin Ceramic DIP | -40°C to +85°C | SA594F | #### **EQUIVALENT SCHEMATIC** #### **PIN CONFIGURATIONS** ### Vacuum Fluorescent Display Driver **NE/SA594** #### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise specified.) | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------------------------------------------------------------------|-----------------------|----------------| | V <sub>CC</sub> | Supply voltage | 45 | V | | V <sub>OUT</sub> | Output voltage | V <sub>CC</sub> | | | V <sub>IN</sub> | Input voltage | -0.3, +20 | V | | Гоит | Output current<br>Each output<br>All outputs | 50<br>200 | mA<br>mA | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1500<br>1690<br>1390 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range<br>NE594<br>SA594 | 0 to 70<br>-40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | +65 to +150 | °C | | TJ | Maximum junction temperature | -150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | F package at 12.0mW/°C N package at 13.5mW/°C D package at 11.1mW/°C <sup>1.</sup> Derate above 25°C, at the following rates: ### Vacuum Fluorescent Display Driver **NE/SA594** DC ELECTRICAL CHARACTERISTICS $V_{CC} = +4.75$ to +40V, $T_A = 0$ to $70^{\circ}C$ (NE), $T_A = -40$ to $+85^{\circ}C$ (SA), unless otherwise specified. | | | | | | LIMITS | | | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------|----------------------|-------------------------|----------------------------| | SYMBOL | PARAMETER | TEST CO | TEST CONDITIONS | | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage range | | | 4.75 | 35 | 40 | V | | Іссн<br>Іссь | Supply current (all outputs high) Supply current (all outputs low) | | , V <sub>IN</sub> = 3.5V<br>, V <sub>IN</sub> = 0.4V | | 3<br>0.4 | 6<br>1 | mA<br>mA | | V <sub>IN</sub><br>V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage range<br>Input voltage to ensure logic '1'<br>Input voltage to ensure logic '0' | 100 1311 1IIV 3111 | | 0<br>2.6 | | 15<br>0.8 | V<br>V | | I <sub>IH</sub><br>I <sub>IL</sub><br>I <sub>IN</sub> | Input current to ensure logic '1' Input current to ensure logic '0' Input current | V <sub>IN</sub> = | = 2.6V<br>= 5.0V<br>: 15.0V | 100 | 60<br>180<br>.68 | 10<br>130<br>330<br>1.3 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>mA | | | | V <sub>IN</sub> = 3.5V | T <sub>A</sub> = 25°C | V <sub>CC</sub> -1.5 | V <sub>CC</sub> -1.1 | | V | | V <sub>OH</sub> | Output high voltage | $I_{OUT} = -25 \text{mA}$ $V_{OUT}$ with re | Over temp. | V <sub>CC</sub> -2 | V <sub>CC</sub> -1.3 | | ٧ | | V <sub>OH</sub> | Output high, no load voltage | $I_{OUT} = 0$ , | = 3.5V,<br>T <sub>A</sub> = 25°C,<br>espect to V <sub>CC</sub> | V <sub>CC</sub> -1 | V <sub>CC</sub> -0.8 | | v | | V <sub>OFF</sub> | Output 'OFF' voltage level | 1 111 | V <sub>IN</sub> = 0.8V,<br>I <sub>OUT</sub> = 0 | | 10 | 200 | mV | | l <sub>OH</sub> | Available output current | V <sub>CC</sub> = 35V, V <sub>IN</sub> = 3.5V,<br>V <sub>OUT</sub> = 30V, T <sub>A</sub> = 25°C | | -35 | | | mA | | l <sub>OUT</sub> | Output pulldown current | 00 ( | $V_{OUT} = 30V$ , $I_A = 25$ C $V_{CC} = V_{OUT} = 35V$ , Inputs open | | 200 | 400 | μΑ | | I <sub>CEX</sub> | Output leakage current | | , V <sub>IN</sub> = 0.4V<br>, V <sub>OUT</sub> = 0V | | -1<br>-1 | | μΑ | #### AC ELECTRICAL CHARACTERISTICS $V_{CC} = 35V$ , $T_A = 25$ °C. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |----------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|--------|------------|--------|----------| | STMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | t <sub>PLH</sub> | Propagation delay — low-to-high output transition | 50% V <sub>IN</sub> to 50% V <sub>OUT</sub> | | 1 | 5 | μs | | t <sub>PHL</sub> | Propagation delay — high-to-low output transition | 50% V <sub>IN</sub> to 50% V <sub>OUT</sub> | | 3 | 10 | μs | | t <sub>R</sub><br>t <sub>F</sub> | Output rise time<br>Output fall time | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub><br>90% V <sub>OUT</sub> to 10% V <sub>OUT</sub> | | 0.5<br>1.5 | 3<br>5 | μs<br>μs | ### Vacuum Fluorescent Display Driver ### **NE/SA594** #### SWITCHING TIMES OF DRIVERS #### TYPICAL PERFORMANCE CHARACTERISTICS # Section 8 Power Conversion and Control ### **INDEX** #### **SECTION 8 – POWER CONVERSION AND CONTROL** | Index | | 8-1 | |-------------------------|-----------------------------------------------|-------| | Motor Control and Senso | r Circuits | | | Symbols and Definition | ns for Voltage Regulators | 8-3 | | NE5044 | Programmable Seven-Channel RC Encoder | 8-5 | | AN131 | Applications using the NE5044 Encoder | 8-13 | | AN1311 | Low Cost A/D Conversion using the NE5044 | 8-15 | | NE5045 | Seven-Channel RC Decoder | 8-17 | | AN132 | Applications using the NE5045 Decoder | 8-23 | | AN 1341 | Control System for Home Computer and Robotics | 8-25 | | NE544 | Servo Amplifier | 8-37 | | AN 133 | Applications using the NE544 Servo Amplifier | 8-43 | | NE/SA/SE5570 | Brushless DC Motor Controller | 8-49 | | Switched-Mode Power Su | pply Circuits | | | AN120 | An Overview of Switched-Mode Supplies | 8-53 | | NE/SE5560 | Switched-Mode Power Supply Controller | 8-59 | | AN121 | Forward Converter Application using NE5560 | 8-75 | | AN 122 | NE5560 Push-Pull Regulator Application | 8-77 | | NE/SE5561 | Switched-Mode Power Supply Controller | 8-81 | | AN123 | NE5561 Applications | 8-87 | | AN124 | External Synchronization for NE5561 | 8-93 | | NE/SE5562 | SMPS Controller, Single Output | 8-95 | | NE5568 | Switched-Mode Power Supply Controller | 8-127 | | SG 1524C/2524C | | | | 3524C | SMPS Controller | 8-129 | | SG3524 | SMPS Controller | 8-137 | | AN126 | Applications using the SG3524 | 8-143 | | SG3526 | SMPS Controller | | | μA723/C/SA723C | Precision Voltage Regulator | | # Symbols and Definitions for Voltage Regulators #### **Linear Products** #### **Absolute Maximum Rating** Operating safe zones exceeding these limits could cause permanent damage to the device and are not meant to imply that devices can operate at these limits. #### **Current Limiting** The ability of the amplified segment to limit the output current of the device when safe operating limits are exceeded. Measured in amperes (pre-determined). #### Duty Cycle ( $\delta$ ) The time the output is turned on. Usually expressed as a percent of the period. #### **Efficiency** Regarding a regulator, the ratio of the total power input to the usable power output. Expressed as a percentage. (For example, if a regulator has a 50W input and a 40W output, its efficiency is 80%). #### FMI/RE Electromagnetic Interference/Radio Frequency Interference regarding regulators, magnetic field disturbance and radio frequency interference signals generated especially by SMPS devices. Measurement is generally unspecified. #### Line Regulation Sometimes referred to as "static regulation". This term refers to the changes in the output as the input is varied slowly from its rated minimum value to its rated maximum value (from 105 VAC<sub>RMS</sub>). Measured in mV/V. #### Load Regulation Sometimes referred to as "dynamic regulation". This term refers to the changes in the output when load conditions are suddenly changed (from no load to full load). Measured in mV/V. #### Package Type Designation See full package designations in Appendix #### **Power Dissipation** The power that the device can safely handle at 25°C. The dissipation must be derated as indicated for the individual package type. #### **Power Dissipation** The ability of the regulator to tolerate excessively high levels of input power while maintaining its operation within the safe operating area of its active devices. Measured in watts. ### Safe Operating Area Restriction (SOAR) Limits the output current of the amplifier to maintain safe (no thermal runaway) operating conditions. (Accomplished through internal sensor amplifiers.) #### TA Ambient temperature range. Range of the surrounding environment of the operating device. #### Tj Junction temperature. The maximum temperature of the device. 150°C is standard for silicon devices. #### TSOLD Soldering temperature. The temperature which can be applied to the lead frame of the device for short periods of time (normally specified for a duration of 10sec). #### TSTG Storage temperature range. Temperature range that the device can be stored in a non-operating condition. #### Thermal Regulation Referred to as changes due to ambient variations of thermal drift. Also referred to as temperature coefficient, measured in ppm/°C or mV/°C. #### Thermal Shutdown The ability of the regulator to shut itself down when the maximum die temperature is exceeded. Measured in degrees Celsius. #### **Transient Response** The ability of the regulator to respond to rapid changes in line variations, load variations, or intermittent transient input conditions. (Transient Response is often referred to as "recovery time"). Measured in milliseconds. #### **Truth Tables** 0 = logic level LOW 1 = logic level HIGH X = don't care condition; has no effect under circuit conditions listed. #### V<sub>CC</sub> (-V<sub>CC</sub>) Supply Voltage. The range of power supply voltage over which the device will operate safely. #### **Voltage Limiting** The ability of the regulator to "shut down" in the event that the internal reference sources fail to function properly. Measured in volts. · of a decimal control ### **NE5044** ## Programmable Seven-Channel RC Encoder **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5044 is a programmable parallel input, serial output pulse width encoder. A multiplexed dual linear ramp technique is used to allow up to 7 inputs to be converted to a serial pulse width modulated signal with excellent linearity and minimal crosstalk. Fixed or variable frame rates can be used, externally controlled, for ease of demodulation. An onboard 5V regulator eliminates power supply sensitivities and provides up to 20mA current capability for driving external loads. #### **FEATURES** - 3 to 7 channels, externally selectable - Constant-current dual linear ramp for linearity better than 0.3% - Internal voltage regulator for low drift - Wide supply range 4.5 12V - Fixed or variable frame rate set by external RC ### • External control for channel gain or range - Versatile applications: exponential rates, mixing, dual rate, reversing, etc. - Compatible with all transmission mediums #### **APPLICATIONS** - Radio-controlled aircraft, cars, boats, trains - Industrial controllers - Remote-controlled entertainment systems - Security systems - Instrumentation recorders/ controls - Remote analog/digital data transmission - Automotive sensor systems - Robotics - Telemetry #### PIN CONFIGURATION #### **BLOCK DIAGRAM** ### Programmable Seven-Channel RC Encoder NE5044 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------------------|-------------------|------------| | 16-Pin Plastic SO Package | 0 to +70°C | NE5044D | | 16-Pin Plastic DIP | 0 to +70°C | NE5044N | #### ABSOLUTE MAXIMUM RATINGS1 | SYMBOL | PARAMETER | RATING | UNIT | |------------------|---------------------------------------|--------------------|------| | V <sub>CC</sub> | Supply voltage | 13 | V | | lout | Regulator output current | -25 | mA | | | Serial output peak current | 30 | mA | | | Constant-current generator | -1 | mA | | | Parallel inputs, range input | 0-V <sub>REG</sub> | V | | | One-shot input, frame generator input | 0-V <sub>REG</sub> | ٧ | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | NOTE: ### DC ELECTRICAL CHARACTERISTICS Test Conditions T<sub>A</sub> = 25°C, V<sub>CC</sub> = 10V using Test Circuit, unless otherwise specified. | OVMBOL | PARAMETER TEST CONDITIONS | LIMITS | | | | | |------------------|----------------------------|---------------------------------------------------|-----|-------|-------|-----| | SYMBOL PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Power sup | oply requirements | | | | | | | V <sub>CC</sub> | Power supply voltage range | | 4.5 | | 12 | ٧ | | Icc | Power supply current | Excluding control pots and serial output currents | | 11 | 15 | mA | | Voltage re | gulator | | | | | | | V <sub>REG</sub> | Output voltage | | 4.5 | 5.0 | 5.5 | ٧ | | Гоит | Output current | V <sub>R</sub> ≥ 4.5V | | | -20 | mA | | | Line regulation | 7 ≤ V <sub>CC</sub> ≤ 12 | | 0.005 | 0.02 | V/V | | Multiplexe | r | | | | | | | I <sub>IN</sub> | Input current | V <sub>n</sub> = 2.5V | | ± 30 | ± 200 | nA | | V <sub>IN</sub> | Input voltage range | V <sub>n</sub> – V <sub>Range</sub> ≥ 0.75V | 1.5 | | 5 | V | | | Crosstalk | | | ± 1 | ± 5 | μs | <sup>1.</sup> $T_A = 25$ °C unless otherwise specified. ### Programmable Seven-Channel RC Encoder NE5044 ### AC ELECTRICAL CHARACTERISTICS Test conditions T<sub>A</sub> = 25°C, V<sub>CC</sub> = 10V using Test Circuit, unless otherwise specified. | ovupo. | DADAMETED | | LIMITS | | | | | |-----------------|--------------------------|--------------------------------------------------------------------------------------|--------------|------|------|-------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min Typ Ma | | Max | UNIT | | | Output pu | lse | • | - | | | | | | t <sub>n</sub> | Position | $R_{I} \cdot C_{MUX} = 1.25 ms$<br>$V_{n} = 0.5 V_{REG}$ ; $V_{RANGE} = 0.2 V_{REG}$ | 1350 | 1500 | 1650 | μs | | | | Position linearity error | | | 5 | | μs | | | | Position tempco | 0°C ≤ T <sub>A</sub> ≤ 70°C | | 0.15 | | μs/°C | | | | Position PSR | 6V ≤ V <sub>CC</sub> ≤ 12V | | 0.5 | 1 | μs/V | | | to | Width | $R_O C_O = 300 \mu s$ | 240 | 285 | 330 | μs | | | | Saturation voltage | I <sub>O</sub> = 25mA | | 0.6 | 1 | V | | | I <sub>11</sub> | Leakage current | | | 0.05 | 50 | μА | | | Ri | Range input voltage | $R_{I} = 50k\Omega$<br>$R_{I} = 25k\Omega$ | 0.75<br>1.00 | | | V | | | | Frame time (fixed) | $R_FC_F = 30ms$ | 17 | 20 | 23 | ms | | | | Inhibit threshold | | | | 0.4 | V | | #### TYPICAL PERFORMANCE CHARACTERISTICS ### Programmable Seven-Channel RC Encoder **NE5044** #### **TEST CIRCUIT** #### **CIRCUIT OPERATION** The NE5044 is a programmable parallel input, serial output encoder containing all the active circuitry necessary to generate a precise pulse width modulated signal with 3 to 7 channels. The number of channels is externally programmable by grounding unused control inputs. A multiplexed dual linear ramp technique is used to provide excellent linearity, minimal crosstalk and low temperature drift. An on-board 5V regulator eliminates power supply sensitivities and has up to 20mA current capability for driving external loads. The encoder can be used in the fixed-frame mode or, with the addition of one external NPN transistor, as a variable-frame encoder. The multiplexer functions as a strobed voltage-follower so that each input, when active, appears as a high-impedance input ( $>1\,{\rm M}\Omega_2$ ) and transfers the input voltage to the output. Only one of the seven inputs is active at any time and when a given input is inactive, it appears as an open circuit. The high-impedance multiplexer inputs eliminate loading on control inputs and simplify mixing circuits where several controls may be mixed onto one input. Channel 4, 5, 6 and 7 inputs may also be used to select the desired number of output pulses by grounding one or more of these pins. That is, by grounding Pin 4 (Channel 4 input) only the first three inputs of the encoder will be used and a 3-channel encoder results. Grounding Pin 5 results in a 4-channel encoder, and so on. Thus, any number of channels between 3 and 7 may be selected. Internal voltage clamping prevents encoder malfunction if any input is shorted to supply, ground or open-circuited. The remaining channels will continue to be encoded except as noted above. This feature eliminates catastrophic failures due to control pot open- or short-circuits. ### Programmable Seven-Channel RC Encoder ### NE5044 The constant-current generator is a bidirectional current source whose current is set by an external resistor $R_{\rm l}$ , where: $$I_C = \pm \frac{V_R}{2R_I}$$ The current generator alternately charges and discharges the capacitor $C_{\text{MUX}}$ . An internal feedback loop maintains a constant current and very high output impedance. This yields a typical linearity error of voltage input to pulse width output for the encoder of less than 0.1%. An external capacitor, $C_{l_1}$ is required to insure stability of the feedback loop. Two high gain comparators, C1 and C2, compare the voltage across $C_{\mbox{\scriptsize MUX}}$ with the multiplexer output voltage and the range input voltage. The input bias currents and offset voltages of these comparators are sufficiently low so as to not influence the overall accuracy of the encoder. The comparators feed the counter control logic which in turn controls the counter and current generator. The operation of this loop is as follows: When IC is positive (sourced from the current generator into C<sub>MUX</sub>) the capacitor linearly charges up until it reaches a voltage equal to the multiplexer output voltage; assume this to be the voltage at Pin 1, V1. At this time the output of C1 goes high, which reverses the direction of Ic (sinking into current generator from C<sub>MUX</sub>). C<sub>MUX</sub> now linearly discharges until it reaches the voltage set on Pin 12, VRANGE. At this time the output of C2 goes high, which again reverses the polarity of IC, clocks the counter, and triggers the output one-shot. C<sub>MUX</sub> again charges up but now C1 goes high when C<sub>MUX</sub> reaches V2, the voltage on Pin 2. The resulting voltage waveform on C<sub>MUX</sub> is a triangle wave whose positive peaks correspond to the voltages on Pins 1 through 7 for the first through seventh peaks and whose negative peaks are constant and equal to V<sub>RANGE</sub>. This waveform is shown in the first portion of Figure 1. Independent control of I<sub>C</sub> and V<sub>RANGE</sub> allows the encoder to be tailored to virtually any combination of input voltage changes and output pulse width changes. The functional relationships between these variables will be defined in the next section. The frame generator controls the encoder frame time. It can operate as an astable or monostable multivibrator whose period is $0.66 \times R_F C_F$ . The encoder will generate a synchronizing pulse at the end of each frame. When $C_{MUX}$ reaches the seventh positive peak it reverses and discharges to $V_{RANGE}$ . The counter is clocked to the state where $Q_O$ is high when $VC_{MUX} = V_{RANGE}$ . $C_{MUX}$ again charges up, but now the output of C1 is ginored, due to $Q_O$ being high, and charges up to $V_{CLAMP}$ and remains there. The encod- er will remain in this state until a pulse from the frame generator is received. If $R_{\rm F}$ and $C_{\rm F}$ are connected as shown in the Block Diagram, then the frame generator operates in the astable mode, producing a narrow pulse output. This pulse allows $C_{\rm MUX}$ to start discharging again. When $C_{\rm MUX}$ reaches $V_{\rm RANGE}$ , the counter is clocked to the state where $Q_1$ is high (channel 1) and the entire process starts over. The frame period in this mode is $0.66 \times R_{\rm F} C_{\rm F}$ and is referred to as the fixed-frame mode. The variable-frame mode will be discussed in the application section. The output one-shot generates a positive pulse whose width is equal to R<sub>O</sub>C<sub>O</sub>. The output is an open-collector, NPN transistor capable of sinking 25mA. This configuration allows the encoder to drive a wide variety of RF stages as well as providing current pulses in 2-wire communications applications. #### **ENCODER DESIGN EQUATIONS** The triangular waveform on $C_{MUX}$ has a fixed slope (constant current) and variable positive peak voltages. The time between the negative peaks of $C_{MUX}$ , which is equal to the output period for that channel, is given by: $$t_{n} = \frac{2 (V_{n} - V_{RANGE}) C_{MUX}}{I_{C}}$$ I<sub>C</sub> is given by: $$I_C = \frac{V_R}{2R_i}$$ where V<sub>R</sub> = Reference Voltage. Additionally, $V_n$ , the voltage on Pin n, which is the control voltage for Channel n, is typically the wiper voltage on a pot connected between $V_R$ and ground. Thus $V_n = X_n V_R$ . $V_{RANGE}$ is also derived from $V_R$ so that $V_{RANGE} = Y \ V_R$ . The resulting channel time period is: $$t_n = \frac{2 (X_n - Y) V_R \cdot C_{MUX}}{(V_R / 2R_I)}$$ $$t_n = 4R_1 C_{MUX}(X_n - Y)$$ Thus, each channel pulse width, t<sub>n</sub>, is independent of supply voltage and depends only on external passive components. The conversion rate, CR, for each channel is the change in output period, $\Delta t_n$ , divided by the change in input voltage for that channel, $\Delta V_n$ . $$CR = \frac{\Delta t_n}{\Delta V_n} = \frac{\Delta t_n}{\Delta X_n} = 4 R_i C_{MUX}$$ In most applications, the input variable $X_n$ will have some neutral or center value about which it will vary, thus $$X_n = X_o + x_n$$ and $$CR = \frac{\Delta t_n}{\Delta X_n} = 4R_I C_{MUX}$$ Where $X_O$ is the neutral value for X and is assumed to be the same for all n. Now $$t_n = 4R_1C_{MUX}(X_0 - Y + X_n)$$ If we let $t_{NEUTRAL} = 4R_1C_{MUX} (X_O - Y)$ be the neutral value for $t_n$ , then $$t_n = t_{NEUTRAL} + 4R_I C_{MUX} (X_n)$$ Consider the following example to see how these design equations are used. Assume: $$t_{NEUTRAL} = 1.5 ms$$ $$t_n = t_{NEUTRAL}$$ $\Delta x_n=\pm\,0.1$ — Control pot resistance varies $\pm\,10\%$ (of total resistance) around neutral. This should include mechanical trim if used. $$\Delta t_n = \pm 0.5 ms$$ For this example, the conversion rate is $$CR = \frac{\Delta t_n}{\Delta X_n} = \frac{0.5ms}{0.1} = 5ms,$$ so $$4R_1C_{MUX} = 5ms.$$ If we let $C_{MUX} = 0.047 \mu F$ then $$R_{\parallel} = \frac{5ms}{4 \times 0.047 \mu F} = 26.5 k\Omega = 27 k\Omega$$ and $$t_{NEUTRAL} = 1.5ms = 4R_iC_{MUX}(X_o - Y)$$ $$Y = 0.5 - \frac{1.5ms}{5ms} = 0.2.$$ The output pulse width is given by $$t_O = R_O C_O$$ so if $t_O = 330 \mu s$ and $C_O = 0.01 \mu F$ then $$R_{\rm O} = \frac{330 \,\mu \rm s}{0.01 \,\mu \rm F} = 33 \rm k \Omega$$ ### Programmable Seven-Channel RC Encoder **NE5044** The frame time constant, $t_F$ , is given by $t_F = 0.66 \text{ R}_F C_F$ . If $t_F = 20$ ms and $C_F = 0.47 \mu F$ $$R_F = \frac{20ms}{0.66 \times 0.47 \mu F} = 62k$$ Figure 2 shows the external connections for this example. It should be noted that the temperature stability of all the encoded times depend on the temperature coefficients of the respective external $R_{\rm C}$ time constants. No internal temperature perature compensation is used on the chip. The typical temperature sensitivity of $t_n$ using wirewound resistors and polycarbonate capacitors is less than $100 \mathrm{ppm/^\circ C}$ in the $-20^\circ \mathrm{C}$ to $+70^\circ \mathrm{C}$ temperature range. For the above example, this corresponds to a change in $t_n$ of $\pm 7.5 \mu \mathrm{s}$ for a change in temperature of $\pm 50^\circ \mathrm{C}$ . # AN131 Applications Using the NE5044 Encoder **Application Note** #### **Linear Products** The encoder inputs have been designed to accept a wide variety of signal sources. This can range from simple systems using as an input the wiper of a control pot which is connected between VR and ground, to complex systems incorporating mixing, exponential processing and/or control polarity reversing. In all cases, it must be remembered that the control inputs to the encoder look like voltage-followers, that is, they draw only very small currents (>200nA). The voltage range for these inputs is +1.5V to +5V; however, internal clamps limit the linear control to approximately +1.5V to +3.5V. These clamps prevent interaction between channels if one input is open-circuited or shorted to supply or ground. An example was worked out previously which utilized mechanical fine trim of the inputs (where the control pot body is rotated a small amount). In some applications, it is desirable to implement this fine trim electrically with the use of an additional pot. Many methods exist to achieve this and two are shown below. In Figure 1 the series resistors $R_T$ and $R_C$ are much larger than the control pots so as to minimize non-linearity errors, and the ratio of $R_T$ to $R_C$ controls the relative sensitivity of the control and trim pots. This scheme allows the control pot to be centered at neutral so polarity reversing can be achieved by reversing $V_R$ and ground on the pots. The second approach, shown in Figure 2, is a simpler method for achieving electrical trim. $$T_n = 4R_1C_{MUX} \left( \frac{R_T + X_nR_C}{R_T + R_C} - Y \right)$$ $$CR = 4R_1C_{MUX} \left( \frac{1}{1 + R_T/R_C} \right)$$ Interfacing the 5044 encoder to the modulator of an RF transistor can be done in several ways, depending on the desired output power, frequency stability and oscillator leakage. The simplest method is to use the 5044 output to directly modulate the bias current of a crystal-controlled oscillator. Figure 3 shows an example of such a connection. Linear Products Application Note ### Applications Using the NE5044 Encoder **AN131** In a high performance system, separate oscillator, modulator and RF output stages may be required. An example of such a circuit is shown in Figure 4. In some systems, it may be required to provide additional filtering between the encoder output (Pin 11) and the RF modulator to comply with FCC regulations. In the previous section, a design example was given for a fixed-frame encoder (T<sub>F</sub> constant). In some applications, it may be desirable to make the frame time variable, allowing the synchronization pulse, which follows the last channel, to remain constant. The variable-frame mode simplifies the synchronization pulse detector in the receiver since the pulse does not vary with the control inputs. However, the variable frame time may complicate the design of the pulse stretchers in the servos. The 5044 can be operated as a variable-frame encoder by discharging the capacitor $C_F$ each time the output goes high. After the last output pulse, $C_F$ is allowed to charge fully and the frame generator resets the encoder to channel 1. In this mode, the frame generator operates as a monostable multivibrator. Figure 5 shows the external connection. The sync pulse width (time between the falling edge of the last output pulse and the rising edge of the first pulse) is given by $$t_S = 0.85 R_F C_F + R_I C_{MUX}$$ So if a sync of 6ms is desired and $C_F = 0.1 \mu F$ , then $$R_{F} = \frac{0.85 \times 6 \text{ms} - 0.047 \mu\text{F} \times 27 \text{k}\Omega}{0.1 \mu\text{F}} \cong 39 \text{k}\Omega.$$ Some applications may require an RF bypass on each of the multiplexer inputs, depending on PC board layout and the wiring between the control pots and the board. If such is the case, a $0.001\mu$ F capacitor is sufficient. Pin 12 may also require a bypass capacitor of $0.1\mu$ F. Figure 5. 5044 Variable-Frame Encoder ### AN1311 Low Cost A/D Conversion Using the NE5044 Application Note #### **Linear Products** Figure 1 shows an application for a multiplex A/D conversion using the pulse position encoder NE5044. In addition to its low cost per channel, the NE5044 has the following advantages: - By grounding unused channel inputs between 3 and 7, high impedance analog inputs are available. - Because of the serial output, only one microprocessor input is required. - The 25mA output permits direct connection of optical couplers for optical isolation. - The encoder in the 16-pin dual in-line package operates between 5 and 16V, but only uses 13mA. - The non-linearity of the dual ramp conversion is between 0.1 and 0.3%. - A voltage regulator with 20mA capability is on-chip. - The seven analog inputs operate between approximately 1.5 and 3V with input current of 200nA. - Open or short conditions, or connection to 5V are detected. - The pulse which is to be measured is connected to the input T1 of the SCN8048. The instruction associated with this input, JUMP on NOT T1(JNT 1) and JUMP on T1 are used to start the 8-bit timer by using instruction start T. The instruction MOVE A, T transfers the result. Figure 1. The 7-Channel RC Encoder NE5044 has Various Advantages. The Serial Output of 7 Analog Values is Achieved by Pulse Position Modulation Within a Frame of Typically 20ms. The Pulse Widths Permit Processing Even With Slow Microcontrollers ### Low Cost A/D Conversion Using the NE5044 AN1311 Originally published as "A/D — Umsetzer für Mikrocontroller," Klaus Petersen, <u>Elektronik,</u> April 19, 1985, Munich, Germany. ### NE5045 Seven-Channel RC Decoder **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5045 is a serial input, parallel output, decoder intended for applications in pulse width or pulse position modulation systems. The serial input pulse, either positive or negative, is shaped and amplified before being fed to the counter/decoder. An integrating type sync. separator detects pulses greater than $t_W = R_S C_S$ . The amplified input pulse triggers an internal one-shot (minimum pulse) which in turn clocks the counter-decoder, thereby enhancing system noise rejection. A missing pulse detector resets the decoder during the sync. pause. An internal voltage regulator supplies power for the radio receiver, providing excellent isolation from the power supply as well as the decoder logic. #### **FEATURES** - Decodes up to 7 channels - High gain input amplifier - Externally set sync. pause and minimum pulse - Wide supply voltage range, 3.6V – 8V - Positive or negative pulse inputs - Noise and flutter rejection - Outputs reset to zero without inputs - Compatible with all transmission mediums #### **APPLICATIONS** - Radio-controlled aircraft, cars, boats, trains - Industrial controllers - Remote-controlled entertainment systems - Security systems - Instrumentation recorders/ controls - Remote analog/digital data transmission - Automotive sensor systems - Robotics - Telemetry #### PIN CONFIGURATION #### **BLOCK DIAGRAM** Linear Products Product Specification ### Seven-Channel RC Decoder NE5045 #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic SO | 0 to +70°C | NE5045D | | 16-Pin Plastic DIP | 0 to +70°C | NE5045N | #### ABSOLUTE MAXIMUM RATINGS1 | SYMBOL | PARAMETER | RATING | UNIT | |------------------|--------------------------|---------------------|------| | V <sub>CC</sub> | Supply voltage | 10 | ٧ | | Гоит | Regulator output current | -25 | mA | | | Decoded output current | ± 5 | mA | | | Pause input voltage | 0 to V <sub>R</sub> | ٧ | | V <sub>IN</sub> | Input amplifier voltage | 0 to V <sub>R</sub> | V | | T <sub>A</sub> | Operating temperature | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | #### NOTE ### DC ELECTRICAL CHARACTERISTICS Standard conditions: T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0V, unless otherwise specified, using Test Circuit. | SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |-------------------|----------------------------|----------------------------------------------|--------|-----------------------------------------|------|------| | | | | Min | Тур | Max | UNIT | | Power sup | pply requirements | | | | | | | V <sub>CC</sub> | Power supply voltage range | Test circuit | 3.6 | | 8.0 | ٧ | | Icc | Power supply current | Excluding input bias current | | 9.0 | 14.0 | mA | | Voltage re | gulator | | | *************************************** | • | | | VR | Output voltage | | 3.7 | 4.1 | 4.5 | ٧ | | I <sub>R</sub> | Output current | V <sub>R</sub> ≥ 3.7V | | | -15 | mA | | | Line regulation | V <sub>CC</sub> = 6V to 8V | | 0.01 | 0.05 | V/V | | | Voltage drop | V <sub>CC</sub> = 4V, I <sub>R</sub> = -10mA | | | 1.3 | V | | Input amp | lifier | | | | | | | I <sub>BIAS</sub> | Input bias current | | | 10 | 100 | nA | | V <sub>IN</sub> | Input voltage range | | 2.0 | | 4.0 | ٧ | | | Open-loop gain | | | 60 | | dB | | | Feedback current | | 100 | 200 | 400 | μΑ | | | Detection threshold | Test circuit, ΔV12 & 13 | | 8 | 20 | mV | | ts | Sync. pause time | R <sub>S</sub> C <sub>S</sub> = 6.0ms | 5.1 | 6.0 | 6.9 | ms | | t <sub>M</sub> | Minimum pulse time | R <sub>M</sub> C <sub>M</sub> = 500μs | 405 | 475 | 545 | μs | | Outputs - | – all channels | | | | | | | V <sub>OL</sub> | Output voltage LOW | I <sub>SINK</sub> = 1mA | | 0.25 | 0.5 | V | | V <sub>OH</sub> | Output voltage HIGH | I <sub>SOURCE</sub> = 2mA | 2.7 | | | V | <sup>1.</sup> T<sub>A</sub> = 25°C unles otherwise specified. ### Seven-Channel RC Decoder ### NE5045 #### TYPICAL PERFORMANCE CHARACTERISTICS ### Seven-Channel RC Decoder NE5045 #### **TEST CIRCUIT** #### CIRCUIT OPERATION The NE5045 is a serial input, parallel output decoder containing all the active circuitry necessary to separate up to 7 channels of information in a pulse width modulated system. An internal voltage regulator provides excellent power supply rejection for the decoder as well as a regulated output for a radio receiver, if used. The high gain input amplifier, A1 (A<sub>V</sub> > 60dB), allows either positive or negative pulses to be used and has input bias currents less than 10nA. Signals as low as 10mV<sub>P,P</sub> can easily be demodulated. The feedback current generator can be used to provide positive feedback, thereby creating hysteresis in the input switching levels. Hysteresis prevents false triggering due to noise or IF amplifier distortion. If positive input pulses are used, the signal would be connected to the non-inverting input, Pin 13. In this case, the input threshold would be set by the voltage difference between Pin 12 and Pin 13, established externally with a resistive divider network. Design of the divider will be covered later. Negative input signals would be coupled to Pin 12, the inverting input. The amplified signal from A1 is gated by G1 and in turn sets the flip-flop. Assume, for the time, that G2 is low. The combination of the flip-flop and One-Shot 1 produces a minimum pulse to clock the counter-decoder for each positive edge at Pin 13 which exceeds the voltage on Pin 12. The width of this pulse is: t<sub>M</sub> = R<sub>M</sub>C<sub>M</sub>. With this arrangement, the system will not respond to any pulse after the first edge and before the end of t<sub>M</sub>. In effect the input is turned off for a period equal to t<sub>M</sub> following the leading edge of each input pulse. The noise immunity of the decoder is thus enhanced by the ratio of t<sub>M</sub> to the period between input pulses. Obviously t<sub>M</sub> must be less than the shortest period between input pulses. The counter is clocked and One-Shot 2 is reset (capacitor $C_S$ is discharged) each time the flip-flop is set. When the flip-flop is reset, $C_S$ begins to charge up through $R_S$ . The time constant $t_S=0.85\ R_SC_S$ is normally much larger than the time between input pulses so that the output of One-Shot 2 remains low until the last pulse of a given frame is received. Figure 1 shows the timing diagram for the decoder. After the last pulse in a frame (system synchronized) $\overline{Q}_O$ will go low and $G_S$ will go high. The input is now disabled by $G_S$ until One-Shot 2 times out, at which time $G_S$ will go low. This connection serves two purposes: (1) establishes synchronization in no more than one frame and (2) prevents the counter-decoder from over-flowing due to extra noise pulses in a given frame. Thus, any noise pulses in a frame will only affect those channels after that pulse and only in that frame. If fewer than 7 channels of input are used then $\overline{\mathbb{Q}}_O$ is high after the last pulse and the counter-decoder is reset when One-Shot 2 goes high. Each channel has a totem-pole output stage capable of sourcing 2mA and sinking 1mA. The voltage regulator operates in two modes, depending on the power supply voltage. If V<sub>CC</sub> is greater than 5V, the voltage regulator acts as a series pass regulator with a nominal output voltage of 4.1V. When V<sub>CC</sub> is less than 5V, the regulator acts as a dynamic decoupler where the bypass capacitor on Pin 14 filters out line transients. The internal pass transistor acts like an emitter-follower whose base is decoupled by the bypass capacitor. The value of capacitance will depend upon the degree of smoothing required and the amplitude of the line transients. If the regulator provides power for the radio receiver, this capacitor may have to be as large as 33 µF. However, if this is not done, $1\mu F$ should be sufficient. #### **DECODER DESIGN EQUATIONS** The design of the decoder's external circuitry is quite simple. The minimum pulse One-Shot (#1) and the synchronization One-Shot (#2) each have time periods given by: $$t_{M} = R_{M}C_{M}$$ and $$t_{S} = 0.85 R_{S}C_{S}$$ respectively. The constraints on these time periods are $t_M <$ the minimum input pulse width or time between leading edges of the input and $t_S >$ maximum input pulse width but $t_S <$ the sync pause (time between last pulse in frame and first pulse of the following frame). The design of the input amplifier biasing network depends upon a number of factors, including: - 1. Pulse polarity - 2. Pulse amplitude - 3. Variations in amplitude and noise - 4. Detection threshold and hysteresis levels For a very simple case, assume the input is a positive pulse train and the threshold of detection is desired to be 400mV without hysteresis. Figure 2 shows the input amplifier along with the associated biasing circuits. The resistors $\rm R_1$ and $\rm R_2$ set the voltage on Pin 12, which should be between 2V to 5V. $$V_{12} = V_R \frac{1}{1 + R_1 / R_2}$$ The threshold is set by the voltage drop across $R_3$ , that is, the decoder will not be triggered until the voltage on Pin 13 exceeds the voltage on Pin 12. $$V_{THRESHOLD} = V_{12} - V_{13}$$ $$V_{THRESHOLD} = V_{12} \quad \left( \frac{1}{1 + R_4/R_3} \right)$$ If we assume $V_R = 4.1V$ and let $V_{12} = 3V$ then $$R_1 = 1.1k$$ $$R_2 = 3.0k$$ The threshold is then set to 400mV by setting $$R_4/R_3 = 6.5$$ $\rm R_4$ should be sufficiently large so as to not load the input signal. If we let $\rm R_3=51k$ then $\rm R_4=330k$ . Figure 3 shows the external connections for a complete decoder. Note that this circuit does not have provisions for noise filtering or rejection of amplitude variations. ### Seven-Channel RC Decoder NE5045 # **AN132** # Applications Using the NE5045 Decoder Application Note ### **Linear Products** ### **DECODER APPLICATIONS** In most applications, the decoder input will be derived from the decoder of a radio receiver and will have the following characteristics: - 1. Contain thermal noise at low levels - Will vary in level depending on RF signal strength and may contain flutter The thermal noise can be filtered with a simple RC circuit. This filter should have a cut-off frequency of about 3kHz which is approximately the bandwidth of the receiver IF amplifier. A lower cut-off frequency would limit the information rate and resolution of the system. Figure 1 shows the external connections for the decoder input amplifier in which the abovementioned conditions are handled. Diodes D<sub>1</sub> and D<sub>2</sub> charge the 1 µF coupling capacitor to the peak input voltage minus the fixed voltage at Pin 12 and the diode drops. D<sub>2</sub> also clamps the input signal reaching A1. The 0.2 µF capacitor forms a filter which allows the amplitude of the input to vary over a wide range and at high rates (as a result of RF flutter in the receiver) without false-triggering the decoder. When flutter occurs, the baseline of the positive input pulses varies as shown in Figure 2. The 0.2 µF charges up to the average baseline voltage but the 10k resistor does not allow it to be charged by the information pulses. Thus, so long as the pulse peaks exceed the baseline voltage by greater than the drop across diode D2, the system will be unaffected by baseline flutter no matter what its rate is. Positive feedback has also been incorporated in the connection of Figure 1 to provide 100mV of hysteresis on the threshold. When the input (Pin 13) is low, the current generator is off and Pin 11 is near ground. However, when Pin 13 goes positive, the current generator turns on and approximately 150 $\mu$ A is sourced. This raises Pin 11 by 150 $\mu$ A $\times$ 4.7k $\Omega$ = 0.7V. The threshold is now given by $$\begin{split} V_{\text{THRESHOLD (ON)}} &= V_{12} - V_{13} \\ &\simeq (V_{12} - V_{11}) \left( \frac{1}{1 + R_4 / R_3} \right) \\ &\simeq (3 - 0.7) \left( \frac{1}{1 + 330k / 51k} \right) \\ &= 0.3V \end{split}$$ So the threshold has been reduced by 100mV or the amplifier will not turn off until the input drops below 0.3V. A low pass filter is also used in the circuit of Figure 1. The 5.6k $\Omega$ and 0.01 $\mu$ F form a 2.8kHz low pass filter to improve the noise rejection characteristics of the detector. A particular application of the NE5045 may not require all the components shown in Figure 1, however this circuit demonstrates all the features of the decoder which may be utilized. Figure 3 shows a decoder connected for negative input pulses without hysteresis or flutter rejection. In this case, $V_{13}$ is set to 3V and $V_{12}$ is set to 3V + $V_{THRESHOLD}$ . If V<sub>THRESHOLD</sub> = 0.4V $$R_4 = \frac{V_R - V_{12}}{V_{THRESHOLD} / 51k} = \frac{4.1 - 3.4}{0.4 / 51k}$$ $$= 89k\Omega \simeq 91k\Omega.$$ # AN1341 Control System for Home Computer and Robotics Application Note **Applications** ### **Linear Products** INTRODUCTION With the rapid expansion of microprocessors and home computers into virtually all areas of modern life, there is an increasing need for methods of communication between computers and remote devices. Communication is usually accomplished by parallel digital data transfer and digital/analog conversion. This method is used in the case of most stationary computer peripheral devices. For movable peripheral equipment, or when communication has to cover larger distances, various forms of serial data concepts are used. The choice of a particular serial data bus system depends on cost/performance tradeoffs and possible requirements for coding and protocol standardization. In a digital system, a serial message unit typically consists of a byte of serial digital data plus additional bits for addressing, synchronization, and for other required system management functions. In consumer applications, where low cost is an important factor, mixed digital and analog encoding methods can offer significant advantages over other serial encoding methods. The digital proportional system described here uses pulse-position modulation for serial data transfer. In contrast to pure digital encoding, where one message block (or frame) contains one byte of data, the digital proportional system packs several bytes of data into one frame. This is possible because the information is encoded in the form of pulse position. This application note will first make a brief comparison of data transfer methods to show where the PPM transmission concept is advantageous. Then it will describe the control system that was implemented with recently developed integrated circuits. Next, it will explain the computer interface hardware and software, and, finally, it will use a robotics application as an example to point out the various features and the flexibility of the system. Table 1. Comparison of Data Transfer Methods | TYPE | | TYPICAL PE | RFORMANCE | | |---------------------------------|------------------|------------|--------------------|-----------------------------------------------------------------------------------------------------| | ITPE | ENCODING | Accuracy | Speed | APPLICATION | | Digital bus | Parallel<br>data | 8-/16-bit | 1Mbaud | Computer peripherals | | Asynchronous or synchronous bus | Serial data | 8-bit | 300 – 1200<br>baud | Data communication<br>Computer peripherals<br>Robotics<br>Serial ports (RS-232)<br>Telephone modems | | Computer network | Serial data | 8-/16-bit | 1Mbaud | Computer<br>Communications | | Digital proportional bus | Serial PPM | 8-bit | 3500baud | Consumer<br>Home control<br>Robotics | # OVERVIEW OF THE CONTROL SYSTEM DATA BUSES A comparison of various data transfer methods is shown in Table 1. The first three methods are purely digital and are mostly used for commercial data bus systems and for computer networks. The most common type of communication with a computer, besides the keyboard, is the standard parallel bus used to connect to peripheral equipment. It usually has 8 or 16 bits and typical megabaud transfer rates. For serial data transfer, asynchronous or synchronous data communication is used. Most common formats use 8 bits with modems operating at 300 to 1200baud. This is the standard method of serial communication used for peripherals, robotics, instrumentation ports, and telephone modems. The third method uses more sophisticated serial data computer networks. These networks, which are presently widely discussed in the industry, are high-performance buses with megabaud rates. They are intended for commercial computer communication, but not for low cost consumer applica- The digital proportional bus uses pulse-position modulation for serial data transfer. It typically has 8-bit accuracy, with a speed of up to 3500baud. The serial bus is intended for low cost and medium-performance consumer applications such as home control, robotics, hobby, and educational uses. It is also used in consumer telemetry applications such as radio control. In contrast to the other buses in this table, the proportional bus uses mixed analog and digital encoding methods, which result in simple and compact hardware. The pulse positions are proportional to analog input voltages. The concept also lends itself to either amplitude or frequency modulation for remote control. Other consumer-oriented serial buses belonging to this category are the D<sup>2</sup>B and I<sup>2</sup>C small area network serial buses developed by Philips<sup>4</sup>. These buses are digital encoding methods. # DIGITAL PROPORTIONAL ENCODING A comparison between digital proportional and pure digital encoding methods is shown in Figure 1. Here one frame of digital data and digital proportional data are compared. The serial digital frame shown in the left part of the figure consists of one data byte plus additional bits for frame management. This format may vary when different standards are used. In contrast to this, a frame in a digital proportional system contains several bytes of data. This is because, with pulse-position coding, the data is represented by the time interval between pulses. In this case, a frame has 8 pulses and 7 bytes of data. In digitized form, each byte is 8-bit accurate. Notice that both systems have the amplitude noise immunity offered by digital encoding. One additional advantage of pulse-position coding is the fact that the analog voltage can be retrieved relatively easily anywhere in the system. The pulse-position encoding process, which results in the pulse train shown in the figure, can be achieved using mixed digital and analog methods. Combined with a multiplex- ### Control System for Home Computer and Robotics Applications AN1341 er, the standard serial data system is shown in Figure 2. Here seven parallel analog inputs are multiplexed and thus serialized. The pulse-position encoded pulses are transmitted to a decoder. The decoder converts the serial pulses into parallel pulse-width modulated outputs. # COMPUTER-CONTROLLED DIGITAL PROPORTIONAL CONTROL SYSTEM If this bus is combined with a home computer or microprocessor, a complete serial data system is obtained as shown in Figure 3. First, digital information from the home computer is encoded in pulse position. The encoded information is transmitted over an RF link in this case. Other transmission methods such as wire, carrier current, fiber optics, or infrared can also be used. The signal is then detected, demultiplexed, and used for motion control functions, typically with a servomotor as shown. A return path for sense channel data, shown in the lower portion of the figure, uses the same encoding method but a different RF frequency. On the receiving end, pulse information is converted directly to the 8-bit digital form and fed back to the computer. The sensor data can then be processed to make control decisions. This means, with the system as shown here, all the elements of a computer remote-controlled system are present. The following section describes the building blocks required to implement this system. # IC BUILDING BLOCKS Encoder ### **Encoder Circuit Operation** The digital-to-pulse encoder block diagram is shown in Figure 4. The encoder uses an 8-bit D/A converter and an analog-to-pulse-position converter. The encoder is a parallel input-serial output IC containing all the active circuitry necessary to generate a precise pulse-position modulated signal with seven channels. A multiplexed dual linear ramp technique is used to provide excellent linearity, minimal crosstalk, and low temperature drift. An on-chip 5V regulator, V<sub>REF</sub>, eliminates power supply sensitivities and has up to 20mA current capability for driving external loads such as the RF transmitter. The encoder can be used in the fixed-frame mode, or, with the addition of one external NPN transistor, in the variable-frame mode. The encoder inputs are either digital (i.e., inputs from the $D_0,\,D_1,\,\ldots,\,D_7$ computer I/O data lines), or multiplexed analog (i.e., inputs from the CH1, CH2, . . , CH7 manual controls). The 8-bit parallel data from the computer I/O bus is converted into analog voltage, $V_A$ , by the D/A converter. The manual inputs are usually joysticks. Each joystick presents an analog voltage to one of the multiplexer inputs. The analog multiplexer output voltage is $V_A$ . Each channel has an input selector switch. The two input choices are either the computer mode (i.e., input from the D/A converter), or the manual mode (i.e., input from the analog multiplexed joysticks). The multiplexer functions as a strobed voltage follower. Each multiplexer input, when active, is high impedance, and transfers the selected input voltage to the multiplexer output. The high-impedance multiplexer inputs eliminate the loading of the control inputs. This simplifies the mixing circuits where several control voltages may be mixed into one input. The variable analog voltage, $V_A$ , resulting either from the D/A conversion or from the analog multiplexer, is used to set the threshold of a comparator. $V_A$ minimum = 2V corresponds to 0, i.e., all lines = 0 on the 8-bit data bus, and $V_A$ maximum = 3V corresponds to 256-1=255, i.e., all lines = 1 on the 8-bit data bus. The joystick range is also 2V to 3V. Pulse-position timing is generated by alternately charging and discharging the $C_{MUX}$ capacitor between two thresholds. The bottom threshold voltage is fixed at $V_{RANGE}$ = 1V. The peak threshold voltage, $V_{A}$ , defines each channel timing. The constant current generator, $I_{C}$ , is a bidirectional current source whose current is set by an external resistor, $I_{R}$ , where: $$I_C = \pm \frac{V_{REF}}{2B_0}$$ An internal feedback loop maintains a constant current and very high output impedance. This yields a typical voltage-to-PPM encoder linearity error of less than 0.1%. An external capacitor, C<sub>I</sub>, is required to ensure stability of the feedback loop. Independent control of I<sub>C</sub> and V<sub>RANGE</sub> allows the encoder to be tailored to virtually any combination of input voltage change and output pulse width change. Two high-gain comparators, C1 and C2, compare the voltage across $C_{MUX}$ with the multiplexer or the D/A output voltage, $V_{A}$ , and with the range input voltage, $V_{RANGE}$ . The input bias currents and offset voltages of these comparators are sufficiently low so as not to influence the overall accuracy of the encoder. The comparators feed the counter control logic, which counts the channels and controls the current source. The logic also controls two monostables that generate the frame timing and the output pulse timing. The logic operates as a loop: when $I_C$ is positive (sourced from the current generator into ### Control System for Home Computer and Robotics Applications AN1341 Figure 3. Block Diagram of the Analog/Digital Proportional Control System for **Home Computer Applications** C<sub>MUX</sub>), the capacitor linearly charges up until it reaches a peak voltage, VA. VA is equal to the multiplexed output voltage for CH1, or the D/A output voltage for the first data byte. Assume this to be the voltage for channel 1, V<sub>1</sub>. At this time the C1 comparator output goes High, which reverses the direction of I<sub>C</sub>. IC is then negative, sinking current into the generator from C<sub>MUX</sub>. C<sub>MUX</sub> then linearly discharges until it reaches the bottom threshold voltage set by VRANGE. At that time the C2 comparator output goes High. This again reverses the polarity of I<sub>C</sub>, clocks the counter, and triggers once the channel pulse generator. C<sub>MUX</sub> again charges up, but then the C1 comparator output goes High when C<sub>MUX</sub> reaches V2, with the voltage on CH2. The resulting voltage waveform on C<sub>MUX</sub> is a triangle wave whose positive peaks correspond to the VA voltages on CH1 through CH7 (or to the 7 byte D/A input sequence), and whose negative peaks are constant and equal to V<sub>RANGE</sub>. This waveform is shown in Figure 5. Internal voltage clamping is used to prevent encoder malfunction if any input is shorted to supply, is grounded, or is open-circuited. This feature eliminates catastrophic failures due to opens or shorts in the control joystick potenti- The frame pulse generator can operate as an astable or monostable multivibrator whose period is 0.66RF CF. The encoder will generate a synchronizing pulse at the end of each frame. When $V_{\mbox{\scriptsize CMUX}}$ reaches the seventh positive peak, it reverses and discharges to $V_{RANGE}$ . When $V_{CMUX} = V_{RANGE}$ , the counter is clocked to the state where C<sub>MUX</sub> again charges up, but the output of the C1 comparator is ignored and C<sub>MUX</sub> charges up to VCI AMP and remains there, as shown in Figure 5. The encoder will remain in this state until a positive pulse from the frame generator is received. If RF and CF are connected as shown in Figure 4, the frame generator operates in the astable-multivibrator mode. It produces a narrow positive pulse output. This pulse allows C<sub>MUX</sub> to start discharging again. When V<sub>CMUX</sub> reaches V<sub>RANGE</sub>, the counter is clocked to the state where the entire process starts over from channel 1. The frame period in this astable mode is referred to as the fixed-frame mode and as TFRAME in Figure 5. The variable-frame mode, or the monostablemultivibrator mode, is discussed later. The output of the channel pulse generator is a positive pulse width equal to 0.85RO CO. The output stage is an open-collector NPN transistor capable of sinking 25mA. This configuration allows the encoder to drive a wide variety of RF stages and provides current pulses in 2-wire communication applications. ### **Encoder Design Equations** The triangular waveform on C<sub>MUX</sub> has a fixed voltage slope (constant-current charging) and variable positive peak voltages. The time between the negative peaks of V<sub>CMUX</sub>, equal to the output period for that channel, is given $$t_{N} = \frac{2(V_{N} - V_{RANGE})C_{MUX}}{I_{C}}$$ V<sub>N</sub>, the voltage on channel N, is either the wiper voltage on a joystick potentiometer connected between V<sub>REF</sub> and ground, or the D/A output voltage, $V_A$ . Thus $V_N = X_N V_{REF}$ . V<sub>RANGE</sub> is also derived from V<sub>REF</sub> so that V<sub>RANGE</sub> = Y V<sub>REF</sub>. The resulting channel time period is: $$t_{N} = \frac{2(X_{N} - Y)V_{REF}C_{MUX}}{(V_{REF}/2R_{I})}$$ $$t_{N} = 4R_{I}(X_{N} - Y)C_{MUX}$$ Thus, each channel pulse width, tN, is independent of supply voltage and depends only on external passive components. The conversion rate, CR, for each channel is the change in output period, dt,, divided by the change in input voltage for that channel, $CR = dt_N/dV_N$ $= (1/V_{RFF}) (dt_N/dX_N)$ = 4R<sub>I</sub> C<sub>MUX</sub>/V<sub>REF</sub> In most applications, the input variable X<sub>N</sub> will have a neutral, or center, value about which it will vary, thus: $$X_N = X_O + X_N$$ ### Control System for Home Computer and Robotics Applications AN1341 and CR = $(1/V_{REF})$ $(dt_N/dx_N) = 4R_I C_{MUX}/V_{REF}$ where $X_O$ is the neutral value for X and is assumed to be the same for all N. Now: $t_N = 4(X_O - Y + X_N)R_I C_{MUX}$ If we let: $t_{NEUTRAL} = 4(X_O - Y)R_I C_{MUX}$ be the neutral value for tN, then: $$t_N = t_{NEUTRAL} + 4X_N R_I C_{MUX}$$ It should be noted that the temperature stability of all the encoded times depends on the temperature coefficients of the respective external RC time constants. The typical temperature sensitivity of $t_N$ using wire-wound resistors and polycarbonate capacitors is less than 100ppm/°C in the -20°C to +70°C temperature range. For the above example, this corresponds to a change in $t_N$ of $\pm$ 7.5 $\mu$ s for a change in temperature of $\pm$ 50°C. Interfacing the encoder to the modulator of an RF transmitter can be done in several ways depending on the desired output power, frequency stability, and oscillator leakage. The simplest method is to use the PPM output to modulate directly the bias current of a crystal-controlled oscillator. In a high-performance system, separate oscillator, modulator, and RF output stages may be required. In some systems, it may be required to provide additional filtering between the PPM encoder and the RF modulator to comply with FCC regulations. Additional filtering may also be required in computer-controlled systems, where RF transmission can cause interference between channel pulses and frame pulses ### **Encoder Applications** The encoder inputs have been designed to accept a wide variety of signal sources. This can range from simple systems using as an input the wiper of a control pot, which is connected between V<sub>REF</sub> and ground, to complex systems incorporating mixing, exponential processing, and/or control polarity reversing. In all cases it must be remembered that the control inputs to the encoder look like voltage-followers; that is, they draw only very small currents (less than 200nA). The voltage range for these inputs is +1.5V to +5V; however, internal clamps limit the linear control to approximately +1.5V to +3.5V. Channels 4, 5, 6, and 7 analog inputs may be used to select the desired number of output pulses by grounding one of these inputs. That is, by grounding CH4 input, only the first three inputs of the encoder will be used and a three-channel encoder results. Grounding CH5 input results in a four-channel encoder and so on. Thus, any number of channels between 3 and 7 may be selected. The selected channels will continue to be PPM encoded. In the fixed-frame mode, the frame generator functions as an astable multivibrator. In this mode, the total seven-channel time width is included in t<sub>FRAME</sub> and the synchronization pause is the time difference between the seven-channel time width and tFRAME. In some applications, it may be desirable to allow the synchronization pause, which follows the last channel, to have constant duration. The variable-frame mode simplifies the synchronization pulse detector in the receiver, since the total seven-channel time width is before t<sub>FRAME</sub>, and the frame pulse generator operates as a monostable multivibrator. Here the synchronization pause is equal to T<sub>FRAME</sub>. However, the variable-frame mode may complicate the design of the pulse stretchers in the servos. The encoder can be operated as a variable-frame encoder by discharging the CF capacitor each time the channel pulse output goes High. After the last channel-end output pulse, CF is allowed to charge fully and the frame generator resets the encoder to channel one. ### Decoder ### **Decoder Block Diagram** Figure 6 shows the block diagram of the decoder. To decode the PPM signal, a serial-to-parallel conversion is required. The decoder separates up to seven channels of serial information into pulse-width modulated outputs. An on-chip voltage regulator, V<sub>R</sub>, provides power supply rejection for the decoder as well as a regulated output for a radio receiver if used. The serial PPM train, after RF detection, is fed into the decoder logic. The channel counter, the gates G1, G2, G3, and the flipflop, make up the serial-to-parallel decoder. The channel counter is a 3-stage Johnson counter. The pulse-generator monostable provides noise immunity by blanking the input for a fixed time period. The synchronization pause-detector is required to separate successive frames and to initiate the channel count sequence. If a channel is lost due to interference, the system will synchronize again with the next frame without interruption of data. The output from the decoder is a parallel set of pulses. The width of these pulses represents the information for the control channels. ### **Decoder Circuit Operation** The high-gain input amplifier, Av = 60dB, allows either positive or negative pulses to be used and has input bias currents less than 10nA. Signals as low as 20mVp\_p can be demodulated. The current generator, IF, can be used to provide positive feedback, thereby creating hysteresis in the input switching levels. Hysteresis prevents false triggering due to noise or distortion. If positive input pulses are used, the signal is connected to the amplifier non-inverting input. In this case, the input threshold is set by the voltage difference between the amplifier input pins, established externally with a resistive divider network. Negative input signals are coupled to the amplifier inverting input. Each positive edge at the amplifier non-inverting input exceeding the voltage at the amplifier inverting input produces an output signal. The amplifier output signal, gated by G1, sets the flip-flop. Assume, for the time, that G2 is ### Control System for Home Computer and Robotics Applications AN1341 Low. The flip-flop setting and the pulse generator monostable produce a minimum pulse that clocks the counter. The width of this pulse is $t_{\rm M}=0.66R_{\rm M}$ C<sub>M</sub>. With this arrangement, the system will not respond to any next pulse after the present pulse rising edge and before the end of $t_{\rm M}$ . In effect, the input is turned off for a period equal to $t_{\rm M}$ following the leading edge of each input pulse. The noise immunity of the decoder is thus enhanced by the ratio of $t_{\rm M}$ to the period between input pulses, $t_{\rm N}$ . The channel counter is clocked each time the flip-flop is set, and the sync pause detector monostable is reset (capacitor $C_S$ is discharged). The sync pause is the time between the last channel pulse in a frame and the first channel pulse of the following frame. When the flip-flop is reset, $C_S$ begins to charge up through $R_S$ . The time constant $t_S=0.66R_S\ C_S$ is normally much larger than the time between input pulses, so the output of the pause detector remains Low until the last pulse of a given frame is received. Q<sub>0</sub> will go Low and G2 will go High in a synchronized-frame system after the last channel-end pulse in a frame. Gate G1 disables the decoder input until the pause detector monostable times out; at that time G2 will go Low. This serves two purposes; - Establishes synchronization in no more than one frame. - Prevents the channel counter from overflowing due to extra noise pulses in a given frame. Thus, any noise pulses in a frame will only affect the consecutive channels after the present channel, and only in the present frame. If fewer than 7 input channels are used, $Q_0$ goes High after the last channel-end pulse and the channel counter is reset when the pause detector monostable goes High. Each channel has a totem-pole output stage capable of sourcing 2mA and sinking 1mA. ### **Decoder Design Equations** The minimum pulse generator and the synchronization pause detector each have time periods given by: $$t_{M} = 0.66R_{M} C_{M}$$ $t_{S} = 0.66R_{S} C_{S}$ respectively. The constraints on these time periods are: t<sub>M</sub> smaller than the minimum time width between consecutive leading edges of the serial PPM input; t<sub>NMIN</sub> = 1ms in the present robotics application. $t_{\rm S}$ greater than the maximum input pulse width; $t_{\rm NMAX}$ = 2ms in the robotics application. ts smaller than the sync pause. ### Servo Amplifier # Servo Amplifier Block Diagram and Circuit Operation The control servo could be considered the workhorse of the remote-control system, since its function is to translate the pulse information into a usable mechanical form. A block diagram of the servo control IC is shown in Figure 7. This IC is used to convert the pulse-width information into the position of a control surface. The input pulse width is nominally 15ms for the zero position. It is amplified and directed to a pulse comparator. The leading edge of the input pulse is used to trigger an internal feedback pulse whose length is proportional to the position of the servo control arm. The width of the input pulse is compared to the width of the internal pulse in the pulse comparator circuit, and the difference, called the error pulse, is fed to a pulse-stretcher and Schmitt-trigger circuit. At the same time, the polarity information resulting from the pulse comparison is stored in a directional flip-flop. This polarity information is then gated by the Schmitt-trigger output for a length of time which is proportional to the error pulse. The gate output actuates a bidirectional motor drive circuit so that the servo motor can be driven in either direction with an amount of drive proportional to the error in the servo position. The position is sensed with a feedback potentiometer wiper that is mechanically coupled to the control surface. The dynamic behavior of the servo can be adjusted by externally setting the pulse-stretcher gain and the deadband. The circuit, shown in Figure 7, converts pulse width to position. A similar circuit can be used to convert pulse width to analog voltage. This is shown in Figure 8. In that case, the output pulse is simply integrated and its DC value is fed back to control the timing of the monostable multivibrator. The feedback is negative, and the output voltage adjusts to a value proportional to the input pulse. This circuit can be used, for example, if analog information such as voltage or current is used or displayed directly without digital processing. ### Servo Amplifier Timing For the servo amplifier in Figure 7, a monostable multivibrator was developed that can be used in the linear or in the exponential charge mode. The leading edge of the input pulse starts the process. In the linear mode, a constant-current source, $I_T$ , charges up the $C_T$ capacitor. The charging is linear and the $C_T$ voltage versus time is a ramp. When the ramp voltage reaches the comparator threshold voltage, $V_{TH}$ , the timing cycle stops. The threshold voltage, $V_{TH}$ , is the negative feedback voltage. The length of the timing cycle for an ideal circuit is given in the following equation: $$t = V_{TH} C_T/I_T$$ The sources of timing error are: the offset voltage and the bias current of the comparator, the saturation resistance of the internal transistor that resets $C_T$ , and the errors in the charging current, $I_T$ . These errors can be kept to less than 0.4% by proper component design, proper process design, and matched component layout. The $I_T$ current source can be programmed by the $R_T$ resistor, from Pin 2 to ground. This adds flexibility since the same time constant can be obtained with a range of different capacitance and current values. ### Control System for Home Computer and Robotics Applications AN1341 This flexibility also permits the use of the circuit in the exponential charge mode — which might be desirable for low-cost applications. In the exponential charge mode, the $R_{\rm T}$ resistor is connected from $V_{\rm REF}$ to Pin 1 (see Figure 7). The $R_{\rm T}$ resistor is charging up the $C_{\rm T}$ capacitor at Pin 1. The exponential timing response is given by the following equation: # $t = R_T C_T \ln \frac{V_{REF}}{V_{REF} - V_{TH}}$ Otherwise, the circuit function is similar to that of the linear mode. The remaining resistors and capacitors, shown externally to the servo amplifier IC in Figure 7, determine the relationship between the error pulse and the output pulse. This permitting adjustment of the system's dynamic performance for a variety of servo motors and mechanical components. # HOME COMPUTER INTERFACE Interface Requirements and Hardware This section examines how the encoder system interfaces to the computer. The encoder interfaces directly with the internal data bus of a home computer by using the peripheral I/O port as shown in Figure 9. Besides the 8-bit bidirectional data lines, $D_0$ and $D_7$ , four other control lines are required to communicate with the computer. These are: two address lines, $A_0$ and $A_1$ , a $\overline{\text{Device}}$ Select line, and a Phase Zero Clock line. $A_0$ , $A_1$ , and $\overline{\text{Device}}$ Select are 3-state lines $^8$ . The hardware interface to the encoder requires only two flip-flops and two OR gates (see Figure 9). The interface peripheral card plugs into the I/O connector on the computer board. It connects the computer to the joystick con- sole via a 14-wire, 2ft. flat cable. The plug-in card can be modified for different hardware additions, and thus can be used to accommodate various home computer interface requirements. The hardware implementation of the computer/robot interface contains an 8-bit D/A, an analog-to-PPM converter, flip-flops, gates, one 8-bit latch, seven switches, seven joystick controls, resistors, and capacitors. The D/A output range is 2V to 3V. The 2V corresponds to the digital input word 0, and 3V corresponds to the digital word 255. For manual joystick control, there are seven analog input lines, which access the multiplexer inputs. These input lines can be individually switched between computer control and joystick control. ### Interface Signals and Timing The data flow will be explained with reference to Figures 9 and 10. The P and F flip-flops serve as storage buffers. Synchronous with the computer Phase Zero Clock, they transfer the channel and the frame data from the P and F data lines to the computer. The ribbon cable lines, P and F, tell the computer that an encoder-console pulse is present. A complete frame contains eight channel pulses and starts and ends with a frame pulse. The P line carries the pulse-position data. The P line also serves as the system clock to tell the computer when to write data. Combining these functions simplifies the hardware when compared to a standard data acquisition system where these functions are separate. The QP flip-flop is set by the encoder channel pulses. The QF flip-flop is set by the encoder frame pulses. Both QP and QF flip-flops are reset by the computer write signal, $\overline{DE} = 0$ . The AE and DTR lines are the read-enable and the data-ready controls for the pulse-todigital converter. Figure 11 illustrates the timing sequence of the computer-encoder dialogue. The rising edge of the channel pulse causes the P signal to go High (see arrow 1). To read P, the computer reads the D4 data line. This line is read when the P flip-flop output is enabled and strobed. For this to occur, both A1 and DEV.SEL. must be zero. The computer senses P = 1 and starts to prepare data on the D<sub>0</sub> and D<sub>7</sub> lines (see arrow 2). After the new data is on the bus, the computer sends the write signal, $\overline{DE} = 0$ , to the encoder (see arrow 3). The new data is latched into the D/ A input latch. DE = 0 resets the QP and QF flip-flops (see arrow 4). QP or QF go Low before the channel or frame pulse disappears. To activate DE, both An and DEV.SEL. are zero. The D/A input data is designated as the "Dn - D7 Latch Output" signal in the figure. The idle data latched at the QF reset is erased by the first QP reset, when data for the first channel is latched. ## Control System for Home Computer and Robotics Applications AN1341 Two consecutive channel pulses (within the same frame) are spaced from a minimum of 1ms to a maximum of 2ms. The frame pulses and F=1 settings have a rate of about 50Hz. To read line F, line $D_5$ is selected. The $D_5$ line is read when the F flip-flop output is enabled by pulling both A1 and $\overline{DEV.SEL}$ . Low. # CONTROL SYSTEM APPLICATIONS ### **General Uses** Figure 12 illustrates the available transmission media for the serial data bus. In the present application, RF transmission was chosen. The figure also represents the consumer's viewpoint. It illustrates that a reduced number of components are needed between the encoder-decoder IC chip set and the home computer, thus keeping the system price low. Some of the applications of the control concept are listed in Figure 13. A natural use is robotics. The control system concept can be used for home control, alarm and security systems, remote-controlled video games, and remote sensing of variables such as temperature, pressure, position, or motion. Analog data can be transferred and can be used for computer-controlled models. Examples of this last application would be a "smart" mouse that can learn to negotiate a maze and Radio Control models programmed by computer. ### Control System for Home Computer and Robotics Applications AN1341 ### **Computer-Controlled Robot** The digital proportional system is well-suited to robotics applications because of the multi-channel positioning capability and the possibility for computer remote control. Figure 14 shows the features which were incorporated in the computer-controlled robot application. The objective was to use existing home computers to remotely control a robot. The robot, which has a built-in receiver and decoder, has seven motion capabilities. These are: - 1. Forward and backward drive - 2. Steering - 3. Head rotation - 4. Shoulder movement - 5. Elbow movement - 6. Wrist rotation - 7. Hand opening and closing These motions can be executed in the "play" mode by either keyboard or manual joystick control. In either case, the motion can be recorded and then replayed. In the "record" mode, individual channels can be edited by simultaneously recording these channels while playing back the other channels. The playback and the recording speed can vary. The max./min. speed ratio is 256/2 = 128. This permits recording in slow motion and playback at normal speed for precise control, or allows special effects such as slow or fast playback. Except for the drive channel, all other channels are closed-loop and can function at variable speed, with the servo motors and the servo amplifiers providing local feedback. The drive channel is openloop and, when playing back with the drive active, the speed should be the same as the recording drive speed. A discrete component radio control was used for the wireless robot control. The transmitter frequency and its range are based on standard radio control techniques. # COMPUTER PROGRAM Computer-Robot Software Interface To execute the different operating modes, an efficient software program is essential. The program has to be flexible and fast enough to interact in real-time with the robot. Machine language was used for the speed required to process the data. There are several operation options: Keyboard control over any channel combination with positive and negative steps in geometrical progression - Joystick control over any channel combination - Parallel recording of any channel combination from joysticks or keyboard. In the "record" mode the PPM-to-digital conversion is done by the software program - Combined recording and playback, for individual channel editing - Combined recording and playback, for any channel combination - Graphic display of the pulse width of all seven channels - Graphic display of the amount of motion-recording memory used for storage To determine how much time the "record" or the "play" modes would last in a real-time application with a home computer, two things should be defined: the available memory and the speed at which the channel data is stored-in or read-out from this memory. Approximately 19kB of memory is available for recording. One frame has 7 channels and one channel has 8 bits. The total number of frames that may be recorded in memory is: 19,000/7 = 2,714. Data is stored in memory per frame. Because one frame lasts about 20ms, the memory data is addressed at 20ms intervals. The choice of the recording speed is available. Any speed can be specified by an integer from 1 to 255. This number, Nf, ### Control System for Home Computer and Robotics Applications AN1341 - ROBOTICS - HOME CONTROL - ALARM AND SECURITY SYSTEMS - VIDEO GAMES (REMOTE CONTROL) - REMOTE SENSING - TEMPERATURE - PRESSURE - POSITION, LIGHT, ETC. - ANALOG DATA TRANSFER (VOLTAGE/CURRENT) - COMPUTER CONTROLLED MODELS Figure 13. General Control Applications of the Serial Data Bus ### PLAY MODE - COMPUTER (KEYBOARD) - MANUAL JOYSTICK CONTROL - RECORD MODE - EDITING - VARIABLE RECORDING SPEED ### REMOTE MOTION CAPABILITIES A1-FORWARD/BACKWARD MOTION A2 – STEERING (90°C) A3 – HEAD ROTATION (360°C) A4-SHOULDER (ARM) MOVEMENT (110°C UP/DOWN) A5-ELBOW MOVEMENT (110°C UP/DOWN) A6 - WRIST ROTATION (360°C) A7 - HAND (CLAW) - OPEN/CLOSE Figure 14. Features of the Computer-Controlled Robot Application represents the number of frames to be skipped between memory updates in terms of 20ms increment per frame. The computer will record one out of every Nf + 1 frames, or play the same channel data Nf + 1 times before incrementing to the next set of channel data in memory. For example, at speed = 1, the memory usage is fast, every 2nd frame or $2 \times 20$ ms = 40ms. The memory capacity is used up after $2.714 \times 2 = 5.428$ frames or in $5.428 \times 20$ ms = 108s of real-time. At speed 255, the memory usage is slow, every 256th frame or $256 \times 20 \text{ms} = 5.12 \text{s}$ . The memory capacity is used up after $2,714 \times 256 = 694,784$ frames or in $694,784 \times 20 \text{ms} = 3 \text{h}:51 \text{min}$ of real-time. For a $90^\circ$ mechanical arm rotation, a 1s minimum time was observed. One frame update per second means a speed of 1s/20 ms = 50. At this speed, the memory capacity will be used up in 2.714s = 45 min real-time. # Real-Time PPM-to-Digital Software Conversion Pulse-position modulation can be converted directly to binary form by counting the time between channel pulses. The software program divides the 1ms-2ms time interval between two channel pulses into about 190 bits, through a numerical algorithm. The peak counting error is $\pm 2$ bits. Clock pulses are counted and the total is adjusted to fit a 0-255 scale. Floppy disk operations, to save or load data records, are done under a disk-operating software program already written for the particular home computer used. At this time the computer is instructed to perform disk/memory data transfers and not to control the robot. In the present program, configuration disk/memory data transfers and robot control cannot be done at the same time. ### System Control Program The overall program uses both BASIC and machine language. The use of BASIC is confined to the program portion, which takes user inputs for defining the various operating modes. The program sections that control data flow to the robot are written in machine language. This is necessary because, with the PPM-to-digital conversion, less than 50 µs are available to present data to the bus after a channel pulse is received. If executed in BASIC, the instruction cycle of the channel play loop would take in excess of 1.5ms which is much too long. Machine language becomes even more essential if a full-duplex system is used, because such a system requires processing of sensor information simultaneously with the execution of a motion program. ### The BASIC Program The BASIC program section takes user inputs to set up the system configuration. Initial options include: playing the channel data program stored in memory, loading an old channel data program from disk into memory. saving the memory program on disk, or recording a new program in memory. If the "record" option is chosen, then the computer asks for the channel numbers to be recorded. Individual play/record channel control allows the user to record one or more channels and play the rest from memory. This feature permits re-recording of individual channels so that an entire seven-channel program doesn't have to be redone because of an error in one channel. Channel data for recording can be entered by joystick or from the keyboard. ### Control System for Home Computer and Robotics Applications AN1341 ### The Assembly Program Figure 15 shows a flow diagram of the machine language section of the program, and Figure 16 shows the data management sequence. In addition to the main memory locations for channel data storage (\$4000 - \$9000), two memory buffers are used for input and editing. The keyboard buffer (\$300 - \$306) holds data entered from the keyboard during a recording sequence, and the scratchpad buffer (\$19 - \$1F) is used for channel data storage during each frame. The program sequence begins with a memory pointer set to \$4000. When the computer senses a positive-going frame edge, the DE line is pulled Low to reset the QF flip-flop and. when an internal frame counter equals Nf + 1, seven bytes of data are moved from memory (pointer to pointer +6) to the scratchpad buffer. The program uses the time before the first channel pulse arrival to update the screen graphics and scan for keyboard input. The screen display shows a bar graph of the control surface relative position (from -1 to +1 for each channel), and of the storage memory usage. Valid keyboard inputs include channel number, increment or decrement, steps from 0.5% to 10% of the whole 1ms range, and "return". If a "return" is sensed, then the accumulator is loaded with the scratchpad byte for the last keyboard-specified channel number. The last specified increment/decrement amount is implemented and the new data is stored in the appropriate scratchpad location. The program sets a channel counter equal to zero and waits for the first positive-going pulse edge. Upon sensing the positive-going pulse edge, the computer increments the channel counter and checks whether the first channel has been selected for "play" or "record". If channel one has been specified as "play", the data in the first scratchpad location is loaded onto the data bus and the DE line is pulled Low, latching the data as encoder input. The PPM-encoded data is sent to the robot. If "record" has been specified for channel one, then the counter checks if keyboard or joystick has been specified as an input option. For keyboard recording, the first byte in the keyboard buffer is copied to the first position in the scratchpad buffer. The byte is also put on the data bus and sent to the robot by pulling the DE line Low. For joystick recording, the computer software must do a PPM-to-digital conversion (A/D). This is initiated by zeroing an internal counter and pulling the DE line Low to reset the QP flip-flop. A small loop alternates between incrementing the counter and scanning for the next positive-going pulse edge. When the positive-going edge is sensed, the loop is broken and the count will be proportioned to the time between pulses. The joystick record sequence is then completed by incrementing the channel counter. The same sequence is followed for each channel. When the channel counter specifies that the eighth pulse has arrived, the seven bytes from the scratchpad buffer memory are copied back into the storage memory (pointer to pointer +6), and the pointer is incremented by seven. The computer waits for the next Nf + 1 positivegoing frame edge, after which the entire sequence is repeated. The programming/play sequence ends when either the keyboard scan senses a press on the space bar, or the storage memory capacity has been reached (approximately one and one-half minutes at full speed), or an end marker is read into the first position in the scratch pad buffer. Upon manual termination (space bar press), a zero is stored after the last valid channel as an end marker. ## Control System for Home Computer and Robotics Applications AN1341 FRAME 1 FRAME 2 FRAME 3 STORAGE MEMORY (\$HEX) 4000 - - -4007 - - -400E - - - SCRATCHPAD BUFFER (\$HEX) 19 1A 1B 1C 1D 1E 1F CHANNEL NUMBER 1 2 3 4 5 6 7 KEYBOARD BUFFER (\$HEX) 300 301 302 303 305 306 ### DATA MANAGEMENT SEQUENCE - 1. Move data from storage (\$4000-4006) to scratchpad (\$19-1F). - 2. Operate on scratchpad data - a. Record joystick: PPM-to-digital count = \$18,X. X=channel no. - c. Playback: \$18,X-PPM serial to robot. - 3. Move scratchpad data back to storage memory pointer: \$4000-\$4007 - 4. Increment storage memory pointer - 5. Goto 1. Figure 16. Software Data Management Sequency and Memory Allocation # NE544 Servo Amplifier **Product Specification** ### **Linear Products** ### DESCRIPTION The NE544 is a servo amplifier and pulse-width demodulator with internal motor drive transistors. It is designed for remote control applications in digital proportional systems but can be used in many other closed-loop position control applications. It incorporates a linear one-shot for improved positional accuracy and outputs for external PNP motor drive transistors. ### **FEATURES** - 500mA load current capability - Bidirectional bridge output with single power supply - Low standby power drain - Adjustable deadband and trigger thresholds - High linearity, 0.5% maximum error - Output drive for external PNP transistors (optional) - Wide supply voltage range ### **APPLICATIONS** - Miniature position servo - Robotics - Control devices - Remote positioning ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------------------|-------------------|------------| | 14-Pin Plastic DIP | 0 to +70°C | NE544N | | 16-Pin Plastic SOL Package | 0 to +70°C | NE544D | ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | | |---------------------------------------|---------------------|-------------|------|--| | V+ | Supply voltage | 6.0 | V | | | Io Output current D package N package | | 400<br>500 | mA | | | T <sub>A</sub> Operating temperature | | 0 to + 70 | °C | | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | ### PIN CONFIGURATIONS Linear Products Product Specification ## Servo Amplifier **NE544** ### **BLOCK DIAGRAM** Servo Amplifier **NE544** ### **EQUIVALENT SCHEMATIC** ## Servo Amplifier **NE544** ### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = 4.8$ V unless otherwise specified. | | | | | LIMITS | | | | |------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|------------|-----------------|---------|--------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | V <sub>CC</sub> | Supply voltage<br>Supply current, Pin 11 | Quiescent | 3.2<br>4.2 | 4.8<br>5.5 | 6<br>10 | V<br>mA | | | V <sub>TH</sub> | Input threshold, Pin 4<br>On<br>Off | | | 1.5<br>1.4 | | V | | | Z <sub>IN</sub> | Input resistance, Pin 4 | | | 18 | | kΩ | | | V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low<br>High | Pin 9 or 13. I <sub>L</sub> = 400mA | | 0.3<br>3.9 | | ٧ | | | V <sub>REG</sub> | Regulated voltage, Pin 3 | | 2.1 | 2.5 | 2.9 | V | | | $\Delta V_REG$ | Regulation, Pin 3<br>Minimum deadband, Pin 7<br>One-shot temperature coefficient | $3.9V \leqslant V_{CC} \leqslant 6V$ $R_{DB} = 0$ | | 10<br>1<br>0.01 | | mV/V<br>μs<br>%/°C | | | | Standby output voltage<br>PNP drive current | Pins 9 and 13<br>Pins 10 and 12 | | 2.5<br>20 | | V<br>mA | | ### TYPICAL CONNECTION OF NE544N FOR LINEAR ONE-SHOT TIMING Linear Products Product Specification ## Servo Amplifier NE544 ### PC BOARD - N PACKAGE ### TYPICAL PERFORMANCE CHARACTERISTICS # AN133 Applications Using the NE544 Servo Amplifier Application Note ### **Linear Products** ### DESCRIPTION The NE544 is a new servo amplifier design for digital proportional RC systems which incorporates the latest state-of-the-art in integrated circuit technology. The basic systems concept was developed in close cooperation with a number of leading manufacturers of radio control equipment. The design philosophy behind the NE544 was to provide the RC servo systems designer with maximum flexibility in adapting the amplifier performance characteristic to his particular servo system and at the same time to keep the external components count low. To achieve this goal, all the basic servo amplifier functions, such as motor drive, deadband and minimum output pulse, are integrated into the IC, but can be modified over a wide range by using external transistors or padding resistors, respectively. This makes it possible to use the IC for extremely low cost applications as well as for the most sophisticated RC servo systems. Additional features of the circuit are very low standby power drain (typically less than 6mA), an internal voltage regulator for improved power supply rejection and a highly accurate monostable multivibrator. This circuit may be used in 2 different charging modes: linear and exponential. In the linear charging mode, the internally-generated charging current is programmable over a wide range with a resistor to ground. Usable currents range from below 10 µA to above 1mA. In the exponential charging mode, the internal current source is simply bypassed with an external resistor from Pin 1 to the regulator output. The bidirectional power output stage can supply load currents up to 500mA (NE544N package only). Output drive pins for external PNP transistors provide the user with the option of increasing the motor drive by bypassing the internal compound PNP transistors The NE544 also provides external pins to adjust deadband and to vary the hysteresis of the Schmitt trigger. This gives the user maximum flexibility in adapting the servo amplifier to a large variety of servo motor and gear train combinations. A dynamic brake integrated into the output stage serves to suppress inductive noise spikes and helps to improve the dynamic performance. ### IC PACKAGE The NE544 has sufficient power dissipation to handle motors with a minimum of $8\Omega$ impedance with the integrated power transistors. ### **OPERATION** The basic building blocks of the NE544 servo driver are shown in Figure 1. A positive input signal applied to the input pin (4) sets the input flip-flop and starts the one-shot time period. The directional logic compares the length of the input pulse to that of the internal one-shot and stores the result of this comparison in a directional flip-flop. The exact difference in pulse width between input and internal one-shot pulse, called the error pulse, is also fed to a pulse stretcher, dead-band and trigger circuit. These circuits determine 3 important parameters: - Deadband The minimum difference between input pulse and internally-generated pulse to turn on the output. - Minimum output pulse The smallest output pulse that can be generated from the trigger circuit. - 3. Pulse stretcher gain The relationship between error pulse and output pulse. Proper adjustment of these parameters can be achieved with external resistors and capacitors at Pins 6, 7 and 8. The trigger circuit activates the gate for a precise length of time to provide drive to the bridge output circuitry in proportion to the length of the error pulse. # TYPICAL APPLICATION AS A LINEAR SERVO AMPLIFIER Figure 2 shows a typical connection of the NE544 as a high performance servo amplifier for remote control servo applications using the 14-pin dual in-line package. The input pulse may be DC-coupled if a reset is used in the receiver decoder. Output drive to the servo motor is applied through Pins 9 and 13 with PNP transistors $T_A$ and $T_B$ optional for high performance applications. The wiper of potentiometer RP is mechanically-coupled to the servo control surface, providing positional feedback. The internal one-shot in this application is operating in the linear charging mode. ### LINEAR ONE-SHOT TIMING In contrast to most conventional servo drivers which use exponential one-shots, the NE544 uses a linear one-shot. This makes it possible to design servo systems with very high positional accuracy and linear pulse width to position transfer functions. The timing of the linear one-shot can best be explained with the help of Figure 3. The timing cycle starts after the input pulse sets the input flip-flop and releases the reset transistor $T_B$ . This allows current $I_C$ to charge up capacitor $C_T$ in a linear fashion. Current $I_B$ is programmed by resistor $R_T$ . The op amp serves as a linear voltage-to-current converter, with the current through $R_T$ and $C_T$ matched identically. The inverting input of the op amp is internally referenced to 1.8V so that the current $I_R$ is given by this equation: $$I_{R} = \frac{V_{I}}{R_{T}} = \frac{1.8V}{R_{T}} = I_{C}$$ The timing period of the internal one-shot is complete when the voltage ramp at Pin 1 reaches the threshold set at Pin 14. This time is given by this equation: $$T = \frac{C_T V_{14}}{I_{P}}$$ If we substitute the typical values given in Figure 2 we obtain this equation: $(V_{14} = 1.5V)$ $$T = \frac{(0.1 \times 10^{-6})(1.5V)}{0.1 \times 10^{-3}A} = 1.5 \times 10^{-3} sec$$ When the internal one-shot has timed-out, the input flip-flop is reset. The reset transistor $T_{\rm R}$ is clamped to ground as soon as the input pulse goes to zero. Figure 4 shows the relationship of the input pulse, the internal one-shot pulse, the ramp at Pin 1 and the error pulse for a condition where the input pulse is longer than the internal pulse. In contrast to most conventional designs, the total value of the feedback pot $R_P$ is no longer important, since it serves only as a voltage divider. A reasonable lower limit is $1.5 \mathrm{k} \Omega$ to keep power consumption low and to prevent loading of the voltage regulator. In the typical application, a 5k pot is used. # ADJUSTMENT OF SERVO TRAVEL The amount of angular rotation of the feedback pot $R_P$ (or of the servo control surface) can be changed by simply changing the charging current. Figure 5 shows a plot of the servo travel as a function of input pulse width for 3 different values of current setting resistors $R_T$ . ### Applications Using the NE544 Servo Amplifier **AN133** of Input Pulse for 3 Different **Charging Currents** It should be noted that the center position of the wiper (1.5ms) will also shift when the amount of travel is changed. This shift may be compensated by mechanical wiper adjustment or by the addition of padding resistors as described in the next paragraph. ### **INCREASING SERVO TRAVEL** TO MORE THAN 180° Servo travel may be increased up to the maximum active area of the feedback pot by using padding resistors RA and RB as shown in Figure 6. Figure 7 shows the values of resistors which are required to obtain a desired amount of servo travel. ### **EXPONENTIAL TIMING OPTION** If an exponential timing characteristic is desired, the circuit shown in Figure 8 may be The time constant of the one-shot in this case is given by this equation: Schematic $$T_E = R_{TE}C_T \ln \frac{V_3}{V_3 - V_{14}}$$ Substituting the values shown in Figure 8, where $V_3 = 2.5V$ and $V_{14} = 1.5V$ at the center position, we obtain this equation: T = $$(16k\Omega)(0.1\mu\text{F})\ln\frac{2.5\text{V}}{2.5\text{V}-1.5\text{V}} = 1.47\text{ms}$$ The center position and servo travel can be changed as described in the previous section for linear operation. ### **PULSE-STRETCHER** The pulse-stretcher and associated circuitry shown in Figure 9 determine important servo parameters such as minimum output pulse, deadband and error pulse-to-output pulse conversion gain. Initially, transistor QS is off and capacitor CS is charged to the regulator voltage. An error pulse from gate G turns on transistor QS and discharges capacitor CS to ground through the parallel combination of RDB and RI. The deadband is determined by the time it takes for the voltage at Pin 6 to reach the trigger threshold (V<sub>1</sub>) as shown in Figure 10. As soon as the Schmitt trigger threshold is reached, transistor QS is turned off and the capacitor is discharged through a constant current source IS until the error pulse disappears. After the error pulse disappears, capacitor CS is charged up through resistor Rs. The output remains turned on until the upper threshold (V2) of the Schmitt trigger is reached. The minimum output pulse is determined by the hysteresis in the Schmitt trigger. This hysteresis may be varied over a wide range by connecting an external resistor RMP from Pin 8 to ground or positive supply. ### DEADBAND Referring to Figure 10, the deadband can be calculated using the equations where TDB is deadband in microseconds, Cs is the pulse stretching capacitor, IT is the total discharge current, and $\Delta V$ is approximately 0.65V. The deadband is determined by the time it takes to discharge capacitor CS from its initial voltage to the Schmitt trigger threshold. $$T_{DB}{\approx}~\frac{C_S{\triangle}V}{I_T},~\text{and}~I_T{\approx}I_S + \frac{2.2V(R_I~R_{DB})}{R_I + R_{DB}}$$ The value of the internal deadband resistor Ri is approximately 150 $\Omega$ . I<sub>T</sub> can be calculated with this equation: $$I_T = 3\text{mA} + \frac{2.2\text{V}(150\text{R}_{DB})}{150 + \text{R}_{DB}}$$ For the typical values shown in Figure 2, we obtain this equation: $$I_T = 3 + 27 = 30 \text{mA}$$ The deadband can then be calculated using the first equation to obtain this equation: $$T_{DB} = \frac{(0.22 \times \mu F) \ 0.65V}{30mA} = 4.8 \mu s$$ ### Applications Using the NE544 Servo Amplifier **AN133** The total deadband is then twice this value, i.e., $T_{DB\ TOTAL} = \pm T_{DB}$ . Figure 11 shows plots of total deadband versus $R_{DB}$ for 3 different values of pulse stretching capacitor $C_S$ . The value of the minimum pulse resistor $R_{MP}$ is held constant at 240. ### MINIMUM PULSE The length of the minimum output pulse can be adjusted by changing the hysteresis of the Schmitt trigger. As can be seen from Figure 10, this will also affect the deadband. To aid in the selection of the right value of minimum pulse and deadband resistor, Table 1 may be consulted. This table gives typical values of deadband and minimum pulse for 5 combinations of RDB and RMP with Cs and Rs held constant at 0.22µF and 75kΩ, respectively. If a particular application requires different values, $C_S$ and $R_S$ can be changed accordingly. A capacitor with low series resistance should be used for $C_S$ . If $C_S$ is too resistive, the minimum pulse becomes equal to the error pulse, causing the servo to buzz at the rest position. Different Pulse Stretching Capacitors Table 1. Values of Deadband and Minimum Pulse for C<sub>S</sub> = 0.22 $\mu$ F and R<sub>S</sub> = 75k $\Omega$ | R <sub>MP</sub><br>(Ω) | R <sub>DB</sub><br>(Ω) | DEAD-<br>BAND<br>(μs) | MINIMUM<br>PULSE<br>(ms) | |------------------------|------------------------|-----------------------|--------------------------| | | | ± 7 | 5.0 | | 360 | 130 | ± 5 | 2.5 | | 240 | 130 | ± 5 | 2.0 | | 160 | 82 | ± 3.5 | 1.6 | | 100 | 51 | ± 2.3 | 2.0 | ### **PULSE-STRETCHER GAIN** For given values of $R_{DB}$ and $R_{MP}$ , the gain of the pulse-stretcher can be adjusted with capacitor $C_S$ and resistor $R_S$ . The values chosen in the typical application turn the outputs fully on with an error pulse of approximately 200 $\mu$ s. The charging resistor R<sub>S</sub> can also be connected to the positive supply voltage instead of the voltage regulator output. This usually requires somewhat tighter tolerances on R<sub>S</sub> and C<sub>S</sub>, but allows operation over a wide range of supply voltage since pulse-stretcher gain now varies inversely with supply voltage. # FEEDBACK RESISTORS FOR CLOSED-LOOP DAMPING The amount of feedback required for good closed-loop damping depends on the motor and gear train used, the desired pulse-stretcher gain and the deadband. In many applications, a single feedback resistor, $R_{\rm F}$ , from Pin 9 to Pin 1 is sufficient, since the dynamic brake provides some damping. If the mechanical gain is very high, an additional feedback resistor from Pin 13 to Pin 14 may be required. # NE/SA/SE5570 Brushless DC Motor Controller Objective Specification ### **Linear Products** ### DESCRIPTION The NE/SA/SE5570 is a three-phase brushless motor controller with a micro-processor-compatible serial input data port; 8-bit monotonic digital-to-analog converter; PWM modulator; oscillator; three Hall sensor inputs and six source/ sink phase pre-drivers. ### **FEATURES** - 8-bit DAC - Serial-to-parallel converter - Output pre-drivers - Entire switch mode conversion - Adaptable to 60° or 120° commutation - Overcurrent protection ### **APPLICATIONS** - Motor controller for three-phase brushless DC motor - Robotics - Computer peripherals ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |----------------|-------------------|------------| | 24-Pin SOL | 0 to +70°C | NE5570D | | 24-Pin Cerdip | 0 to +70°C | NE5570F | | 24-Pin Plastic | 0 to +70°C | NE5570N | | 24-Pin Cerdip | -40°C to +85°C | SA5570F | | 24-Pin Plastic | -40°C to +85°C | SA5570N | | 24-Pin Cerdip | -55°C to +125°C | SE5570F | | 24-Pin Plastic | -55°C to +125°C | SE5570N | ### PIN CONFIGURATION ### **Brushless DC Motor Controller** ## NE/SA/SE5570 ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | | | | | | |------------------------------------------------------|----------------------------------------------------------------|-------------------------------------|---------------------------------------|----------------------------------------|------------|--|--| | | PARAMETER | NE5570 | SA5570 | SE5570 | UNIT | | | | T <sub>A</sub><br>T <sub>J</sub><br>T <sub>STG</sub> | Temperature range Operating ambient Operating junction Storage | 0 to 70<br>-55 to 150<br>-65 to 150 | -40 to 85<br>-55 to 150<br>-65 to 150 | -55 to 125<br>-55 to 150<br>-65 to 150 | ာ့<br>သို့ | | | | V <sub>CC</sub> | Power supply | 15 | 15 | 15 | ٧ | | | | | Logic inputs, all<br>min<br>max | -0.3<br>15 | -0.3<br>15 | -0.3<br>15 | | | | ### Brushless DC Motor Controller NE/SA/SE5570 ### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | RATING | UNIT | |-----------------|----------------------------------------------------------------|-------------------------------------|---------| | T <sub>A</sub> | Ambient temperature range<br>NE Grade | 0 to 70 | °C | | | SA Grade<br>SE Grade | -40 to 85<br>-55 to 125 | °C | | TJ | Junction temperature range<br>NE Grade<br>SA Grade<br>SE Grade | 0 to 90<br>-40 to 105<br>-55 to 145 | င့<br>င | | V <sub>CC</sub> | Supply voltage | | V | DC AND AC ELECTRICAL CHARACTERISTICS Limits apply at $V_{CC} = 12V$ , $V_{REF} = 5V$ and over operating temperature range unless otherwise specified. | | DADAMETED | | SA/NE5570 | | IE5570 | | SE5570 | | | |-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------|----------------|-------------|--------|------|-------------|-----|--------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Тур | Max | Min | Тур | Max | UNIT | | Oscillator | | | | | | | | | | | fo | Frequency initial accuracy | $T_A = 25$ °C, $R_T = 2.49$ k $\Omega$ , $C_T = 22$ nF | 19 | 20 | 21 | 19 | 20 | 21 | kHz | | fc | Frequency drift over temp | $R_T = 2.49k\Omega$ , $C_T = 22nF$ | 18 | | 22 | 18 | | 22 | kHz | | | Supply voltage sensitivity | T <sub>A</sub> = 25°C | | ± 2 | | | ± 2 | | %/V | | | Output pulse width | $T_A = 25$ °C, $R_T = 2.49$ k $\Omega$ , $C_T = 22$ nF | | | 500 | | | 500 | ns | | Motor Ph | ase Pre-Drivers | | - <del>1</del> | | | | | | | | t <sub>R</sub> | Rise time | $R_L = 2k\Omega$ to Gnd, $C_L = 2nF$ [1V to 11V] | | | 500 | | | 500 | ns | | t <sub>F</sub> | Fall time | $R_L = 2k\Omega$ to $V_{CC}$ , $C_L = 2nF$ [1V to 11V] | | | 500 | | | 500 | ns | | PWM Co | mparator | | | | | • | | | | | Vos | Offset voltage | T <sub>A</sub> = 25°C | | | 20 | | | 20 | mV | | I <sub>BIAS</sub> | Input bias current | | | | 1 | | | 1 | μΑ | | Current 5 | Sense Comparator | | | | | | | | | | I <sub>BIAS</sub> | Input bias current | | | | 1 | | | 1 | μΑ | | V <sub>TH</sub> | Current sense trip level | | | 500 | | | 500 | | mV | | t <sub>PD</sub> | Propagation delay to output drivers | C <sub>L</sub> = 2nF | | 250 | | | 250 | | ns | | Error Am | plifier | | | | | | | | - | | IBIAS | Input bias current | | | | 1 | | | 1. | μΑ | | V <sub>CM</sub> | Input common-mode voltage range | | 0 | | 5 | 0 | | 5 | ٧ | | V <sub>OL</sub> | Large-signal voltage gain | V <sub>OUT</sub> = 1V to 11V | 70 | 90 | | 70 | 90 | | dB | | PSRR | Power supply rejection ratio | | 60 | | | 60 | | | dB | | v <sub>o</sub> | Output voltage swing | $V_{IN} = +50 \text{mV}, \ I_L = -150 \mu\text{A}$<br>$V_{IN} = -50 \text{mV}, \ I_L = +150 \mu\text{A}$ | 11.5 | 11.7<br>0.2 | 0.5 | 11.5 | 11.7<br>0.2 | 0.5 | V<br>V | Linear Products Objective Specification ### **Brushless DC Motor Controller** NE/SA/SE5570 DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Limits apply at $V_{CC} = 12V$ , $V_{REF} = 5V$ and over operating temperature range unless otherwise specified. | | DADAMETED | | S | A/NE55 | 70 | SE5570 | | | | |-------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------|-------------|--------|-----------|-------------|--------|----------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Operation | nal Amplifier | | | | | | <u> </u> | | | | Vos | Offset voltage | | -20 | 3 | +20 | -20 | 3 | +20 | mV | | I <sub>BIAS</sub> | Input bias current | | | | 1 | | | 1 | μΑ | | V <sub>CM</sub> | Input common-mode voltage range | T <sub>A</sub> = 25°C<br>Over temp. | -0.3<br>0 | | 5<br>5 | -0.3<br>0 | | 5<br>5 | <b>v</b> | | V <sub>OL</sub> | Large signal voltage gain | V <sub>OUT</sub> = 1V to 11V | 70 | 90 | | 70 | 90 | | dB | | PSRR | Power supply rejection ratio | | 60 | 90 | | 60 | 90 | | dB | | v <sub>o</sub> | Output voltage swing | $V_{IN} = +50 \text{mV}, \ I_L = -150 \text{A}$<br>$V_{IN} = -50 \text{mV}, \ I_L = +150 \mu \text{A}$ | 11.5 | 11.7<br>0.2 | 0.5 | 11.5 | 11.7<br>0.2 | 0.5 | V<br>V | | CMRR | Common-mode rejection ratio | $R_S = 10k\Omega$ | 60 | 80 | | 60 | 80 | | dB | | GBW | Gain bandwidth | $R_F = 100k\Omega$ | | 250 | | | 250 | | kHz | | V <sub>NN</sub> | Input noise voltage | F = 1kHz | | | | | | | nV/√H: | | Digital-to | -Analog Converter | | | | | | | | | | | Resolution | | | | 8 | | | 8 | bits | | INL | Integral non-linearity error | | | ± 1 | ± 2 | | ± 1 | ± 2 | LSB | | DNL | Differential non-linearity error <sup>1</sup> | | | ± 0.5 | ± 1 | | ± 0.5 | ± 1 | LSB | | V <sub>FS</sub> | Full-scale gain error | PWM amp. A <sub>V</sub> = 1 | | ± 0.2 | ± 0.8 | | ± 0.2 | ± 0.8 | %FS | | | Full-scale temperature drift | V <sub>REF</sub> T <sub>C</sub> = 0ppm/°C | | 20 | | | 20 | | ppm/°C | | V <sub>ZS</sub> | Zero-scale offset error | PWM amp. A <sub>V</sub> = 1 | | ± 1 | ± 2 | | ±1 | ± 2 | LSB | | Z <sub>IN</sub> | Input impedance<br>(DAC ref. in) | | | 40 | | | 40 | | kΩ | | ts | Settling time to ± 0.5 LSB | | | 5 | | | 5 | | μs | | t <sub>PLH</sub> | Propagation delay time (high) | | | 200 | | | 200 | | ns | | t <sub>PHL</sub> | Propagation delay time (low) | | | 200 | | | 200 | | ns | | Logic Inp | outs | | | | | | | | | | V <sub>IH</sub> | Input voltage: TTL high | | 2.0 | | 12 | 2.0 | | 12 | ٧ | | V <sub>IL</sub> | Input voltage: TTL low | | 0 | | 0.8 | 0 | | 0.8 | ٧ | | l <sub>IH</sub> | Input current: TTL high | | | | ±1 | | | ± 1 | μΑ | | IIL | Input current: TTL low | | | | ± 1 | | | ± 1 | μΑ | ### NOTE: <sup>1.</sup> Monotonicity guaranteed over operating temperature range. # AN120 An Overview of Switched-Mode Power Supplies Application Note ### **Linear Products** Conceptually, three basic approaches exist for obtaining regulated DC voltage from an AC power source. These are: - Shunt regulation - · Series linear regulation - Series switched-mode regulation All require AC power line rectification. The series switched-mode regulators will be referred to as switched-mode power supplies or SMPS during the course of this article. Briefly stated, if all three types of regulation can perform the same function, the following are some of the key parameters to be addressed: - From an economical point of view, cost of the system is paramount. - From an operations point of view, weight of the system is critical. - From a design criteria, system efficiency is the first order of business. The series and shunt regulators operate on the same principle of sensing the DC output voltage, comparing to an internal reference level and varying a resistor (active device) to maintain the output levels within prespecified limits. Switched-mode power supplies (SMPS) are basically DC-to-DC converters, operating at frequencies in the 20kHz and higher region. Basically, the SMPS is a power source which utilizes the energy stored during one portion of its operating cycle to supply power during the remaining segment of its operating cycle. Linear regulators, both shunt and series, suffer when required to supply large currents with resultant high dissipation across the regulating device. Efficiency suffers tremendously. (Efficiencies less than 40% are typical.) Switched-mode power supplies operate at much higher levels of efficiency (generally in the order of 75% to 80%), thereby reducing significantly the energy wasted in the regulated supply. The SMPS does, however, suffer significantly in the ripple regulation it is able to maintain, as opposed to a much higher degree of regulation available in series (or shunt) linear regulators. The linear regulators obtain improved regulation by virtue of the series pass elements always conducting, as opposed to SMPS devices having their active devices operative only during a portion of the overall operating period. Some definitions and comparisons between linear regulators and switched-mode power supplies follow for reference. ### REGULATION Line Regulation — (Sometimes referred to as static regulation) refers to the changes in the output (as a percent of nominal or actual value) as the input AC is varied slowly from its rated minimum value to its rated maximum value (eg. from 105VACRMS). Load Regulation — (Sometimes referred to as dynamic regulation) refers to changes in output (as a percent of nominal or actual value) when the load conditions are suddenly changed (eg. minimum load to full load.) ### NOTES: The combination of static and dynamic regulation are cumulative; care should be taken when referring to the regulation characteristics of a power supply. **Thermal Regulation** — Referred to as changes due to ambient variations or thermal drift. ### TRANSIENT RESPONSE The ability of the regulator to respond to rapid changes in either line variations, load variations, or intermittent transient input conditions. (This parameter is often referred to as "recovery time.") ### **AC PARAMETERS** Voltage Limiting — The regulator's ability to "shut down" in the event that the internal control elements fail to function properly. Current Limiting — Often referred to as "fold-back", where the amplifier segment of the regulator folds back the output current of the device when safe operating limits are exceeded. **Thermal Shutdown** — The regulator's ability to shut itself down when the maximum die temperature is exceeded. ### **GENERAL PARAMETERS** **Power Dissipation** — The maximum power the regulator can tolerate and still maintain operation within the safe operating area of its active devices. Efficiency — The ratio (in percent) of the usable versus total power being dissipated in a regulated supply. (The losses can be AC as well as DC losses.) **EMI/RFI** — Generation of ElectroMagnetic/ Radio Frequency Interference signals and magnetic field disturbance in SMPS devices. (Transformer and choke design are available which reduce both RFI & EMI to safe acceptance regions.) ### An Overview of Switched-Mode Power Supplies AN120 The balance of this section will be dedicated to the discussion of the general operation of Switched-Mode Power Supplies (SMPS) with emphasis on the Signetics NE5560 Control and Protection Module. Switched-mode power supplies (SMPS) have gained much popularity in recent years because of the benefits they offer. They are now used on a large scale in desk calculators computers, instrumentation, etc., and it is confidently expected that the market for this type of supply will grow. The advantages of SMPS are low weight and small size, high efficiency, wide AC input voltage range, and low cost. - Low weight and small size are possible because operation occurs at a frequency beyond the audible range; the inductive elements are small. - High efficiency because, for output regulation, the power transistor is switched rapidly between saturation and cut-off and therefore has little dissipation. This eases heatsink requirements, which contributes to weight and volume reduction. Conventional linear regulator supplies may have efficiencies as low as 50%, or less, but efficiencies of 80% are readily achievable with SMPS (see Figure 1). - Wide AC input voltage range because the flexibility of varying the switching frequency in addition to the change in transistor duty cycle makes voltage adaptation unnecessary. - Low overall cost, due to the reduced volume and power dissipation, means that less material is required and smaller semiconductor devices suffice. Switched-mode power supplies also have slight disadvantages in comparison to linear regulators, namely, somewhat greater circuit complexity, tendency to RFI radiation, slower response to rapid load changes, and less ability to remove output ripple. # HOW SWITCHED-MODE POWER SUPPLIES OPERATE The switched-mode power supply is a modern version of its forerunner, the electromechanical vibrator, used in the past to supply car radios. But the new concept is much more reliable because of the far greater lifetime of the transistor switch. Figure 2 shows the principle of the AC fed SMPS. In this system, the AC voltage is rectified, smoothed, and supplied to the electronic chopper, which operates at a frequency above the audible range to prevent noise. The chopped DC voltage is applied to the primary of a transformer, and the secondary voltage is rectified and smoothed to give the required DC output. The transformer is necessary to isolate the output from the input. Output voltage is sensed by a control circuit, which adjusts the duty cycle of the switching transistor, via the drive circuit, to keep the output voltage constant irrespective of load and line voltage changes. Without the input rectifier, this system can be operated from a battery or other DC source. Depending on the requirements of the application, the DC-to-DC converter can be one of the three basic types: flyback converter, forward converter, or push-pull (balanced) converter. ### The Flyback Converter Figure 3 shows the flyback converter circuit, and the waveforms of transistor voltage, VCE, and choke current, IL, reflected to the primary (choke double-wound for line isolation). Cycle time and transistor duty cycle are denoted T and $\delta$ , respectively. While Q1 conducts, energy is accumulated in the choke magnetic field (IL rising and D1 reverse-biased), and it is discharged into the output capacitor and the load during the flyback period, that is, while Q1 is off (I<sub>L</sub> falling and D<sub>1</sub> forward-biased). During Q1 conduction, CO continues delivering energy to the load, so providing smoothing action. It will be noted that only one inductive element is needed, in distinction to the converter types discussed below, which require two. As the V<sub>CF</sub> waveform shows, the peak collector voltage is twice the input voltage, $V_{I}$ , for $\delta$ equal to 0.5. ### The Forward Converter A major advantage of the forward converter, particularly for low output voltage applications, is that the high frequency output ripple is limited by the choke in series with the output. Figure 4 illustrates the circuit. During the transistor-on (or forward) period, energy is simultaneously stored in the choke $L_{\rm O}$ and passed via $D_{\rm 1}$ to the load. While Q1 is off, part of the energy accumulated in $L_{\rm O}$ is transferred to the load through free-wheeling diode $D_2$ . Output capacitor $C_0$ smoothes the ripple due to transistor switching. After transistor turn-off, the magnetic energy built up in the transformer core is returned to the DC input via the demagnetizing winding (closely coupled with the primary) and $D_3$ , so limiting the peak collector voltage to twice the input voltage, Vi. ### The Push-Pull Converter This converter type, given in Figure 5, consists of two forward converters operating in push-pull. Diodes $D_1$ and $D_2$ rectify the rectangular secondary voltage generated by Q1 and Q2 being turned on during alternate half cycles. Push-pull operation doubles the frequency of the ripple current in output filter $L_0C_0$ and so reduces the output ripple voltage. The peak transistor voltage is 2V. ### MAKING THE BEST CONVERTER CHOICE There exist several versions of the three fundamental circuits described earlier. These are shown in Figure 6. Circuits IA, IIA and IIIA are the basic types. In the two transistor circuits IB and IIB, transistors Q1 and Q2 conduct simultaneously and diodes D4 and D5 limit the peak collector voltage to the level of DC input voltage, V1. Similarly, in the push-pull circuits IIIB and IIIC, the collector voltage does not exceed V1; in circuit IIIB, Q1 and Q2 are turned on during alternate half cycles, in circuit IIIC, Q1 and Q4 are turned on in one half cycle and Q2 and Q3 in the next. Converter choice depends on application and performance requirements. The flyback converter is the simplest and least expensive; it is recommended for multi-output supplies because each output requires only one diode and one capacitor. However, smoothing may be a problem where ripple requirements are severe. The push-pull type has the most complex base drive circuit but it produces the ### An Overview of Switched-Mode Power Supplies **AN120** lowest output ripple with given values of $L_{\text{O}}$ and $C_{\text{O}}$ . Figure 7 is a general guide for the choice of converter type, based on output voltage and power. In the case of the flyback converter, it becomes more and more difficult to keep the percentage output ripple below an acceptable level as the output power increases and the output voltage decreases. For reasons of circuit economy, however, the flyback converter is the best proposition if the output power does not exceed about 10W. For output powers higher than about 1kW, the push-pull converter is preferable. # THE CONTROL AND PROTECTION MODULE In addition to providing adequate output voltage stabilization against line voltage and load changes, the control module must give fast protection against overload, equipment malfunction, and the effects of switch-on immediately following switch-off. In addition the following features are desirable: - Soft-Start: a gradual increase of the transistor duty cycle after switch-on causing a slow rise of the output voltage, which prevents an excessive inrush current due to a capacitive load or charging of the output capacitor. - Synchronization: to prevent interference due to the difference in free-running frequencies (for example, in a system in which a low-power SMPS supplies the base drive circuit of the output switching transistor in a high-power SMPS). ## An Overview of Switched-Mode Power Supplies ### An Overview of Switched-Mode Power Supplies **AN120** Remote switch-on and switch-off: essential for sequential switching of supply units in, for instance, a computer supply system. The control and protection circuitry of a switched-mode power supply (SMPS) is a crucial and complicated part of the whole supply. Integration of this circuitry on a chip will therefore ease the design of an SMPS considerably. ### SMPS CONTROL LOOP Figure 8 shows the principal control loop of a regulated SMPS. The output voltage $V_{\rm O}$ is sensed and, via a feedback network, fed to the input of an error amplifier where it is compared with a reference voltage. The output of this amplifier is connected to an input of the pulse-width modulator, PWM. The other input of this modulator is used for an oscillator signal, which can be a sawtooth or a triangle. As a result, a rectangular waveform with the frequency of the oscillator is emerging at the output of the PWM. The width of this pulse is dictated by the output voltage of the error amplifier. After passing through an output stage, the pulse can be used to drive the power transistor of the SMPS. When the width of the pulse is varied, the ontime of this transistor will also vary and consequently the amount of energy taken from the input voltage, $V_{\rm L}$ So, by controlling the duty cycle $\delta$ of the power transistor, one can stabilize the output of the SMPS against line and load variations. The duty cycle $\delta$ is defined as $t_{ON}/T$ for the power transistor. Protections for overvoltage, overcurrent, etc., can be realized with additional inputs on the PWM or the output stage. ### **INITIAL TURN-ON** It may be helpful to operate an SMPS open loop with reduced error amplifier gain. This provides an easy way to verify correct operation of control loop elements. # NE/SE5560 Switched-Mode Power Supply Control Circuit **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE5560 is a control circuit for use in switched-mode power supplies. This single monolithic chip incorporates all the control and housekeeping (protection) functions required in switched-mode power supplies, including an internal temperature-compensated reference source, internal Zener references, saw-tooth generator, pulse-width modulator, output stage and various protection circuits. #### **FEATURES** - Stabilized power supply - Temperature-compensated reference source - Sawtooth generator - Pulse-width modulator - Remote on/off switching - Current limiting - Low supply voltage protection - Loop fault protection - Demagnetization/overvoltage protection - Maximum duty cycle clamp - Feed-forward control - External synchronization #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to 70°C | NE5560N | | 16-Pin Plastic Dip | -55°C to 125°C | SE5560N | | 16-Pin Cerdip | 0 to 70°C | NE5560F | | 16-Pin Cerdip | -55°C to 125°C | SE5560F | | 16-Pin SO | 0 to 70°C | NE5560D | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------|--------------| | V <sub>CC</sub><br>I <sub>CC</sub> | Supply <sup>1</sup> Voltage-forced mode Current-fed mode | +18<br>30 | V<br>mA | | lout | Output transistor (at 20 - 30V max) Output current Collector voltage (Pin 15) Max. emitter voltage (Pin 14) | 40<br>V <sub>CC</sub> + 1.4V<br>+5 | mA<br>V<br>V | | T <sub>A</sub> | Operating ambient temperature range<br>SE5560<br>NE5560 | -55 to +125<br>0 to 70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | NOTE: <sup>1.</sup> Does not include current for timing resistors or capacitors. NE/SE5560 #### **BLOCK DIAGRAM** NE/SE5560 ## **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = 12V$ , unless otherwise specified. | SYMBOL | PARAMETER | TECT COMPLETIONS | SE5560 | | | NE5560 | | | | |------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------|------------|--------------|--------------|------------|--------------|-------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Reference | sections | | | | | | | | | | V <sub>REF</sub> | Internal reference voltage | 25°C<br>Over temperature | 3.69<br>3.65 | 3.72 | 3.81<br>3.85 | 3.57<br>3.53 | 3.72 | 3.95<br>4.00 | V<br>V | | | Temperature coefficient of V <sub>REF</sub> | | | -100 | | | -100 | | ppm/°C | | V <sub>Z</sub> | Internal Zener reference<br>Temperature coefficient of V <sub>Z</sub> | I <sub>L</sub> = -7mA | 7.8 | 8.4<br>200 | 8.8 | 7.8 | 8.4<br>200 | 8.8 | V<br>ppm/°C | | Oscillator | section | | | - | h | | | | | | | Frequency range | Over temperature | 50 | | 100k | 50 | | 10 <b>0k</b> | Hz | | | Initial accuracy oscillator | $R = 5k\Omega$ | | 5 | | | 5 | | % | | | Duty cycle range | f <sub>O</sub> = 20kHz | 0 | | 98 | 0 | | 98 | % | | Modulator | | | | | | | | | | | | Modulation input current | Voltage at Pin 5 = 2V<br>Over temperature | | 0.2 | 20 | | 0.2 | 20 | μΑ | | Housekee | ping function | | | | | | | | | | | Pin 6, input current | At 2V<br>Over temperature | | 0.2 | 20 | | 0.2 | 20 | μΑ | | l <sub>IN</sub> | Pin 6, duty cycle limit control | For 50% max duty cycle<br>15kHz to 50kHz/41% of<br>V <sub>Z</sub> | 40 | 50 | 60 | 40 | 50 | 60 | % of duty | | | Pin 1, low supply voltage protection thresholds | | 8 | 9.0 | 10.5 | 8 | 9.0 | 10.5 | ٧ | | | Pin 3, feedback loop protection trip threshold | | 400 | 600 | 720 | 400 | 600 | 720 | m∨ | | | Pin 3, pull-up current Pin 13, demagnetization/over- voltage protection trip on threshold | At 2V Over temperature | -7<br>470 | -15<br>600 | -35<br>720 | -7<br>470 | -15<br>600 | -35<br>720 | μA<br>mV | | I <sub>IN</sub> | Pin 13, input current | At 0.25V<br>25°C<br>Over temperature | | -0.6 | -10<br>-20 | | -0.6 | -10<br>-20 | μΑ | | | Pin 16, feed-forward duty cycle control | Voltage at Pin $16 = 2V_Z$<br>At $16V$ , $V_{CC} = 18V$ | 30 | 40 | 50 | 30 | 40 | 50 | % origina<br>duty cycle | | | *Pin 16, feed-forward input current | 25°C | | 0.2 | 5 | | 0.2 | 5 | μΑ | | | <u> </u> | Over temperature | | | 10 | | | 10 | μΑ | Linear Products Product Specification ## Switched-Mode Power Supply Control Circuit NE/SE5560 ## DC ELECTRICAL CHARACTERISTICS (Continued) T<sub>A</sub> = 25°C, V<sub>CC</sub> = 12V, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | SE5560 | | | NE5560 | | | UNIT | |-----------------|---------------------------------------------------|---------------------------------------------------------------|--------|-------|----------------|----------|---------|----------------|------| | STMBOL | PANAMETER | TEST CONDITIONS | Min | Тур | p Max Min | | Typ Max | | UNII | | External s | ynchronization | | | | | | | | | | | Pin 9 Off | | 0 | | 0.8 | 0 | | 0.8 | V | | | On | | 2 | | V <sub>Z</sub> | 2 | | V <sub>Z</sub> | ٧ | | | Sink current | Voltage at Pin 9 = 0V,<br>25°C | | -65 | -100 | | -65 | -125 | μΑ | | | | Over temperature | | | -125 | | | -125 | μΑ | | Remote | | | | | | | | | | | | Pin 10 Off | | 0 | | 0.8 | 0 | | 0.8 | ٧ | | | On | | 2 | | Vz | 2 | | Vz | ٧ | | | | At OV | | | | | | | | | | Sink current | 25°C | | -85 | -100 | | -85 | -125 | μΑ | | | | Over temperature | | | -125 | <u> </u> | | -125 | μΑ | | Current lin | niting | | | | | , | | | | | IN | Pin 11 Input current | Voltage at<br>Pin 11 = 250mV | | -2 | -20 | | -2 | -20 | μΑ | | | | 25°C | | | | | | | | | | | Over temperature | | | -40 | | | -40 | μΑ | | | Single pulse inhibit delay | Inhibit delay time for 20% overdrive at 40mA I <sub>OUT</sub> | | 0.7 | 0.8 | | 0.7 | 0.8 | μs | | OC <sub>1</sub> | Trip Levels: Shut down, slow start, low level | | 0.500 | 0.600 | 0.700 | 0.500 | 0.600 | 0.700 | ٧ | | OC <sub>2</sub> | Current limit, high level | | 0.400 | 0.480 | 0.560 | 0.400 | 0.560 | 0.500 | ٧ | | ΔΟС | Low Level in terms of high level, OC <sub>1</sub> | | 0.750 | 0.800 | 0.850 | 0.750 | 0.800 | 0.850 | V | | Error ampl | lifier | | | | | | | | | | V <sub>OH</sub> | Output voltage swing | | 6.2 | | 9.5 | 6.2 | | 9.5 | V | | $V_{OL}$ | Output voltage swing | | | | 0.7 | | | 0.7 | V | | | Open-loop gain | | 54 | 60 | | 54 | 60 | | dB | | R <sub>F</sub> | Feedback resistor | | 10k | | | 10k | | | Ω | | BW | Small-signal bandwidth | | | 3 | | | 3 | | MHz | | Output sta | ge | | | | | | | | | | | V <sub>CE</sub> (SAT) I <sub>C</sub> = 40mA | | | | 0.5 | | | 0.5 | ٧ | | | Output current (Pin 15) | | 40 | | | 40 | | | mA | | | Max. emitter voltage (Pin 14) | | 5 | 6 | | 5 | 6 | | V | | Supply vol | tage/current <sup>1</sup> | | | | | | | | | | loc | Supply current | $I_Z = 0$ , voltage-forced, | | | | | | | | | | | V <sub>CC</sub> = 12V, 25°C | | | 10 | | | 10 | mA | | | | Over temp. | | | 15 | | | 15 | mA | | V <sub>CC</sub> | Supply voltage | I <sub>CC</sub> = 10mA current-fed | 20 | | 23 | 19 | | 24 | ٧ | | $V_{CC}$ | Supply voltage | I <sub>CC</sub> = 30mA current-fed | 20 | | 30 | 20 | | 30 | ٧ | NOTE: <sup>1.</sup> Does not include current for timing resistors or capacitors. NE/SE5560 #### **MAXIMUM PIN VOLTAGES** | | NE5560 | | | | | | | | |--------|-----------------------------|------------------------------------|--|--|--|--|--|--| | Pin No | Function | Maximum Voltage | | | | | | | | 1 | V <sub>CC</sub> | See Note 1 | | | | | | | | 2 | Vz | Do not force (8.4V) | | | | | | | | 3 | Feedback | Vz | | | | | | | | 4 | Gain | | | | | | | | | 5 | Modulator | $ V_7 $ | | | | | | | | 6 | Duty Cycle Control | $V_z$ | | | | | | | | 7 | R <sub>T</sub> | Current force mode | | | | | | | | 8 | C <sub>T</sub> | | | | | | | | | 9 | External Sync | V <sub>Z</sub> | | | | | | | | 10 | Remote On/Off | V <sub>z</sub> | | | | | | | | 11 | Current Limiting | V <sub>CC</sub> | | | | | | | | 12 | GND | GND | | | | | | | | 13 | Demagnetization/Overvoltage | V <sub>CC</sub> | | | | | | | | 14 | Output (Emit) | V <sub>Z</sub> | | | | | | | | 15 | Output (Collector) | V <sub>CC</sub> + 2V <sub>BE</sub> | | | | | | | | 16 | Feed-forward | Vcc | | | | | | | #### NOTE: #### TYPICAL PERFORMANCE CHARACTERISTICS When voltage-forced, maximum is 18V; when current-fed, maximum is 30mA. See voltage-/current-fed supply characteristic curve. #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) NE/SE5560 #### TYPICAL PERFORMANCE CHARACTERISTICS #### THEORY OF OPERATION The following functions are incorporated: - A temperature-compensated reference source. - An error amplifier with Pin 3 as input. The output is connected to Pin 4 so that the gain is adjustable with external resistors. - A sawtooth generator with a TTLcompatible synchronization input (Pins 7, 8, 9). - A pulse-width modulator with a duty cycle range from 0 to 95%. The PWM has two additional inputs: Pin 6 can be used for a precise setting of $\delta_{\text{MAX}}$ Pin 5 gives a direct access to the modulator, allowing for real constant-current operation: - A gate at the output of the PWM provides a simple dynamic current limit. - A latch that is set by the flyback of the sawtooth and reset by the output pulse of the above mentioned gate prohibits double pulsing. - Another latch functions as a start-stop circuit; it provides a fast switch-off and a slow start. - A current protection circuit that operates via the start-stop circuit. This is a combined function with the current limit circuit, therefore Pin 11 has two trip-on levels; the lower one for cycle-by-cycle current limiting, the upper one for current protection by means of switch-off and slow-start. - A TTL-compatible remote on/off input at Pin 10, also operating via the startstop circuit. - An inhibit input at Pin 13. The output pulse can be inhibited immediately. - An output gate that is commanded by the latches and the inhibit circuit. - An output transistor of which both the collector (Pin 15) and the emitter (Pin 14) are externally available. This allows for normal or inverse output pulses. - A power supply that can be either voltage- or current-driven (Pins 1 and 12). The internally-generated stabilized output voltage V<sub>Z</sub> is connected to Pin 2. - A special function is the so-called feed-forward at Pin 16. The amplitude of the sawtooth generator is modulated in such a way that the duty cycle becomes inversely proportional to the voltage on this pin: $\delta \sim 1/V16$ . Loop fault protection circuits assure that the duty cycle is reduced to zero or a low value for open- or shortcircuited feedback loops. # Stabilized Power Supply (Pins 1, 2, 12) The power supply of the NE5560 is of the well known series regulation type and provides a stabilized output voltage of typically 8.5V. This voltage $V_Z$ is also present at Pin 2 and can be used for precise setting of $\delta_{MAX}$ and to supply external circuitry. Its max. current capability is 5mA. The circuit can be fed directly from a DC voltage source between 10.5V and 18V or can be current-driven via a limiting resistor. In the latter case, internal pinch-off resistors will limit the maximum supply voltage: typical 23V for 10mA and max. 30V for 30mA. The low supply voltage protection is active when $V_{(1-12)}$ is below 10.5V and inhibits the output pulse (no hysteresis). When the supply voltage surpasses the 10.5V level, the IC starts delivering output pulses via the slow-start function. The current consumption at 12V is less than 10mA, provided that no current is drawn from $V_Z$ and $R_{(7-12)}\!\geqslant\!20k\Omega$ . NE/SE5560 #### The Sawtooth Generator Figure 2 shows the principal circuitry of the oscillator. A resistor between Pin 7 and Pin 12 (GND) determines the constant current that charges the timing capacitor $C_{(8-12)}$ . This causes a linear increasing voltage on Pin 8 until the upper level of 5.6V is reached. Comparator H sets the RS flip-flop and Q1 discharges $C_{(8-12)}$ down to 1.1V, where comparator L resets the flip-flop. During this flyback time, Q2 inhibits the output. Synchronization at a frequency lower than the free-running frequency is accomplished via the TTL gate on Pin 9. By activating this gate ( $V^9 < 2V$ ), the setting of the sawtooth is prevented. This is indicated in Figure 3. Figure 4 shows a typical plot of the oscillator frequency against the timing capacitor. The frequency range of the NE5560 goes from < 50Hz up to > 100kHz. #### Reference Voltage Source The internal reference voltage source is based on the bandgap voltage of silicon. Good design practice assures a temperature dependency typically ± 100ppm/°C. The reference voltage is connected to the positive input of the error amplifier and has a typical value of 3.72V. #### **Error Amplifier Compensation** For closed-loop gains less than 40dB, it is necessary to add a simple compensation capacitor as shown in Figures 4 and 5. # Error Amplifier with Loop-Fault Protection Circuits This operational amplifier is of a generally used concept and has an open-loop gain of typically 60dB. As can be seen in Figure 5, the inverting input is connected to Pin 3 for a feedback information proportional to $V_{\rm O}$ . The output goes to the PWM circuit, but is also connected to Pin 4, so that the required gain can be set with $\rm R_S$ and $\rm R_{(3-4)}$ . This is indicated in Figure 5, showing the relative change of the feedback voltage as a function of the duty cycle. Additionally, Pin 4 can be used for phase shift networks that improve the loop stability. When the SMPS feedback loop is interrupted. the error amplifier would settle in the middle of its active region because of the feedback via R<sub>(3-4)</sub>. This would result in a large duty cycle. A current source on Pin 3 prevents this by pushing the input voltage high via the voltage drop over R(3-4). As a result, the duty cycle will become zero, provided that $R_{(3-4)} > 100k$ . When the feedback loop is short-circuited, the duty cycle would jump to the adjusted maximum duty cycle. Therefore, an additional comparator is active for feedback voltages at Pin 3 below 0.6V. Now an internal resistor of typically 1k is shunted to the impedance on the $\delta_{\text{MAX}}$ setting Pin 6. Depending on this impedance, $\delta$ will be reduced to a value $\delta_0$ . This will be discussed further. NE/SE5560 #### The Pulse-Width Modulator The function of the PWM circuit is to translate a feedback voltage into a periodical pulse of which the duty cycle depends on that feedback voltage. As can be seen in Figure 6, the PWM circuit in the NE5560 is a long-tailed pair in which the sawtooth on Pin 8 is compared with the LOWEST voltage on either Pin 4 (error amplifier), Pin 5, or Pin 6 ( $\delta_{\rm MAX}$ and slow-start). The transfer graph is given in Figure 7. The output of the PWM causes the resetting of the output bistable. #### Limitation of the Maximum Duty Cycle With Pins 5 and 6 not connected and with a rather low feedback voltage on Pin 3, the NE5560 will deliver output pulses with a duty cycle of $\approx 95\%$ . In many SMPS applications, however, this high $\delta$ will cause problems. Especially in forward converters, where the transformer will saturate when $\delta$ exceeds 50%, a limitation of the maximum duty cycle is a must. A DC voltage applied to Pin 6 (PWM input) will set $\delta_{MAX}$ at a value in accordance with Figure 7. For low tolerances of $\delta_{MAX}$ , this voltage on Pin 6 should be set with a resistor divider from V\_Z (Pin 2). The upper and lower sawtooth levels are also set by means of an internal resistor divider from V\_Z, so forming a bridge configuration with the $\delta_{MAX}$ setting is low because tolerances in V\_Z are compensated and the sawtooth levels are determined by internal resistor matching rather than by absolute resistor matching rather than by absused for determining the tap on the bleeder for a certain $\delta_{MAX}$ setting. As already mentioned, Figure 9 gives a graphical representation of this. The value $\delta o$ is limited to the lower and the higher side; - It must be large enough to ensure that at maximum load and minimum input voltage the resulting feedback voltage on Pin 3 exceeds 0.6V. - It must be small enough to limit the amount of energy in the SMPS when a loop fault occurs. In practice, a value of 10 – 15% will be a good compromise. #### Extra PWM Input (Pin 5) The PWM has an additional inverting input: Pin 5. It allows for attacking the duty cycle via the PWM circuit, independently from the feedback and the $\delta_{\rm MAX}$ information. This is necessary when the SMPS must have a real constant-current behavior, possibly with a fold-back characteristic. However, the realization of this feature must be done with additional external components. When not used, Pin 5 should be tied to Pin 6. # Dynamic Current Limit and Current Protection (Pin 11) In many applications, it is not necessary to have a real constant-current output of the SMPS. Protection of the power transistor will be the prime goal. This can be realized with the NE5560 in an economical way. A resistor (or a current transformer) in the emitter of the power transistor gives a replica of the collector current. This signal must be connected to Pin 11. As can be seen in Figure 10, this input has two comparators with different reference levels. The output of the comparator with the lower 0.48V reference is connected to the same gate as the output of the PWM. NE/SE5560 When activated, it will immediately reset the output flip-flop, so reducing the duty cycle. The effectiveness of this cycle-by-cycle current limit diminishes at low duty cycle values. When $\delta$ becomes very small, the storage time of the power transistor becomes dominant. The current will now increase again, until it surpasses the reference of the second comparator. The output of this comparator activates the start-stop circuit and causes an immediate inhibit of the output pulses. After a certain deadtime, the circuit starts again with very narrow output pulses. The effect of this two-level current protection circuit is visualized in Figure 11. #### The Start-Stop Circuit The function of this protection circuit is to stop the output pulses as soon as a fault occurs and to keep the output stopped for several periods. After this dead-time, the output starts with a very small, gradually increasing duty cycle. When the fault is persistent, this will cause a cyclic switch-off/switch-on condition. This "hiccup" mode effectively limits the energy during fault conditions. The realization and the working of the circuit are indicated in Figures 12 and 13. The dead time and the soft-start are determined by an external capacitor that is connected to Pin 6 (\$\delta\_{MAX}\$ setting). An RS flip-flop can be set by three different functions: - 1. Remote on/off on Pin 10. - 2. Overcurrent protection on Pin 11. - 3. Low supply voltage protection (internal). As soon as one of these functions cause a setting of the flip-flop, the output pulses are blocked via the output gate. In the same time transistor Q1 is forward-biased, resulting in a discharge of the capacitor on Pin 6. The discharging current is limited by an internal $150\Omega$ resistor in the emitter of Q1. The voltage at Pin 6 decreases to below the lower level of the sawtooth. When V6 has dropped to 0.6V, this will activate a comparator and the flip-flop is reset. The output stage is no longer blocked and Q1 is cut off. Now V<sub>Z</sub> will charge the capacitor via R1 to the normal $\delta_{\rm MAX}$ voltage. The output starts delivering very narrow pulses as soon as V6 exceeds the lower sawtooth level. The duty cycle of the output pulse now gradually increases to a value determined by the feedback on Pin 3, or by the static $\delta_{\rm MAX}$ setting on Pin 6. #### Remote On/Off Circuit (Pin 10) In systems where two or more power supplies are used, it is often necessary to switch these supplies on and off in a sequential way. Furthermore, there are many applications in which a supply must be switched by a logical signal. This can be done via the TTL-compatible remote on/off input on Pin 10. The output pulse is inhibited for levels below 0.8V. The output of the IC is no longer blocked when the remote on/off input is left floating or when a voltage > 2V is applied. Start-up occurs via the slow-start circuit. #### The Output Stage The output stage of the NE5560 contains a flip-flop, a push-pull driven output transistor, and a gate, as indicated in Figure 14. The flipflop is set by the flyback of the sawtooth. Resetting occurs by a signal either from the PWM or the current limit circuit. With this configuration, it is assured that the output is switched only once per period, thus prohibiting double pulsing. The collector and emitter of the output transistor are connected to respectively Pin 15 and Pin 14, allowing for normal or inverted output pulses. An internally-grounded emitter would cause untolerable voltage spikes over the bonding wire, especially at high output currents. This current capability of the output transistor is 40mA peak for V<sub>CF</sub> $\cong$ 0.4V. An internal clamping diode to the supply voltage protects the collector against overvoltages. The max. voltage at the emitter (Pin 14) must not exceed +5V. A gate, activated by one of the set or reset pulses, or by a command from the start-stop circuit will immediately switchoff the output transistor by short-circuiting its base. The external inhibitor (Pin 13) operates also via this base. #### **Demagnetization Sense** As indicated in Figure 14, the output of this NPN comparator will block the output pulse. when a voltage above 0.6V is applied to Pin 13. A specific application for this function is to prevent saturation of forward-converter transformers. This is indicated in Figure 15. #### Feed-Forward (Pin 16) The basic formula for a forward converter is $\frac{dV_{IN}}{dV_{IN}}$ (n = transformer ratio) This means that in order to keep VOUT at a constant value, the duty cycle $\delta$ must be made inversely proportional to the input voltage. A preregulation (feed-forward) with the function $\delta \sim 1/V_{IN}$ can ease the feedback-loop NE/SE5560 This loop now only has to regulate for laod variations which require only a low feedback gain in the normal operation area. The transformer of a forward converter must be designed in such a way that it does not saturate, even under transient conditions, where the max. inductance is determined by $\delta_{\text{MAX}} \times V_{\text{IN}}$ max. A regulation of $\delta_{\text{MAX}} \sim 1/V_{\text{IN}}$ will allow for a considerable reduction or simplification of the transformer. The function of $\delta \sim 1/V_{\text{IN}}$ can be realized by using Pin 16 of the NE5560. Figure 16 shows the electrical realization. When the voltage at Pin 16 exceeds the stabilized voltage $V_Z$ (Pin 2), it will increase the charging current for the timing capacitor on Pin 8. The operating frequency is not affected, because the upper trip level for sawtooth increases also. Note that the $\delta_{MAX}$ voltage on Pin 6 remains constant because it is set via Vz. Figure 17 visualizes the effect on $\delta_{MAX}$ and the normal operating duty cycle $\delta.$ For V<sub>16</sub> = 2 $\times$ Vz, these duty cycles have halved. The graph for $\delta$ = f(V<sub>16</sub>) is given in Figure 18. #### NOTE: V<sub>16</sub> must be less than Pin 1 voltage. #### **APPLICATIONS** #### NE/SE5560 Push-Pull Regulator This application describes the use of the Signetics NE/SE5560 adapted to function as a push-pull switched mode regulator, as shown in Figures 19 and 20. Input voltage range is +12V to +18V for a nominal output of +30V and -30V at a maximum load current of 1A with an average efficiency of 81%. Features include feed-forward input compensation, cycle-to-cycle drive current protection and other voltage sensing, line (to positive output) regulation < 1% for an input range of + 13V to + 18V and load regulation to positive output of < 3% for $\Delta I_1$ (+) of 0.1 to 1A. The main pulse-width modulator operates to 48kHz with power switching at 24kHz. ## NE/SE5560 ## NE/SE5560 # AN121 Forward Converter Application Using the NE5560 Application Note #### **Linear Products** # DUAL OUTPUT ±50V, 1 AMP, FORWARD CONVERTER FOR OFF-LINE OPERATION A straightforward 100W off-line converter, with transformer isolation to load, is shown in Figure 1. The NE5560 is operated at a switching frequency of 75kHz allowing minimum magnet- ics and component size. Line regulation is also greatly improved by making use of Pin 16, the feed-forward input. Typical transformer design recommended is: T<sub>1</sub>: Primary 60T #24, Secondary 20T #26 on a Ferroxcube #2616 (3C8) pot core wound tightly coupled for minimum leakage inductance and having adequate primary inductance for low droop in the base drive waveform. Base drive to Q2 should approach 0.5A peak for fast turn-on response and minimum losses. $T_2$ provides 2.4:1 stepdown from primary to each secondary. A primary winding of 60 turns of #26 wire wound between the two secondaries with 25 turns each of #20 wire. The recommended core is a Ferroxcube-type 3622 pot core with a 25 mil ( $\frac{1}{1}$ 1000 in.) gap to prevent saturation. # AN122 NE5560 Push-Pull Regulator Applicator Application Note #### **Linear Products** #### INTRODUCTION ## NE/SE5560 Push-Pull Regulator This application describes the use of the Signetics NE/SE5560 adapted to function as a push-pull switched-mode regulator, as shown in Figures 1 and 2. Input voltage range is +12 to +18V for a nominal output of +30 and -30V at a maximum load current of 1A with an average efficiency of 81%. Features include feed-forward input compensation, cycle-by-cycle drive current protection and overvoltage sensing, line regulation (to positive output) < 1% for an input range of +13 to +18V and load regulation to positive output of < 3% for $\Delta l_L($ + ) of 0.1 to 1 Amp. The main pulse-width modulator operates to 48kHz with power switching at 24kHz. ## NE5560 Push-Pull Regulator Applicator # NE/SE5561 Switched-Mode Power Supply Control Circuit **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5561/SE5561 is a control circuit for use in switched-mode power supplies. It contains an internal temperature-compensated supply, PWM, sawtooth oscillator, overcurrent sense latch, and output stage. The device is intended for low cost SMPS applications where extensive housekeeping functions are not required. #### **FEATURES** - Micro-miniature (D) package - Pulse-width modulator - Current limiting (cycle-by-cycle) - Sawtooth generator - Stabilized power supply - Double pulse protection - Internal temperature-compensated reference #### **APPLICATIONS** - Switched-mode power supplies - DC motor controller inverter - DC/DC converter #### PIN CONFIGURATION #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE5561N | | 8-Pin Plastic DIP | -55 to +125°C | SE5561N | | 8-Pin Cerdip | 0 to +70°C | NE5561FE | | 8-Pin Cerdip | -55 to +125°C | SE5561FE | | 8-Pin SO | 0 to +70°C | NE5561D | #### **BLOCK DIAGRAM** NE/SE5561 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |--------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|--------------| | V <sub>CC</sub> | Supply <sup>1</sup> Voltage-forced mode Current-fed mode | + 18<br>30 | V<br>mA | | I <sub>OUT</sub><br>V <sub>OUT</sub> | Output transistor (at 20-30V max) Output current Output voltage Output duty cycle | 40<br>V <sub>CC</sub> + 1.4V<br>98 | mA<br>V<br>% | | P <sub>D</sub> | Maximum total power dissipation | 0.75 | w | | TA | Operating temperature range<br>SE5561<br>NE5561 | -55 to +125<br>0 to 70 | °C | #### NOTE: #### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 12V$ , $T_A = 25$ °C, unless otherwise specified. | ovano: | DADAMETER | TF0T 000 | | | SE5561 | | | NE5561 | | | |------------------|---------------------------------------|------------------------------|-------------------------|------|-----------------------------------------|---------------------------|------|-----------------------------------------|------|-------| | SYMBOL | PARAMETER TEST CONDITIONS | | Min | Тур | Max | Min | Тур | Max | UNIT | | | Reference | e section | | | d | <b>-</b> | | | 1 | | | | | Internal ref velters | T <sub>A</sub> = : | 25°C | 3.69 | 3.75 | 3.84 | 3.57 | 3.75 | 3.96 | ٧ | | V <sub>REF</sub> | Internal ref voltage | Over tem | perature | 3.65 | | 3.88 | 3.55 | | 3.98 | V | | V <sub>Z</sub> . | Internal zener ref | *1 <sub>L</sub> = | 7mA | 7.8 | 8.2 | 8.8 | 7.8 | 8.2 | 8.8 | ٧ | | | Temp. coefficient of V <sub>REF</sub> | | | | ± 100 | | | ± 100 | | ppm°C | | | Temp. coefficient of VZ | | | | ± 200 | | | ± 200 | | ppm/° | | Oscillator | section | | | | | | | | | | | | Frequency range | Over tem | perature | 50 | | 100k | 50 | | 100k | Hz | | | Initial accuracy | | | | 12 | | | 12 | | % | | | Duty cycle range | f <sub>O</sub> = 2 | 0kHz | 0 | | 98 | 0 | | 98 | % | | Current li | imiting | | | | | | | | | | | 1 | Input current | Pin 6 = 250mV | T <sub>A</sub> = 25°C | | -2 | -10 | | -2 | -10 | μΑ | | IIN | input current | Pin 6 = 250mV | Over temp. | | | -20 | | | -20 | μΑ | | | Single pulse inhibit delay | Inhibit delay | I <sub>OUT</sub> = 20mA | | 0.88 | 1.10 | | 0.88 | 1.10 | μs | | | | time for 20%<br>overdrive at | I <sub>OUT</sub> = 40mA | | 0.7 | 0.8 | | 0.7 | 0.8 | μs | | | Current limit trip level | | | .400 | .500 | .600 | .400 | .500 | .600 | ٧ | | Error am | plifier | | | | | | | · | | | | | Open-loop gain | | | | 60 | | | 60 | | dB | | | Feedback resistor | | | 10k | | | 10k | | | Ω | | BW | Small-signal bandwidth | | | | 3 | | | 3 | | MHz | | V <sub>OH</sub> | Output voltage swing | | | 6.2 | | | 6.2 | | | ٧ | | V <sub>OL</sub> | Output voltage swing | | | | | 0.7 | | | 0.7 | ٧ | | Output st | tage | | | | *************************************** | engasir terresis entre si | | *************************************** | | | | lout | Output current | Over tem | perature | 20 | | | 20 | | | mA | | V <sub>CE</sub> | Sat | I <sub>C</sub> = 20mA, | Over temp. | | | 0.4 | | | 0.4 | · V | <sup>1.</sup> See Voltage-Current-fed supply characteristic curve. NE/SE5561 #### DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 12V, $T_A$ = 25°C, unless otherwise specified. | | | | | | SE5561 | | | NE5561 | | | |--------------------------|--------------------------------|------------------------------|-------------------------------------|-----|--------|------|------|--------|------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | | Min | Тур | Max | Min | Тур | Max | UNIT | | Supply vo | oltage/current | | | 1 | | | | • | | | | I <sub>CC</sub> Supply c | Complex assessed | I <sub>Z</sub> = 0, voltage- | T <sub>A</sub> = 25°C | | | 10.0 | | | 10.0 | mA | | | Supply current | forced | Over temp. | | | 13.0 | | | 13.0 | mA | | ., | / <sub>CC</sub> Supply voltage | I <sub>CC</sub> = 10mA, | I <sub>CC</sub> = 10mA, current-fed | | 21.0 | 22.0 | 19.0 | 21.0 | 24.0 | ٧ | | V <sub>CC</sub> | | I <sub>CC</sub> = 30m. | I <sub>CC</sub> = 30mA current | | | 30.0 | 20.0 | | 30.0 | ٧ | | Low supp | ply protection | | | | | | | | | | | | Pin 1 threshold | | | 8 | 9 | 10.5 | 8 | 9 | 10.5 | V | #### TYPICAL PERFORMANCE CHARACTERISTICS NE/SE5561 #### NE5561 Start-Up The start-up, or initial turn-on, of this device requires some degree of external protective duty cycle limiting to prevent the duty cycle from initially going to the extreme maximum ( $\delta$ > 90%). Either overcurrent limit or slow-start circuitry must be employed to limit duty cycle to a safe value during start-up. Both may be used, if desired. To implement slow-start, the start-up circuit can be used. The divider R1 and R2 sets a voltage, buffered by Q1, such that the output of the error amplifier is clamped to a maximum output voltage, thereby limiting the maximum duty cycle. The addition of capacitor C will cause this voltage to ramp-up slowly when power is applied, causing the duty cycle to ramp-up simultaneously. Overcurrent limit may be used also. To limit duty cycle in this mode, the switch current is monitored at Pin 6 and the output of the 5561 is disabled on a cycle-by-cycle basis when current reaches the programmed limit. With current limit control of slow-start, the duty cycle is limited to that value, just allowing maximum switch current to flow. (Approximately 0.50V measured at Pin 6.) #### APPLICATIONS # 5V, 0.5A Buck Regulator Operates from 15V The converter design shows how simple it is to derive a TTL supply from a system supply of 15V (see Figure 1). The NE5561 drives a 2N4920 PNP transistor directly to provide switching current to the inductor. Overall line regulation is excellent and covers a range of 12V to 18V with minimal change ( < 10mV) in the output operating at full load. As with all NE5561 circuits, the auxiliary slow start and $\delta_{\text{MAX}}$ circuit is required, as evidenced by Q1. The $\delta_{\text{MAX}}$ limit may be calculated by using the relationship: $$\frac{R2}{R1 + R2} (8.2V) = V\delta_{MAX}$$ The maximum duty cycle is then determined from the pulse-width modulator transfer graph, with R1 and R2 being defined from the desired conditions. # AN123 NE5561 Applications Application Note #### **Linear Products** #### INTRODUCTION # 5V, 0.5A Buck Regulator Operates From 15V The converter design shows how simple it is to derive a TTL supply from a system supply of 15V (see Figure 1). The NE5561 drives a 2N4920 PNP transistor directly to provide switching current to the inductor. Overall line regulation is excellent and covers a range of 12V to 18V with minimal change (< 10mV) in the output operating at full load. As with all NE5561 circuits, the auxiliary slow start and $\delta_{\text{MAX}}$ circuit is required, as evidenced by Q1. The $\delta_{\text{MAX}}$ limit may be calculated by using the relationship. $$\frac{R2}{R1 + R2} (8.2V) = V\delta_{MAX}$$ The maximum duty cycle is then determined from the pulse-width modulator transfer graph, and R1, R2 are defined from the desired conditions. (See Figure 2.) #### NE5561 Boost Converter With Output Variable (18V to 30V, 0.2A) The circuit shown uses the NE5561 SMPS controller in a non-isolated boost converter operating from a 15V line. The addition of three transistors and one diode is necessary to complete the design (see Figure 3). Operation is as follows. Q1 is a combination slow start and max duty cycle limit transistor. When power is first applied to the circuit, C7 in a discharged state begins to charge toward the divider voltage, $V_{\delta}$ . This $V_{\delta} + V_{BE}$ controls the voltage on Pin 4, the error amp output, causing the duty cycle to be limited initially to $\delta_0$ , then to gradually approach its normal operating range, $\delta$ . The base divider is fed from V<sub>Z</sub>, which is nominally 8.2V. Output regulation starts at the error amplifier, with gain set by R2 (adj) and R5 combination. The error amp is stable for closed loop gain in excess of 40dB (×100), for which the regulation will be approximately 1%. C4 is added to the output to insure stability at gain below 40dB. C4 creates a dominant pole at approximately 1kHz, descending at 6dB per octave to unity near 1MHz. Input to the error amplifier is referenced to 3.75V and must reach this reference level for the output of the NE5561 to be active. Output voltage is then the quantity 3.75V times the divider ratio from Vout to Pin 3 as set by R2. If the ratio is, for instance, 10:1, the output will be $\simeq$ 37V. If the ratio is 5:1, the output will be $\simeq$ 18.5V, etc. #### **AN123** ## **NE5561 Applications** Output to Q2 base is a square wave of variable duty cycle as determined by load demand. The internal transistor is open-collector and must have a pull-up resistance; in this application the base circuit of Q2. The duty cycle $\delta$ is a fraction between 0 and 1. The actual on time is proportional then to $\delta \times T$ , where T is the period of the free-running frequency of the sawtooth generator internal to the NE5561. Frequency is set by the RC combination, R7 $\times$ C5 with charging current supplied from Vz (8.2V). The stabilizing effect of the internal zener supply gives a constant frequency. The sawtooth waveform is related to duty cycle as shown below. Q3 is switched on during the saturated portion of the output waveform from Pin 7 of the NE5561, termed $\delta$ , and is switched off during the remainder of the cycle (1 – $\delta$ ). The sawtooth frequency is set at approximately 22kHz in this example. The NE5561 is capable of operation to 100kHz, however. Pin 6 of the NE5561 operates an overcurrent protective feature which resets the output on Pin 7 if the instantaneous Pin 6 voltage exceeds 0.50V. In this case, R8 determines the peak current of Q3 emitter circuit prior to shutdown. The operation of the overcurrent circuit is on a pulse-to-pulse basis, returning to normal as soon as the Pin 6 voltage falls below 0.50V. As is noted, a small degree of filtering is needed to eliminate short switching transient, allowing only the primary current wave form to be sensed. Switching circuit operation proceeds as follows. Q3 turns on, causing magnetization current to begin increasing in L1, the switching indicator. After initial start-up, C3 is charged to the output, thus with Q3 on, Diode D1 is reverse-biased and does not conduct during the duty cycle, $\delta$ . C3, the output capacitor, sustains the full load current during this part of the cycle. When Q3 turns off, the magnetic field energy previously stored in L1 is discharged through D1, which is now forward-biased. The output capacitor is incrementally charged, restoring its depleted voltage. The ripple voltage is a function of the size of C3 and its internal resistance. For minimum ripple, a low ESR (Equivalent Series Resistance) capacitor must be used, since previously-mentioned peak load current flows in C3. #### Single Transistor 100V, 250mA Buck Converter (Off-Line) With a single 15V zener diode to limit package dissipation, the NE5561 controller may be operated directly from the rectified AC line. The following example shows the simplicity of such a converter which is capable of a nominal 100V output (see Figure 5). A base drive transformer is used to gain high yoltage isolation between the NE5561 and the switching transistor, and to provide adequate base drive. A low power PNP transistor is used in an auxiliary slow-start and duty cycle limiting circuit to prevent over-excitation (Q1). Operation is as follows. Drive from the NE5561 output is fed to the primary of T1, base drive transformer, with a pulse-width modulated signal causing Q2 (BU407) to switch current to inductor, L1. As the current ## **NE5561** Applications **AN123** builds up, energy is stored in L1, coincident with the saturation period ( $\delta$ ) of the NE5561 output stage. During this period, current also flows through L1 to C<sub>O</sub> and the load. When Q2 cuts off, the choke field collapses and D1 conducts as the load is sustained by the inductor-stored energy. V<sub>OUT</sub> is sampled by the divider R7 and R8, rising until the junction of the divider is forced to 3.75V. Load variations are thus translated to duty cycle variations to maintain constant voltage at the output. The measured efficiency at 0.5A load is in excess of 72%. Line regulation is good from approximately 93V to 120V. The base current waveform driving Q2 is shown in Figure 4. This indicates that the BU407 base current rises initially to 60mA to obtain fast turn-on, then settles to about 40mA for the remainder of the duty cycle, $\delta$ . Reverse-biasing of the emitter-base junction occurs to enhance turn-off. Snubber networks are necessary, as shown across Q2 and commutation diode D1, to prevent component failure during fast switching. It is critical that these networks be placed physically adjacent to the respective components they protect, and that low inductance capacitors and resistors be used as snubbers (ceramic or dura mica caps and carbon resistors). The base drive transformer is constructed using a Ferroxcube 2616-3C8 core, with primary of 120 turns of #26 wire, and 20 turns of #26 on secondary. The primary is wound in a simple solenoidal manner, first on the bobbin, followed by a layer of mylar tape to provide voltage isolation. Next, the secondary winding is added. Primary inductance measures 45mH with a leakage inductance of 120µH. It is important to have sufficient primary inductance to prevent excessive droop in base drive current. Also, leakage reactance must be kept reasonably low to minimize ringing. # DC Motor Drive with Fixed Speed Control The circuit shown in Figure 7 incorporates a simple switched-mode approach to DC motor control, which is efficient and free of the dissipation problems inherent in linear drives. The NE5561 provides pulse-proportional drive and speed control based on DC tachometer feedback. A simple switching circuit consisting of one transistor (2N4920 PNP) and a commutation diode is used to deliver programmed pulse energy to the motor. A frequency of approximately 20kHz is used to eliminate audio noise present in some switching drives. The DC tach in this example delivers 2.7V/1000 RPM. Its output is such that negative feedback occurs when this voltage is applied to the error amplifier of the NE5561, Pin 3, through a suitable divider. Note that the voltage to Pin 3 must be 3.75V in order to obtain servo lock. Thus, the divider from the tach output must be appropriate to maintain the proper ratio for speed control to occur. As shown in the waveform pattern (Figure 6), duty cycle varies directly with load torque demand. No load current is $\simeq 0.3 \text{A}$ and full load is 0.6A. Current and voltage waveforms at 0.6A are shown in Figure 6. If desired, torque limiting may be set by feeding a derivative of motor return current back to Pin 6 of the NE5561. Operating range is 12V to 18V input for a tach output nominal variation of less than 20mV, and approximately 4.35V for the divider values shown. The motor is a Globe 100A 565 rated at $12V_{DC}$ . ## **NE5561 Applications** **AN123** # AN124 External Synchronization for the NE5561 Application Note #### **Linear Products** Synchronization of the 5561 can be accomplished by forcing the timing pin (Pin 5) above the 5.6V sawtooth limit comparator for a short time. This can be accomplished with a simple diode-coupled narrow pulse source with fairly low source impedance; A drawback to this approach is that when the 5.6V threshold is reached, a discharge transistor is turned on to quickly pull the timing capacitor to ground and will also attempt to pull the pulse generator to ground. This condition can be avoided by keeping the pulse width very narrow (0.1 $\mu s$ ) or by placing a differentiator network between the pulse generator and the diode. The differentiator will now produce a positive-going spike with the positive edge of the sync pulse, resetting the sawtooth without passing too much current through the discharge transistor. The negative spike produced by the falling edge of the clock will be blocked by the diode and will have no effect on the sawtooth ramp. A narrow sync pulse is no longer necessary while a sharp-edged pulse is. The value of $C_D$ should be sufficient to ensure that a 10V pulse will drive the capacitor, $C_T$ , high enough to trip the 5.6V comparator according to: $$C_T \Delta V_{CT} = C_D (\Delta V_{CT} - V_D)$$ This relates the magnitude of the spike to the size of the pulse. Also assume $R_D C_D < 1 \mu s$ . The free-running frequency of the slaved 5561 should be slightly lower than the sync frequency for proper operation. # NE/SE5562 Switched-Mode Power Supply Control Circuit **Product Specification** #### **Linear Products** #### **DESCRIPTION** The NE/SE5562 is a single-output control circuit for switched-mode power supplies. This single monolithic IC contains all control and protection features needed for full-featured switched-mode power supplies. The 100mA source/sink output is designed to drive power FETs directly. The associated output logic is designed to prevent double pulsing or cross-conduction current spiking on the output. All of the control and protect features work cycle-by-cycle up to the maximum operating frequency of 600kHz. For ease of interface, all digital inputs are TTL or CMOS compatible. The NE5562 is supplied in 20-pin glass/ceramic (Cerdip), plastic DIP, and plastic SO packages. The NE grade part is characterized and guaranteed over the commercial ambient temperature range of 0°C to +70°C and junction temperature range of 0°C to +85°C. The SE5562 is supplied in the glass/ceramic (Cerdip) package. The SE grade part is characterized and guaranteed over the ambient temperature range of -55 to +125°C and junction temperature range of -55 to +135°C. #### **FEATURES** - Stabilized power supply - Temperature-compensated reference source - Sawtooth generator - Pulse width modulator - Remote on/off switching - Current limiting (2 levels) - Auxiliary comparator, with adjustable hysteresis - Loop fault protection - Demagnetization/overvoltage protection - Duty cycle adjust and clamp - Feed-forward control - External synchronization - Total shutdown after adjustable number of overcurrent faults - Soft-start ## PIN CONFIGURATION #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic SO | 0 to +70°C | NE5562D | | 20-Pin Ceramic DIP | 0 to +70°C | NE5562F | | 20-Pin Plastic DIP | 0 to +70°C | NE5562N | | 20-Pin Ceramic DIP | -55°C to +125°C | SE5562F | ## NE/SE5562 ## **BLOCK DIAGRAM** NE/SE5562 ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------|----------------|---------| | V <sub>S</sub> | Supply voltage-fed mode (Pin 17) current-fed mode (Pin 7) | 16<br>30 | V<br>mA | | | Output transistor output current | 100 | mA | | | Sync (Pin 11) | Vs | ٧ | | | Duty cycle control (Pin 5) | V <sub>Z</sub> | ٧ | | | Remote on/off (Pin 6) | V <sub>S</sub> | V | | | Output invert control (Pin 15) | Vs | ٧ | | | Feedback pin (Pin 8) | V <sub>Z</sub> | ٧ | | | C <sub>DELAY</sub> (Pin 16) | Vz | V | | | External mod in (Pin 4) | Vs | V | | FF | Feed-forward (Pin 1) | Vs | V | | | Demag/overvoltage in (Pin 18) | Vz | ٧ | | | Current sense (Pin 14) | Vs | V | | | Low supply sense and hysteresis<br>(Pins 12, 13) | V <sub>S</sub> | ٧ | | TJ | Operating junction temperature | 135 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec) | 300 | °C | #### NOTES - 1. Ground Pin 20 must always be the most negative pin. - 2. For power dissipation, see the application section which follows. ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | RATING | UNIT | |----------------|----------------------------------------------------|-------------------------|---------| | | Supply<br>voltage-fed<br>current-fed | 10 to 16<br>15 | V<br>mA | | T <sub>A</sub> | Ambient temperature range<br>NE grade<br>SE grade | 0 to +70<br>-55 to +125 | °C | | TJ | Junction temperature range<br>NE grade<br>SE grade | 0 to +85<br>-55 to +135 | °C | ## DC AND AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified. | CVMDOL | DADAMETER | TECT DING | TEST COMPLETIONS | SE5562 | | NE5562 | | | | | |------------------|-----------------------|-----------|-----------------------|--------|------|--------|-------|------|-------|----------------| | SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Internal re | ference | | | | | | | | | | | V <sub>REF</sub> | Reference voltage | Internal | T <sub>A</sub> = 25°C | 3.76 | 3.80 | 3.84 | 3.76 | 3.80 | 3.84 | ٧ | | V <sub>REF</sub> | Reference voltage | Internal | Over temp. | 3.72 | 3.8 | 3.90 | 3.725 | 3.8 | 3.870 | V | | | Temperature stability | Internal | | | 30 | | | 30 | | ppm/°C | | | Long-term stability | Internal | | | 0.5 | | | 0.5 | | μV/<br>1000hrs | DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified. | | | | | | SE5562 | | | NE5562 | | | |-----------------------------|-----------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--------|------|--------| | SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Reference | | | | | | | | | | | | Vz | Zener voltage | 9 | I <sub>L</sub> = 7mA,<br>T <sub>A</sub> = 25°C | 7.35 | 7.60 | 7.75 | 7.35 | 7.6 | 7.75 | ٧ | | Vz | Zener voltage | 9 | I <sub>L</sub> = 7mA,<br>Over temp. | 7.25 | | 7.80 | 7.20 | | 7.78 | V | | $\triangle V_Z/\triangle T$ | Temperature stability | 9 | I <sub>L</sub> < 1mA | | 50 | | | 50 | | ppm/°C | | Low suppl | y shutdown | | | | | | | | | | | | Comparator threshold voltage | Internal | T <sub>A</sub> = 25°C | 8.30 | 8.45 | 8.75 | 8.30 | 8.45 | 8.75 | ٧ | | | Comparator threshold voltage | Internal | Over temp. | 8.00 | 8.45 | 8.90 | 8.00 | 8.45 | 8.90 | . V | | | Hysteresis | Internal | | 25 | 50 | 8.00 | 25 | 50 | 800 | mV | | Oscillator | | | | | | | | | | | | f <sub>MIN</sub> | Frequency range,<br>minimum | 1, 2,<br>3, 11 | $R_T = 42.7k\Omega$ ,<br>$C_T = 0.47\mu F$ | | 60 | 80 | | 60 | 80 | Hz | | f <sub>MAX</sub> | Frequency range,<br>maximum | 1, 2,<br>3, 11 | $R_T = 2.87k\Omega$ ,<br>$C_T = 380pF$ | 600 | | | 600 | | | kHz | | | Initial accuracy | 1, 2,<br>3, 11 | $\begin{aligned} f_O &= 52 \text{kHz}, \\ R_T &= 16 \text{k}\Omega \\ \text{and } C_T &= 0.0015 \mu\text{F}, \\ T_A &= 25^{\circ}\text{C} \end{aligned}$ | 48.6 | 54 | 59.4 | 48.6 | 54 | 59.4 | kHz | | | Voltage stability | 1, 2, 3,<br>11, 17 | 10V < V <sub>S</sub> < 18V | | -215 | | | -215 | | ppm/V | | | Temperature stability | 1, 2,<br>3, 11 | | | 300 | 500 | | 300 | 500 | ppm/°C | | | Sawtooth peak voltage | 2, 3 | T <sub>A</sub> = 25°C <sup>1</sup> | 5.00 | 5.25 | 5.40 | 5.00 | 5.25 | 5.40 | ٧ | | | | 2, 3 | Over temp. | 4.80 | 5.25 | 5.60 | 4.80 | 5.25 | 5.60 | V | | | Sawtooth valley voltage | 2, 3 | T <sub>A</sub> = 25°C | 1.25 | 1.70 | 2.00 | 1.25 | 1.70 | 2.00 | V | | | | 2, 3 | Over temp. | 1.0 | 1.7 | 2.1 | 1.25 | 1.7 | 2.0 | V | | | Sync. in high level | 11 | | 2.0 | | Vz | 2.0 | | Vz | V | | | Sync. in low level | 11 | | 0.0 | | 0.8 | 0.0 | | 0.8 | V | | | Sync. in bias current | 11 | (Sourced),<br>V <sub>11</sub> < 0.8V | | 0.50 | 10.0 | | 0.50 | 10.0 | μΑ | | | Feed-forward ratio, maximum | 1 | | | 2 | | | 2 | | | | | Feed-forward duty cycle reduction | 1 | V <sub>FF</sub> = 2V <sub>Z</sub> ,<br>T <sub>A</sub> = 25°C | 11 | 13.5 | 19 | 11 | 13.5 | 19 | % | | | Teduction | 1 | Over temp. | 6 | 13.5 | 22 | 8 | | 22 | % | | | Feed-forward reference voltage | 9 | | | Vz | Vs | | Vz | Vs | ٧ | | | Feed-forward bias current | 1 | | | 2.5 | 50.0 | | 2.5 | 50.0 | μΑ | NE/SE5562 ## DC AND AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified. | | | | | , | SE5562 | | N | IE5562 | | | |-------------------|---------------------------------------------|-----------|-------------------------------------------------------------------|------|--------|-------|-------|--------|-------|------| | SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Error amp | | | | | | | | | | | | I <sub>BIAS</sub> | Input bias current | 8 | | | 1.0 | 5.0 | | 1.0 | 5.0 | μΑ | | A <sub>VOL</sub> | DC open-loop gain | 8, 10 | $R_L > 100 k\Omega$ | 60 | 86 | | 60 | 86 | | dB | | V <sub>OH</sub> | High output voltage | 10 | I <sub>SOURCE</sub> = 1mA | 5 | | | 5 | | | V | | V <sub>OL</sub> | Low output voltage | 10 | I <sub>SINK</sub> = 1mA | | | 2.0 | | | 2.0 | ٧ | | | PSRR from V <sub>Z</sub> and V <sub>S</sub> | Internal | f <sub>O</sub> < 300kHz | | -40 | | | -40 | | dB | | BW | Small-signal gain band-<br>width product | | | | 8 | | | 8 | | MHz | | | Feedback resistor range | | | 1 | | 240 | 1 | | 240 | kΩ | | Isink | Output sink current | | V8 = V10 = 5V | | | 10 | | | 10 | mA | | Isource | Output source current | | V8 = 3V,<br>V10 = 1V | | | 5 | | | 5 | mA | | | Sawtooth feedthrough | | A <sub>V</sub> = 100,<br>0% duty cycle | | 200 | | | 200 | | mV | | PWM com | parator and modulator | | | | | | | | | | | | Minimum duty cycle | 19 | @V <sub>COMP</sub> < ,<br>f = 300kHz | 0 | | | 0 | | | % | | | Maximum duty cycle | 19 | @V <sub>COMP</sub> > ,<br>f = 300kHz,<br>V15 = 0V | 95 | | 98 | 95 | | 98 | % | | Acc | Duty cycle | 10, 19 | f = 15kHz to<br>200kHz,<br>V <sub>IN</sub> = 0.472 V <sub>Z</sub> | 41 | 49 | 55 | 41 | 49 | 55 | % | | t <sub>PD</sub> | Propagation delay to output | 2, 19 | V <sub>15</sub> = 0 | | 400 | | | 400 | | ns | | I <sub>BIAS</sub> | Bias current, external modulator input | 4 | (Sourced) | | 0.20 | 20 | | 0.20 | 20 | μΑ | | I <sub>BIAS</sub> | Bias current, duty cycle control | 5 | (Sourced) | | 0.20 | 20 | | 0.20 | 20 | μΑ | | | Soft-start trip voltage | 5 | | .910 | 0.955 | 0.990 | 0.922 | 0.955 | 0.988 | ٧ | | Remote o | n/off (shutdown) | | | | | | | | | | | | Output enabled | 6 | | 0 | | 0.80 | 0 | | 0.80 | ٧ | | | Output disabled | 6 | | 2 | | Vz | 2 | | Vz | ٧ | | I <sub>BIAS</sub> | Bias current | 6 | | | 1 | 10 | | 1 | 10 | μΑ | | V <sub>IN</sub> | Maximum input voltage | 6 | | Vz | | | ٧z | | | ٧ | | | Delay to output(s) | 6, 19 | | | 400 | | | 400 | | ns | ## Switched-Mode Power Supply Control Circuit NE/SE5562 ## | | 24244 | | | : | SE5562 | | NE5562 | | | | |--------------------|-----------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|----------------------|----------------------|------|----------------------|----------------------|-------|--------| | SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | X UNIT | | Current lin | nit comparator(s) | | | - | <u> </u> | L | <u> </u> | | | | | | Shutdown, OC2 | 14 | | .593 | 0.645 | .697 | 0.593 | 0.645 | 0.697 | ٧ | | | Minimum duty cycle, OC1 | 14 | | .486 | 0.528 | .570 | 0.486 | 0.528 | 0.570 | ٧ | | I <sub>BIAS</sub> | Bias current | 14 | (Sourced) | | 0.5 | 50 | | 0.5 | 50 | μΑ | | OC <sub>1</sub> | C <sub>DELAY</sub> charge current | 16 | | -18.2 | -13 | -6.5 | -18.2 | -13 | -7.8 | μΑ | | OC2 | C <sub>DELAY</sub> charge current | 16 | | -770 | -550 | -250 | -770 | -550 | -330 | μΑ | | C <sub>DELAY</sub> | Discharge current | 16 | V12 = V <sub>Z</sub> | 0.4 | 1.4 | 4.0 | 0.8 | 1.4 | 2.0 | μА | | C <sub>DELAY</sub> | Shut off trip level | 16 | T <sub>A</sub> = 25°C | 3.75 | 3.86 | 3.97 | 3.75 | 3.86 | 3.97 | V | | Auxiliary o | omparator with shutdown | | | | <u> </u> | L | L | | L | | | I <sub>BIAS</sub> | Bias current | 12 | (Sourced) | | 1 | 10 | | 1 | 10 | μΑ | | | Threshold voltage | 12 | | 3.69 | 3.80 | 3.91 | 3.69 | 3.80 | 3.91 | ٧ | | C <sub>DELAY</sub> | Discharge current | 12 | V <sub>IN</sub> = 3V | 5 | 10 | | 5 | 10 | | mA | | | Hysteresis | 12, 13 | | | 10 | | | 10 | | mV | | Demagneti | zation overvoltage compara | tor | | | L | L | L | | L | | | I <sub>BIAS</sub> | Bias current | 18 | | | 2 | 10 | | 2 | 10 | μΑ | | | Threshold voltage | 18 | | 3.62 | 3.80 | 3.91 | 3.69 | 3.80 | 3.91 | V | | | Hysteresis | 18 | | | 10 | | | 10 | | mV | | Output sta | ige | | | | | L | | | ll | | | V <sub>OH</sub> | High output voltage | 19 | I <sub>SOURCE</sub> = 100mA | V <sub>S</sub> - 2.5 | V <sub>S</sub> – 1.9 | | V <sub>S</sub> – 2.5 | V <sub>S</sub> - 1.9 | | V | | V <sub>OL</sub> | Low output voltage | 19 | I <sub>SINK</sub> = 2mA | | 0.16 | 0.4 | | 0.16 | 0.4 | ٧ | | V <sub>OL</sub> | | 19 | I <sub>SINK</sub> = 100mA,<br>T <sub>A</sub> = 25°C | | 1.4 | 2.0 | | 1.4 | 2.0 | ٧ | | | | 19 | I <sub>SINK</sub> = 100mA,<br>over temp. | | | 2.25 | | | 2.25 | ٧ | | | I <sub>SINK</sub> max | 19 | | 100 | | | 100 | | | mA | | | I <sub>SOURCE</sub> max | 19 | | 100 | | | 100 | | | mA | | t <sub>R</sub> | Rise time | 19 | C <sub>L</sub> = 2000pF | | 160 | | | 160 | | ns | | t <sub>F</sub> | Fall time | 19 | C <sub>L</sub> = 2000pF | | 80 | I | | 80 | | ns | | Supply cu | rrent/voltage | · · · · · · · · · · · · · · · · · · · | | | | | · | | L | | | I <sub>CC</sub> | Supply current | 17 | $\begin{array}{c} 10 V < V_S < 16 V \\ \text{(Voltage-fed mode),} \\ V_I < V_S \end{array}$ | | 9 | 15 | | 9 | 15 | mA | | V <sub>S</sub> | Input voltage | 7, 17 | $I_I = 15\text{mA},$<br>(Current-fed mode)<br>$V_S = \text{meter}$ | 14.2 | 15.3 | 16.7 | 14.2 | 15.3 | 16.7 | ٧ | | Operating | frequency range for all fun | ctions but fe | eed-forward working | cycle-by | -cycle | | | | | | | f <sub>MIN</sub> | Minimum frequency | All | $R_T = 42.7k\Omega$ ,<br>$C_T = 0.47\mu$ F | | 60 | 80 | | 60 | 80 | Hz | | f <sub>MAX</sub> | Maximum frequency | All | $R_T = 2.87 k\Omega$ ,<br>$C_T = 380 pF$ | 600 | 1000 | | 600 | 1000 | | kHz | #### NOTE: <sup>1.</sup> Sawtooth peak and valley voltages were designed to be temperature-dependent to provide the frequency independence of temperature. # THE NE/SE5562 THEORY OF OPERATION #### INTRODUCTION Switched-mode power conversion relies on the principle of pulsed energy storage in an inductive or capacitive element. Capacitive switched converters are typically used with low power systems for which only tens of milliamperes are required. Medium and high power converters tend to use inductive storage elements as shown in Figures 7 - 9 with which a single switch may be moved around to create step-up (flyback) positive or negative polarity and step-down (forward or buck) conversion from a fixed-voltage source. The relationship between input and output voltage in each case is controlled by the switching on-to-off ratios, which is termed duty cycle. Duty cycle modulation is the common factor in this basic type of power control mechanism. By adding a high-gain operational amplifier, having one input tied to a stable DC reference voltage, configured in a negative feedback loop to maintain a constant output voltage as shown in Figure 10, the switchedmode controller becomes a dynamic voltage regulator. It is this single-switch topology that is most readily adapted to the NE/SE5562 SMPS Control IC. The ability to switch inductor currents at rates up to 600kHz with state-of-the-art power FETs makes the design of small, efficient switching power converters an attainable reality. Protective features such as programmable slow-start and cycle-by-cycle current limiting allow safe, maintenance-free power supplies to be mass-produced at reduced cost to the manufacturer. Integrated technology makes long-term reliability a predictably achievable goal. NE/SE5562 # THE NE/SE5562 THEORY OPERATION #### The Sawtooth Oscillator The sawtooth oscillator consists of a gated charge-discharge capacitor circuit with threshold comparators setting the peak and valley voltages of the ramp. The resistor divider R1-3 is supplied with a source voltage derived from either $V_Z$ (7.50V) minus two diode drops, or, when feed-forward is in control, a voltage greater than $V_Z$ and proportional to the main supply voltage. The nominal upper threshold voltage is 5.25V and the lower threshold 1.70V. These then determine the sawtooth peak and valley voltages, respectively. #### Operation Beginning with the charge cycle, ramp voltage builds up on the timing capacitor due to a constant current supplied to the node at Pin 2. When capacitor voltage reaches the upper threshold, comparator A switches, setting the latching flip-flop. The output of the latch goes high, generating a clock pulse. The discharge transistor is simultaneously turned on, reducing charge on the timing capacitor to the point at which the lower threshold voltage, 1.70V, is reached. The lower comparator is then activated, resetting the latch and terminating the clock pulse. Note that the discharge transis- tor is referenced to the same return diodes as the threshold resistor divider and the discharge current is made to track with the charge current. This charge and discharge tracking results in a true sawtooth waveform even at extended frequencies. Figure 15 shows a family of curves which explains the relationship between $R_{\rm T},\,C_{\rm T},$ and the frequency of the sawtooth generator. The data sheet shows the initial accuracy of the oscillator at $60{\rm Hz}$ and $600{\rm KHz}$ . # THE PULSE WIDTH MODULATOR AND ERROR AMPLIFIER The PWM consists of a multi-input voltage comparator (Figure 13) having its positive input tied to the sawtooth ramp voltage and the various negative inputs referenced to ORed control signal nodes. The primary control signal is the error amplifier output voltage node which sets the active duty cycle termination point of the PWM output waveform. As the error amplifier input signal derived from the power supply load voltage varies, for instance in a negative direction, the amplifier output moves upward, raising the PWM comparator toward longer duty cycles at the output on Pin 19. The start-up sequence begins with zero voltage at the input to the error amplifier. Since this could signal an open feedback loop, the loop fault comparator on Pin 8 clamps the PWM duty cycle until the feedback voltage exceeds 0.955V. A second comparator monitors the duty cycle control, Pin 5, with the same threshold level, inhibiting the output via the start-stop latch (Figure 14). The charging of the slow-start capacitor provides a controlled ramp-up of the output duty cycle and a resultant gradual increase in energy fed to the output magnetics. The dynamic response of the PWM comparator is shown in the simulated waveform drawing of Figure 15. The error amplifier output voltage is depicted as sloping positive (increasing) with time as referenced to the sawtooth waveform. This causes the duty cycle to increase with time. This is an indication of an increasing load on the power supply as output voltage is decreasing. The Pin 5 $(\delta_{MAX})$ control voltage is also superimposed midway on the sawtooth, indicating the limits of duty cycle increase as the output waveform no longer increases in duty cycle after the $\delta_{\text{MAX}}$ threshold is crossed. A hypothetical overcurrent pulse (Pin 14) is shown to illustrate cycle termination immediately at the output (Pin 19). ## Switched-Mode Power Supply Control Circuit NE/SE5562 The error amplifier's non-inverting input is tied to a bandgap reference of 3.80V, accurate to $\pm\,2\%$ at 25°C. The temperature stability of the voltage reference is 30ppm/°C. The error amplifier is designed for an openloop gain of 86dB having a small-signal unity gain bandwidth of 3MHz. Closed-loop gain is stable to 10dB, as shown in Figure 17. The DC output excursion of the amplifier is capable of controlling the full PWM range of 0 to 95%. The amplifier can sink 10mA and source 5mA. The nominal DC output for 50% duty cycle is 3.55V. Feedback control resistor value may range from $1k\Omega$ to $240k\Omega$ without overload or instability. However, low closedloop gains must be compensated by lag lead network techniques for optimum stability. Loop compensation networks may intersect the open-loop gain curve with a slope 2 closure and must then be compensated to maintain overall phase and gain margin (Figure 16). # Feed-Forward Compensation (Pin 1) To provide a means of automatically improving line-to-load voltage regulation, a technique called feed-forward regulation is made a part of the NE/SE5562 active mechanism. Referring back to the diagram for the sawtooth oscillator, note that Pin 1 is capable of changing the internal supply voltage to the charging circuit for the timing capacitor, Ct. With a nominal duty cycle of 30%, for instance, increasing Pin 1 voltage by 1V from 10.3 to 11.3 will reduce the output duty cycle by approximately 5%. Thus, a primary has caused a decrease in volt-seconds (duty cycle X primary volts) of 5/30 or 16% (Figure 4). The result is a small over-compensation in the output energy, but an overall safe margin in transformer flux. #### NOTE: Figure 18 shows a delta V<sub>1</sub> of 7.5V. The mechanism which produces inverse duty cycle modulation is shown in Figure 18. Increasing Pin 1 voltage beyond the value of $V_{\rm Z}$ (7.50V) increases the charge rate on $C_{\rm T}$ , causing the duty cycle to be terminated earlier for each cycle that input voltage is increased. The threshold voltages at the sawtooth limit comparator reference inputs are changed with Pin 1 also in order to offset any change in oscillator frequency. The secondary benefit of using feed-forward is the attenuation of any low-frequency AC riding on the DC supply before it reaches the regulated output. Note that a start delay circuit is added to the Pin 1 divider in order to prevent internal race conditions during initial power-up. Once the turn-on transient has decayed, normal operation of the feed-forward circuit is assured. Figure 19 shows an RC delay placed in a base clamping circuit to provide reliable starting. #### SYNCHRONIZATION The synchronization of the sawtooth oscillator to an external pulse of negative-going polarity is shown in Figure 20. When the sync input pulse crosses the 1.5V threshold, negative, the sawtooth oscillator is prevented from discharging the timing capacitor, causing the charge voltage on the capacitor to remain high (5.25V) until the sync pulse again goes above 1.5V, allowing reset. This action stretches the period of the oscillator and results in a lower frequency undersynchronization control than the free-running frequency. NOTE: See oscillator schematic, Figure 12, for sync circuit details. The following relationship holds --- ffree-run > fsync $$f_{\text{sync}} = \frac{1}{t_0 + \tau}$$ A typical recommended starting point in calculating frequency for synchronous operation is to set the free-run frequency approximately 10% higher than the sync frequency. Then set the pulse width, $\tau$ , to 10% of $t_0$ , the free-run period, with the desired new frequency determined by the sum as above. #### **DUTY CYCLE LIMIT (PIN 5)** The forward or buck converter, and even the flyback converters, may require an automatic duty cycle limit to prevent transformer saturation or unstable behavior. A special input provides access to the PWM comparator for this purpose. As discussed previously in regard to the error amplifier, increasing load demand may drive the system current beyond safe limits. A simple solution is the placement of a duty cycle limit within the system dynamic response before this can occur. Figure 13 shows the PWM comparator with its multiple input ports. All are inverting in polarity and provide a lowest priority level sensing circuit. The lowest level on Pin 4, 5, or 10 gains control of the duty cycle limit. During normal operation, the $\delta_{MAX}$ circuit sends a continuous threshold signal to the PWM comparator, setting a fixed limit on how much the error amplifier is allowed to increase the duty cycle in response to load demand. Figure 22 shows the circuit within the NE/SE5562 which actually controls duty cycle as listed below: - Duty cycle ramp-up (slow-start) during power-up. Time constant controlled by external R, C ramp voltage at Pin 5. - Slow-start if remote ON/OFF is actuated, if OC2 threshold trips, demagnetization/ overvoltage is sensed, or low supply voltage to the internal regulator is sensed (V<sub>S</sub> ≤ 8.45V). - 3. Note that Pin 8 is monitored by the loop fault comparator. When the regulated supply feedback drops below this threshold level (0.955V), the duty cycle is clamped by two diodes in series with a 2kΩ load across Pin 5 to ground. This implies a minimum duty cycle condition as long as the low output level remains. Referring to the graph in Figure 23, the when referenced to $V_Z$ , 7.5V, provides an easy duty cycle limit control. For example, a 50% limit results in a ratio of 0.48. Setting $R_2$ at a nominal value between 10 and $20k\Omega$ and solving for $R_1$ , the proper limit is obtained. #### Example: A duty cycle limit of 50% is required for a forward converter. $$\begin{split} R_2 &= 10k\Omega, \text{ find } R_1 \\ \frac{R_2}{R_1 + R_2} &= 0.48 \\ \therefore R_2 &= 0.48 \; (R_1 + R_2) \\ 0.48R_1 &= R_2 - 0.48R_2 \\ \therefore R_1 &= \frac{R_2(1 - 0.48)}{0.48} \\ &= \frac{10k\Omega(0.52)}{0.48} \end{split}$$ ## Switched-Mode Power Supply Control Circuit ## Switched-Mode Power Supply Control Circuit NE/SE5562 # THE START-STOP CONTROL SEQUENCE The start-up circuit involves a sequential set of conditions which progresses as follows: power-up after OFF condition or remote ON after OFF. Initially, 0V exist on the supply output, causing zero feedback volts on Pin 8. The slow-start capacitor is discharged, forcing Pin 5 to 0V, having been clamped by the internal discharge transistor. Internal supply regulator input exceeds 8.45V, releasing low voltage shutdown condition with Pin 5 below 0.955V. The slow-start comparator output goes high, resetting the start/stop latch, sending a low output signal to the output stage power NOR gate. The PWM signal is then enabled to feed the output drive circuits, starting energy flow through the magnetics. However, instantaneously the power supply output is still below 0.955V and the loop fault comparator forces the PWM to remain at a minimum duty cycle. The equivalent circuit at this instant in the start-up cycle which exists at Pin 5 is shown in Figure 26. The actual minimum duty cycle is determined by the parallel source resistance of $R_1$ and $R_2$ combined with the shunt loading internal to Pin 5. High values of divider resistance, $20-30 \kappa \Omega_{\rm c}$ will supply less shunt current to Pin 5 and create a lower modulator duty cycle, while lower values of $R_1$ and $R_2$ (5 – $10 k \Omega_{\rm c}$ ) will generate a higher modulator voltage and a greater resultant minimum duty cycle. As the power conversion circuits become active and Pin 8 feedback voltage increases above 0.955V, the duty cycle network is unclamped; duty cycle increases, controlled by the RC time constant $\rm R_1 \parallel R_2.C_{SS},$ and as output voltage brings the feedback voltage up to equal the reference voltage, 3.80V, the error amplifier takes control and the supply is in regulation. The stop or shutdown sequence is initiated by any of the following conditions: - a. Supply voltage (bulk) sense below 3.80V at Pin 12. - b. Pin 17 below 8.45V or Pin 7 current below level (less than 9mA). - c. Remote ON/OFF voltage at Pin 6 greater than 2V. - d. Sustained OC2 causing C<sub>DLY</sub> to charge above 3.80V (current sense on Pin 14 continuously above 0.645V peak). NE/SE5562 # DUAL-LEVEL OVERCURRENT COMPARATORS The overcurrent sensing circuit (Figure 27) consists of a single PNP input buffer with emitter-follower tied to $V_Z$ , 7.50V, feeding into the base of an NPN split-emitter transistor. This forms the input node to a set of dual-level voltage comparators with references of 0.528 and 0.645V, respectively. Current sources for the comparator are fixed biased NPNs. The typical transition time delay for an overcurrent fault is 300ns. Bias current at the input averages 500nA. If the overcurrent sense feature is not used, it is recommended that Pin 14 be tied to ground. When used for sensing current-derived voltage impulses from the primary driver, a high-speed, low-impedance transient filter network is advised. An example is shown in Figure 28. Keep $C_{\rm F}$ close to the NE/SE5562. NE/SE5562 # THEORY — OC1 AND OC2 Overcurrent Logic and Delay Capacitor Operations The circuit takes a voltage input from Pin 14 and compares the level to a dual reference comparator with trips at 0.53 and 0.65V. The lower trip point actuates cycle-by-cycle shutdown of the output stage with an intrinsic delay of 400ns. The second level actuates the slow-start function. In addition, there exists a separate housekeeping circuit whose function is to terminate operation of the output stage if its threshold is exceeded. This involves a time delay circuit based on two separate switchable current sources, OC1 and OC2. The time delay capacitor allows the user to program shutdown of the system after a predetermined number of overcurrent cycles have occurred within the period set by the ramp-up of the delay capacitor. Once shutdown has occurred in this manner, external reset is required to restart the system. Referring to the logic block Figure 29, which controls the gating of the two charge pumps into the delay capacitor at Pin 16, the complete signal flow may be traced. Logic signals from the overcurrent 1 and 2 comparators are gated by the clock and delayed clock signals generated by the sawtooth oscillator. The complete sequence for an overcurrent fault may be understood by referring to Figure 30 for OC2. Here it is shown that an OC2 signal exists indicating that the 0.65V threshold has been exceeded by a signal at Pin 14. Note that an overcurrent pulse within a particular clock frame turns on the respective OC2 charge ramp during the entire next clock frame. Consecutive overcurrent pulses of either OC1 or OC2 magnitude will activate the selected charge pump for the total duration that such overcurrent occurs. The charging cycle will continue until the delay capacitor reaches the 3.86V trip level. ## CALCULATING THE DELAY CAPACITOR Actual delay time for a given capacitor value at Pin 16 may be estimated using the graphs in Figure 31 for OC1 and OC2. By first determining the allowable overcurrent time product for a particular power converter, a capacitor delay value may be calculated. Note that the OC1 charge pump is typically $13\mu A$ while OC2 pumps $550\mu A$ into the capacitor. If the exact value is to be calculated for a particular delay requirement, use the following procedure: - Determine the level of overcurrent OC1 or OC2. - 2. Find the maximum delay time which the supply may safely sustain for this continuous overcurrent condition. Note that OC1 may be activated on every cycle if OC2 is not reached, causing continuous charging of C-Delay. However, OC2 overcurrent detection causes the supply to go into slow-start shutdown (hiccup mode), on the first such pulse. OC2 delays are based on an interrupted charging cycle with total cycle time determined by the external slow-start delay capacitor duty cycle maximum divider time constant. For a continuous OC1 overcurrent: $$C_{DLY} = \frac{(13 \times 10^{-6})(\text{Delay time} - \text{sec})}{3.86V}$$ (1 For a continuous OC2 overcurrent: $$C_{DLY} = \frac{(550 \times 10^{-6})(\text{Delay cycles} \times 1 / f_{SW})}{3.86V}$$ Some downward adjustment of the OC2 capacitor value may be necessary to compen- sate for the $1-2\mu A$ of discharge current at Pin 16 during the delay cycles. Example: A maximum of 100 OC2 current fault cycles is allowed. $$f_{SW} = 400kHz$$ , find $C_{DLY}$ $$C_{DLY} = \frac{(550 \times 10^{-6})(100 \times \frac{1}{4} \times 105)}{3.86V}$$ $= 0.036 \mu F$ Example: OC2/CDLY Find number of OC1 cycles before shutdown with $0.036 \mu F$ C<sub>DLY</sub>. Delay Time = $$\frac{3.6 \times 10^{-8} \text{F})(3.86 \text{V})}{13 \times 10^{-6} \text{A}}$$ = 10.7 ms Total cycles to shutdown = $$\frac{10.7 \times 10^{-3}}{2.5 \times 10^{-6}}$$ = 4280 Figure 33 shows an actual OC1 charging cycle for continuous fault current sensed at Pin 14 and a DLY = $1\mu$ F. NE/SE5562 # BULK-SENSE AUXILIARY COMPARATOR WITH SHUTDOWN This circuit is intended to act as an automatic low-line detection mechanism. As shown in Figure 33, a voltage divider is connected from the main unregulated DC supply to Pin 12. The lower divider resistor may be a potentiometer of $5-10 \mathrm{k}\Omega$ resistance with centertap connected to Pin 13. The comparator which senses Pin 12 voltage is referenced to 3.80V and Pin 12 divider voltage must be greater than this voltage by a sufficient margin to operate within the prescribed low-line limits. For instance, if a line voltage drop of 25% is considered the shutdown threshold, then V<sub>12</sub> should be calculated for a nominal operating voltage as shown in Figure 33. When the line voltage drops more than 25%, the output stage is disabled. With the hysteresis connected as shown and the pot adjusted near midway, the line voltage will have to exceed V<sub>NOMINAL</sub> before the supply will restart. The hysteresis control may then be calibrated for the desired overexcursion before restart. This prevents unstable circuit chatter. The reset switch provides a means for resetting the shutdown latch after overcurrent faults have charged $C_{DLY}$ to its trip threshold. This also provides a discharge path for the delay capacitor. Figure 34 shows internal circuit. ## Switched-Mode Power Supply Control Circuit NE/SE5562 #### THE OUTPUT DRIVE STAGE The output stage contains the power NOR inhibit gate, invert logic function, and sourcesink drivers. The driver stage is capable of sourcing and sinking 100mA at frequencies up to 600kHz. The output transistors are Schottky clamped to prevent saturation and the resultant switching delay due to stored charge. A 2.5 $\Omega$ current sense resistor in the emitter of Q419 serves to drive active clamp Q427 when the output sources more than 200mA. This places a limit on the peak current available during instantaneous charging of a power MOS FET gate. This feature protects the output stage from inadvertent catastrophic overload. When sinking current, the output is clamped to a maximum of 1.4V. Output swing for positive output is typically $V_S - 1.9V$ at 100mA sourcing. Rise time for a 2000pF load at Pin 19 is typically 160ns with a fall time of 80ns. The power NOR gate provides a fast response inhibit function to shutdown the output in the event of a number of different fault conditions. All inputs are internal to the device and do not appear directly on the external pins as is shown on Figure 35. The additional flexibility of an invert control allows the polarity at the output during duty cycle to be reversed. This provides a simple means of designing with P-channel power MOS FETs without adding external inverters. The invert logic is controlled by a simple logic signal at Pin 15. Grounding will cause the output to be a normal positive output and a high level gives inverted output. NE/SE5562 # THE INTERNAL VOLTAGE REGULATOR The internal regulator is configured to provide for external supply to the NE/SE5562 from either a voltage feed or a current feed.<sup>1</sup> For the current-fed mode, a series-dropping resistor may be used to power the device from voltages greater than 18V with current supply of 15 to 25mA. Note that supply current stated in the data sheet is for the device only without load on the output or $V_Z$ . Drive currents also are pulse-related and thus reflect frequency components onto the current-feed circuit. These must be filtered out at Pin 7 with adequately large capacitors in order to prevent motor-boating (see Figure 36 and Figure 37). Input current to Pin 7 flows through Zeners $Z_1$ and $Z_2$ , and short regulator transmitter QR. A differential amplifier with 3.80V reference provides feedback to regulate $V_S$ to 15V. In the voltage-fed mode using Pin 17, the Zeners prevent current flow through QR for input voltages less than 19V. Power dissipation of the device must stay within the allowable package limits. These limits are derived from the thermal characteristics of the particular package chosen. The NE5562N plastic package is capable of operating within the temperature range (ambient) of 0 to +70°C. This rating applies to the surface-mount product NE5562D also. Obviously, the power dissipation of the "D" package is lower than the standard DIP. Thermal resistance for the various packages are: 20-Pin plastic — NE5562N/SE5562N: $\theta_{\rm JA}$ 61°C/W 20-Pin glass/ceramic — NE5562F/ SE5562F: $\theta_{\rm JA}$ 90°C/W 20-Pin SO: -55 to +85°C/W (board-dependent) #### NOTE: See Figures 5 and 6 for Internal Regulator Response Curves. Design Example — An NE5562N is operated at 40°C ambient in the voltage-fed mode with $V_S = 15V$ ; assume $I_S = 22mA$ average: $$\therefore P_D = (22 \times 10^{-3})(15)$$ = 330mW Solving for the temperature rise from ambient to the IC functions: Temperature rise = $$61^{\circ}$$ C/W $\times$ 0.33W = $20.1^{\circ}$ C Junction temperatures will be 20.1°C above average ambient temperatures which is 40°C. $$T_1 = 40^{\circ}C + 20.1^{\circ}C = 60.1^{\circ}C$$ The allowable maximum junction temperature is 150°C. 125°C is more conservative. The conditions of this example are safe. ## NE/SE5562 ## Flyback Converter Design #### Flyback Converter #### Advantages: - Simple circuit. Only one inductive component even with line isolation. - Economic. Low component count, low cost - Work over large input voltage variations. - · Can accommodate multiple outputs. #### Disadvantages: - Large output ripple current due to discontinuous energy transfer. - Large output capacitor; has to supply part of the load current. - Low leakage inductance required to prevent high voltage spikes at the switching transistors. - Relatively large core volume for the output power. Core driven in one direction only. ## Design Parameters for Flyback Inductor #### Input - Minimum input voltage - Maximum input voltage #### Output - Output voltage or voltages - · Output current or currents - Output load #### Frequency of Operation Estimate of Overall Efficiency. $(\eta)$ ## Switched-Mode Power Supply Control Circuit ## NE/SE5562 #### REFERENCES - R.D. Middlebrook and Slobadan Cuk, Advances in Switched Mode Power Con- version, Volumes I and II, TESLA Co., Pasadena, CA, 1983. - Rudolf P. Stevens and Gordon E. Bloom, Modern DC to DC Switchmode Power Convertor Circuits, Van Nostrand Rein- hold/Computer Science and Engineering Series, 1985. - 3. H. Dean Venable, *Stability Analysis Made Simple*, Venable Industries, Inc., 1981. - J. Jongsma and L.P.M. Bracke, High Frequency Ferrite Power Transformer and Choke Design, N. V. Philips ELCO-MA Publications, Eindhoven, the Netherlands, September 1982. - 5. Edwin S. Oxner, *Power FETs and Their Applications*, Prentice-Hall, 1982. # NE5568 Switched-Mode Power Supply Controller **Product Specification** #### **Linear Products** #### DESCRIPTION The NE5568 is a control circuit for use in switched mode power supplies. It contains an internal temperature-compensated supply, PWM, sawtooth oscillator, over-current sense latch, and output stage. The device is intended for low cost SMPS applications where extensive housekeeping functions are not required. The NE5568 is a selected version of the NE5561. #### **FEATURES** - Micro-miniature (D) package - Pulse width modulator - Current limiting (cycle by cycle) - Sawtooth generator - Stabilized power supply - Double-pulse protection - Internal temperature-compensated reference #### **APPLICATIONS** - Switch mode power supplies - DC motor controller inverter - DC/DC converter #### PIN CONFIGURATION #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE5568N | | 8-Pin Cerdip | 0 to +70°C | NE5568FE | | 8-Pin SO package | 0 to +70°C | NE5568D | #### **BLOCK DIAGRAM** ## Switched-Mode Power Supply Controller NE5568 ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-----------------|--------------------------------------------|---------|------| | V <sub>CC</sub> | Supply voltage | 18 | ٧ | | lout | Output current | 40 | mA | | | Output duty cycle | 98 | % | | P <sub>D</sub> | P <sub>D</sub> Max total power dissipation | | w | | T <sub>A</sub> | Operating temperature range | 0 to 70 | °C | ## DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 12V, $T_A$ = 25°C, unless otherwise specified. | | | TEST CONDITIONS | | | NE5568 | | | |------------------|---------------------------------------------|-----------------------------------------|-------------------------|-------|--------|-------|--------| | SYMBOL | PARAMETER | | | Min | Тур | Max | UNIT | | Reference | e section | | | | | | | | ., | | T <sub>A</sub> = 25° | °C | 3.69 | 3.75 | 3.84 | V | | $V_{REF}$ | Internal reference voltage | Over tempe | rature | 3.66 | | 3.87 | ٧ | | Vz | Internal zener ref | | | 7.8 | 8.2 | 8.8 | ٧ | | | Temperature coefficient of V <sub>REF</sub> | I <sub>L</sub> = 7m | A | | ± 100 | | ppm/°C | | | Temperature coefficient of V <sub>Z</sub> | | | | ± 200 | | ppm/°C | | Oscillator | section | | | | | | | | f | Frequency range | Over tempe | rature | 50 | | 100k | Hz | | | Initial accuracy | | | | 12 | | % | | | Duty cycle range | f <sub>o</sub> = 20kl | Hz | 0 | | 98 | % | | Current lim | niting | | | | | | | | | | Dia C - 050mV | T <sub>A</sub> = 25°C | | -2 | -10 | μΑ | | I <sub>IN</sub> | Input current | Pin 6 = 250mV | Over temp. | | | -20 | μΑ | | | 0. 1 1 | Inhibit delay time for 20% overdrive at | I <sub>OUT</sub> = 20mA | | 0.88 | 1.10 | μs | | | Single pulse inhibit delay | | I <sub>OUT</sub> = 40mA | | 0.7 | 0.8 | μs | | | Current limit trip level | | | 0.400 | 0.500 | 0.600 | ٧ | | Error amp | plifier | | | | | | | | | Open-loop gain | | | | 60 | | dB | | | Feedback resistor | | | 10k | | | Ω | | BW | Small-signal bandwidth | | | | 3 | | MHz | | V <sub>OH</sub> | Output voltage swing | | | 6.2 | | | V | | V <sub>OL</sub> | Output voltage swing | | | | | 0.7 | V | | Output st | age | | | | | | | | l <sub>OUT</sub> | Output current | Over tempe | rature | 20 | | | mA | | | : | I <sub>C</sub> = 20mA, over | temperature | | | 0.4 | V | | $V_{CE}$ | Saturation | I <sub>C</sub> = 40mA, over temperature | | | | 0.5 | V | | Supply vo | oltage/current | | | | | | | | | | | T <sub>A</sub> = 25°C | | | 10.0 | mA | | lcc | Supply current | I <sub>Z</sub> = 0, voltage-fed | Over temp. | | | 13.0 | mA | | | Summit walkana | I <sub>S</sub> =10mA, cur | rent-fed | 19.0 | 21.0 | 24.0 | ٧ | | V <sub>CC</sub> | Supply voltage | I <sub>CC</sub> = 30mA, cu | urrent-fed | 20.0 | | 30.0 | ٧ | | Low supp | ply protection | - | | | | | | | | Pin 1 threshold | | | 8.0 | 9.0 | 10.5 | V | #### NOTE All curves and applications of NE5561 apply exactly. # SG1524C/2524C/3524C Switched-Mode Power Supply Control Circuits Preliminary Specification #### **Linear Products** #### DESCRIPTION This monolithic integrated circuit contains all the control circuitry for a regulating power supply inverter or switching regulator. Included in a 16-pin dual inline package is the voltage reference, error amplifier, oscillator, pulse-width modulator, pulse steering flip-flop, dual alternating output switches and current-limiting and shut-down circuitry. This device can be used for switching regulators of either polarity, transformer-coupled DC-to-DC converters, transformerless voltage doublers and polarity converters, as well as other power control applications. #### **FEATURES** - Fully interchangeable with standard SG1524 family - Precision reference internally trimmed to within 1% and guaranteed - High-speed current limit function - Low supply protection with hysteresis - 200mA of output current - 60V output capability - Wide common-mode input range for both error amp and current limit comparator - Very good CMRR & PSRR for both error amp and current limit comparator - Superior logic design using ECL circuits for glitch-free high-speed operation and fault protection #### **APPLICATIONS** - Switched-mode power supplies - Motor control circuitry #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | SG3524CN | | 16-Pin Ceramic DIP | 0 to +70°C | SG3524CF | | 16-Pin Plastic SO | 0 to +70°C | SG3524CD | | 16-Pin Plastic DIP | -40°C to +85°C | SG2524CN | | 16-Pin Ceramic DIP | -40°C to +85°C | SG2524CF | | 16-Pin Plastic SO | -40°C to +85°C | SG2524CD | | 16-Pin Plastic DIP | -55°C to +125°C | SG1524CN | | 16-Pin Ceramic DIP | -55°C to +125°C | SG1524CF | #### PIN CONFIGURATION ## SG1524C/2524C/3524C ## **BLOCK DIAGRAM** Preliminary Specification ### Switched-Mode Power Supply Control Circuits ### SG1524C/2524C/3524C #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------|----------------------|----------------| | VIN | Supply voltage | 40 | ٧ | | V <sub>C</sub> | Collector supply voltage | 60 | ٧ | | lo | Output current (each output) | 250 | mA | | I <sub>REF</sub> | Reference output current <sup>1</sup> | 50 | mA | | V <sub>REF</sub> | Externally forced reference voltage | 5.5 | ٧ | | | Error amp inputs | V <sub>IN</sub> – 3 | ٧ | | | Error amp max diff. voltage <sup>2</sup> | 0.5 | ٧ | | | Oscillator charging current | 5 | mA | | | Current limit sense inputs | V <sub>IN</sub> | V | | | Current limit max. diff. voltage | 40 | ٧ | | | Shutdown inputs | 5.5 | ٧ | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>3, 4</sup> F package N package D package | 1190<br>1450<br>1090 | mW<br>mW<br>mW | | TJ | Operating junction temperature | 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTES: - 1. Short-circuit protected. - Inputs are clamped by two diodes. Resistors should be used to limit input current to less than 1mA maximum. - 3. The power dissipation can be calculated from PD = $I_{SB}V_{IN}$ +2 duty cycle ( $I_{OUT}$ $V_{CE}$ ON) + $I_{REF}$ ( $V_{IN}$ 5V) + 2 $I_{CT}$ ( $V_{IN}$ 3.6). - 4. Derate above 25°C, at the following rates: - F package at 9.5mW/°C - N package at 11.6mW/°C - D package at 8.7mW/°C Linear Products ### Switched-Mode Power Supply Control Circuits ### SG1524C/2524C/3524C #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------------------------------------------------|--------------------------------------|----------------------------------------| | V <sub>IN</sub> | Supply voltage | 7 to 40 | V | | V <sub>C</sub> | Collector supply voltage (with emitters grounded) | 0 to 60 | V | | lo | Output current (each output) 0 to 200 (V <sub>CE</sub> < 2.5V) | | mA | | I <sub>REF</sub> | Reference load current | 0 to 20 | mA | | V <sub>CM</sub> | Error amp common-mode input | 1.5 to (V <sub>IN</sub> – 4) | V | | V <sub>CM</sub> | Current limit amp common-mode input | 0 to (V <sub>IN</sub> - 4) | ٧ | | | Oscillator charging current | 0.02 to 2 | mA | | R <sub>T</sub> | Oscillator timing resistor | 2 to 150 | kΩ | | T <sub>A</sub> | Operating ambient temperature range<br>SG1524C<br>SG2524C<br>SG3524C | -55 to 125<br>-40 to 85<br>0 to 70 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | | Тл | Operating junction temperature range<br>SG1524C<br>SG2524C<br>SG3524C | -55 to 150<br>-40 to 125<br>0 to 125 | ့<br>သံ<br>သံ | | -C <sub>T</sub> | Oscillator timing capacitor | 0.47 to 100 | nF | | fosc | Oscillator frequency | 0.1 to 400 | kHz | Linear Products Preliminary Specification ### Switched-Mode Power Supply Control Circuits ### SG1524C/2524C/3524C DC AND AC ELECTRICAL CHARACTERISTICS Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at $T_J = 25^{\circ}C$ , and $V_{IN} = V_C = 20V$ , $R_T = 2.7k\Omega$ , $C_T = 0.01\mu F$ , unless otherwise specified. | | DADAMETED | | SG1 | 524C/2 | 524C | 5 | G3524 | c | | |------------------|------------------------------|--------------------------------------------------------|------|--------|------|-------|-------|-------|-------------------| | SYMBOL PARAMETER | | PARAMETER TEST CONDITIONS | | Тур | Max | Min | Тур | Max | UNIT | | Turn-on | characteristics | | | | | | | | | | VIN | Input minimum voltage | After turn-on | 7 | | 40 | 7 | | 40 | ٧ | | | Turn-on input voltage | | 4.9 | 6 | 6.5 | 4.9 | 6 | 6.5 | ٧ | | | Input voltage hysteresis | | 100 | 240 | 360 | 100 | 240 | 360 | mV | | V <sub>REF</sub> | Turn-on reference voltage | | 4.3 | 4.60 | 4.8 | 4.3 | 4.60 | 4.8 | V | | | Reference voltage hysteresis | | 100 | 240 | 360 | 100 | 240 | 360 | mV | | Referenc | e section <sup>1</sup> | | | | | | | | | | V <sub>OUT</sub> | Output voltage | Over temperature | 4.9 | | 5.1 | 4.9 | | 5.1 | V | | V <sub>OUT</sub> | Output voltage | T <sub>J</sub> = 25°C | 4.95 | 5.00 | 5.05 | 4.915 | 5.00 | 5.105 | ٧ | | | Temperature stability | | | 15 | 50 | | 15 | 50 | mV | | | Line regulation | V <sub>IN</sub> = 7 to 40V | | 1.0 | 15 | | 1.0 | 15 | mV | | | Load regulation | I <sub>L</sub> = 0 to 20mA | | 10 | 20 | | 10 | 20 | mV | | | Total output variation | $7V < V_{IN} < 40V$ , $0mA < I_L < 20mA$ | 4.90 | 5.0 | 5.10 | 4.90 | 5.0 | 5.10 | ٧ | | Гоит | Maximum output current | V <sub>REF</sub> = 0V | -120 | -60 | -25 | -120 | -60 | -25 | mA | | | Output noise voltage | 10Hz < f < 10kHz, T <sub>A</sub> = 25°C | | 170 | | | 170 | | μV <sub>RMS</sub> | | | Long-term stability | T <sub>A</sub> = 25°C, 1khrs | | 20 | | | 20 | | mV | | RR | Ripple rejection | T <sub>A</sub> = 25°C, f = 2400Hz | | 60 | | | 60 | | dB | | Oscillato | r section | | | | | | | | | | | Initial frequency | | 38 | 41 | 44 | 38 | 41 | 44 | kHz | | | Frequency temp. stability | | | | 2 | | | 2 | % | | | Voltage stability | V <sub>IN</sub> = 7 to 40V | | 0.5 | 1.0 | | 0.5 | 1.0 | % | | | Sawtooth peak voltage | V <sub>IN</sub> = 40V | 3.2 | 3.5 | 3.8 | 3.2 | 3.5 | 3.8 | ٧ | | | Sawtooth valley voltage | V <sub>IN</sub> = 7V | 0.5 | .75 | 1.0 | 0.5 | .75 | 1.0 | ٧ | | | Clock amplitude | | 2.85 | 3.4 | | 2.85 | 3.4 | | ٧ | | | Clock pulse width | Measured level = 2.0V | .25 | 0.5 | .75 | .25 | 0.5 | .75 | μs | | f <sub>MIN</sub> | Minimum frequency | $R_T = 150k\Omega, C_T = 0.1\mu F$ | | 100 | | | 100 | | Hz | | f <sub>MAX</sub> | Maximum frequency | $R_T = 2k\Omega$ , $C_T = 470pF$ , $T_J = 25^{\circ}C$ | | 550 | | | 550 | | kHz | | f <sub>MAX</sub> | Maximum frequency | $R_T = 2k\Omega$ , $C_T = 470pF$ | 400 | | | 400 | | | kHz | | f <sub>MAX</sub> | Maximum frequency | $R_T = 2k\Omega$ , $C_T = 1nF$ | 290 | | | 290 | | | kHz | | I <sub>CT</sub> | CT charging current | $I_{RT} = -2mA^4$ | -2.0 | -1.86 | -1.7 | -2.0 | -1.86 | -1.7 | mA | | | Saturation voltage | $I_{CT} = 5mA, V_P3 = 5V$ | .55 | 0.72 | 1.0 | .55 | 0.72 | 1.0 | ٧ | Linear Products Preliminary Specification ### Switched-Mode Power Supply Control Circuits ### SG1524C/2524C/3524C #### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Minimum and maximum limits apply over recommended Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at $T_J = 25^{\circ}C$ , and $V_{IN} = V_C = 20V$ , $R_T = 2.7 k\Omega$ , $C_T = 0.01 \mu F$ , unless otherwise specified. | | PARAMETER | | SG1 | 524C/2 | 524C | SG3524C | | | | |-------------------|--------------------------------|---------------------------------------------------------------------|------|--------|------|---------|------|------|------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Error am | plifier section <sup>2</sup> | | L | | | | | L | | | Vos | Input offset voltage | $R_S = 2k\Omega$ | | 1.0 | 5.0 | | 1.0 | 10 | mV | | I <sub>BIAS</sub> | Input bias current | $R_S = 1k\Omega$ | | 1.0 | 5.0 | | 1.0 | 10 | μΑ | | los | Input offset current | $R_S = 1k\Omega$ | | 0.04 | 1.0 | | 0.04 | 1.0 | μA | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> = 1.5 to 12.5V | 75 | 85 | | 75 | 85 | | dB | | PSRR | Supply voltage rejection ratio | V <sub>IN</sub> = 7 to 40V | 80 | 93 | | 80 | 93 | | dB | | | DC open-loop gain | $C_L = 0.01 \mu F V_9 = 1 \text{ to } 4V$ | 60 | 79 | | 60 | 79 | | dB | | | Gain bandwidth product | $T_A = 25^{\circ}C, A_V = 0B$ | 2 | 5 | | 2 | 5 | | MHz | | | Output low level | $I_{SINK} = 100 \mu A,$<br>$V_{CC1}1 - V_{CC2} > 0.15 V$ | | 0.3 | 0.5 | | 0.3 | 0.5 | ٧ | | | Output high level | $I_{\text{SOURCE}} = 100 \mu \text{A}, \ V_2 - V_1 > 0.15 \text{V}$ | 5.0 | 5.6 | 6.0 | 5.0 | 5.6 | 6.0 | ٧ | | | Output sink current | $V_1 - V_2 > 0.15V, V_9 = 2.5V$ | 100 | 136 | 170 | 100 | 136 | 170 | μΑ | | | Output source current | $V_2 - V_1 > 0.15V, V_9 = 2.5V$ | -170 | -140 | -100 | -170 | -140 | -100 | μΑ | | PWM cor | mparator section | | | | | | | | | | | Minimum duty cycle | $V_2 = 0.5V, \ V_9 = V_1$ | | | 0 | | | 0 | % | | | Maximum duty cycle | $V_2 = 3.9V, V_9 = V_1$ | 45 | 48.7 | 50 | 45 | 48.7 | 50 | % | | | Duty cycle for max. freq. | $V_2 - V_1 > 0.15V$ , Rt = $2k\Omega$ , $C_T = 470pF$ | 32 | | 42 | 32 | | 42 | % | | I <sub>BIAS</sub> | Input bias current | $I_{RT} = 0 \text{mA}, \ V_2 = 2.5 \text{V}, \ V_9 = V_1$ | -5.0 | | 0 | -5.0 | | 0 | μΑ | | | Propagation delay to output | | | 0.5 | | | 0.5 | | μs | | Current-li | miting section <sup>2</sup> | | | | | | • | · | | | | Sense voltage | | 180 | | 220 | 170 | | 230 | mV | | I <sub>BIAS</sub> | Input bias current | $R_S = 10k\Omega$ , $V_2 - V_1 > 0.15V$ | -5 | | 0 | -5 | | 0 | μΑ | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> = 0 to 12.5V | 50 | 90 | | 50 | 90 | | dB | | PSRR | Power supply rejection ratio | V <sub>IN</sub> = 7 to 40V | 50 | 90 | | 50 | 90 | | dB | | V <sub>OL</sub> | Output low voltage | $V_2 - V_1 > 0.15V, \ V_4 - V_5 > 0.3V$ | 0 | 0.28 | 0.2 | 0 | 0.28 | 0.2 | ٧ | | t <sub>PD</sub> | Propagation delay to output | | | 0.7 | | | 0.7 | | μs | ### SG1524C/2524C/3524C #### DC AND AC ELECTRICAL CHARACTERISTICS Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at $T_J=25^{\circ}C$ , and $V_{IN}=V_C=20V,\ R_T=2.7k\Omega,$ $C_T=0.01\mu F,$ unless otherwise specified. | | PARAMETER | | SG1 | SG1524C/2524C | | | SG3524C | | | |-----------------|------------------------------------------|-------------------------------------------------------------|------|---------------|------------|------|------------|------------|----------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Shutdow | n input | | | | | | | | | | IBIAS | Input bias current | $T_J = 25^{\circ}C, \ V_{10} = 1V$ | 10 | | 200 | 10 | | 200 | μΑ | | | Shutdown threshold voltage | T <sub>J</sub> = 25°C | 0.6 | 0.8 | 1.0 | 0.6 | 0.8 | 1.0 | V | | | Shutdown threshold voltage | | 0.4 | | 1.3 | 0.4 | | 1.3 | ٧ | | t <sub>PD</sub> | Propagation delay to outputs | | | 0.5 | | | 0.5 | | μs | | Output s | ection (each output) | | | | | | | | | | V <sub>CE</sub> | Collector emitter voltage | I <sub>C</sub> = 100μA | 60 | 75 | | 50 | 75 | | ٧ | | | Collector leakage current | V <sub>CE</sub> = 60V, V <sub>10</sub> = 1.5V | | 0.1 | 20 | | 0.1 | 20 | μА | | | Collector saturation voltage | I <sub>C</sub> = 20mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | | Collector saturation voltage | I <sub>C</sub> = 200mA | | 1.2 | 2.0 | | 1.2 | 2.0 | V | | | Emitter output voltage | I <sub>E</sub> = 20mA | 17.5 | 18 | | 17.5 | 18 | | V | | | Emitter output voltage | I <sub>E</sub> = 200mA | 16.5 | 17.5 | | 16.5 | 17.5 | | ٧ | | t <sub>R</sub> | Collector rise time<br>Emitter rise time | $T_A = 25^{\circ}C$ , $I_C = I_E = 10$ mA,<br>$C_L = 15$ pF | | 0.5<br>0.1 | 0.6<br>0.2 | | 0.5<br>0.1 | 0.6<br>0.2 | μs<br>μs | | t <sub>F</sub> | Collector fall time<br>Emitter fall time | $T_A = 25$ °C, $I_C = I_E = 10$ mA,<br>$C_L = 15$ pF | | 0.1<br>0.1 | 0.2<br>0.2 | | 0.1<br>0.1 | 0.2<br>0.2 | μs<br>μs | | Total su | pply current <sup>3</sup> | | | | | • | | | | | I <sub>SB</sub> | Standby supply current | $V_{IN} = 40V$ , $I_{RT} = 0mA$ , $V_{10} = 1.5V$ | | 9.0 | 11.0 | | 9.0 | 11.0 | mA | | Icc | Operating supply current | $V_{IN} = 40V, I_C = I_E = 10mA$ | | 11 | 15 | | 11 | 15 | mA | #### NOTES: - 1. Unless otherwise specified, $I_L = 0 mA$ . - 2. Unless otherwise specified, $V_{CM}$ = 2.5V. - 3. Unless otherwise specified, I<sub>REF</sub> = 0mA. - 4. I<sub>RT</sub> is the current into Pin 6. # SG3524 SMPS Control Circuit **Product Specification** #### **Linear Products** #### DESCRIPTION This monolithic integrated circuit contains all the control circuitry for a regulating power supply inverter or switching regulator. Included in a 16-pin dual-inline package is the voltage reference. error amplifier, oscillator, pulse-width modulator, pulse steering flip-flop, dual alternating output switches and currentlimiting and shut-down circuitry. This device can be used for switching regulators of either polarity, transformer-coupled DC-to-DC converters, transformerless voltage doublers and polarity converters, as well as other power control applications. The SG3524 is designed for commercial applications of 0°C to +70°C. #### **FEATURES** - Complete PWM power control circuitry - Single ended or push-pull outputs - Line and load regulation of 0.2% - 1% maximum temperature variation - Total supply current is less than 10mA - Operation beyond 100kHz #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | SG3524N | | 16-Pin Cerdip | 0 to +70°C | SG3524F | | 16-Pin SOL | 0 to +70°C | SG3524D | #### **BLOCK DIAGRAM** ### **SMPS** Control Circuit SG3524 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|--------------------------------------------------------------|-------------|-------------| | ViN | Input voltage | 40 | V | | lout | Output current (each output) | 100 | mA | | I <sub>REF</sub> | Reference output current | 50 | mA | | | Oscillator charging current | 5 | mA | | P <sub>D</sub> | Power dissipation<br>Package limitation<br>Derate above 25°C | 1000<br>8 | mW<br>mW/°C | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | ### **DC ELECTRICAL CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{IN} = 20V$ , and f = 20kHz, unless otherwise specified. | | DADAMETED | | | LIMITS | | | |-------------------|-----------------------------|---------------------------------------------------|-----|---------|----------|----------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | Reference | section | | | <b></b> | <b>L</b> | | | V <sub>OUT</sub> | Output voltage | | 4.6 | 5.0 | 5.4 | ٧ | | | Line regulation | V <sub>IN</sub> = 8 to 40V | | 10 | 30 | mV | | | Load regulation | I <sub>L</sub> = 0 to 20mA | | 20 | 50 | mV | | | Ripple rejection | f = 120Hz, T <sub>A</sub> = 25°C | | 66 | | dB | | Isc | Short circuit current limit | V <sub>REF</sub> = 0, T <sub>A</sub> = 25°C | | 100 | | mA | | | Temperature stability | Over operating temperature range | | 0.3 | 1 | % | | | Long-term stability | T <sub>A</sub> = 25°C | | 20 | | mV/kH: | | Oscillator | section | | | | - | | | f <sub>MAX</sub> | Maximum frequency | $C_T = 0.001$ mF, $R_T = 2k\Omega$ | | 300 | | kHz | | | Initial accuracy | R <sub>T</sub> and C <sub>T</sub> constant | | 5 | | % | | | Voltage stability | V <sub>IN</sub> = 8 to 40V, T <sub>A</sub> = 25°C | | | 1 | -, % | | | Temperature stability | Over operating temperature range | | | 2 | % | | | Output amplitude | Pin 3, T <sub>A</sub> = 25°C | | 3.5 | | V <sub>P</sub> | | | Output pulse width | C <sub>T</sub> = 0.01 mF, T <sub>A</sub> = 25°C | | 0.5 | | μs | | Error amp | lifier section | | | | | | | Vos | Input offset voltage | V <sub>CM</sub> = 2.5V | | 2 | 10 | mV | | I <sub>BIAS</sub> | Input bias current | V <sub>CM</sub> = 2.5V | | 2 | 10 | μА | | | Open-loop voltage gain | | 68 | 80 | | dB | | V <sub>CM</sub> | Common-mode voltage | T <sub>A</sub> = 25°C | 1.8 | | 3.4 | V | | CMRR | Common-mode rejection ratio | T <sub>A</sub> = 25°C | | 70 | | dB | | BW | Small-signal bandwidth | A <sub>V</sub> = 0dB, T <sub>A</sub> = 25°C | | 3 | | MHz | | V <sub>OUT</sub> | Output voltage | T <sub>A</sub> = 25°C | 0.5 | | 3.8 | ٧ | | Comparato | or section | | | | | | | | Duty cycle | % each output "ON" | 0 | | 45 | % | | | Input threshold | Zero duty cycle | | 1 | | ٧ | | | Input threshold | Maximum duty cycle | | 3.5 | | ٧ | | I <sub>BIAS</sub> | Input bias current | | | 1 | | μΑ | Linear Products Product Specification ### **SMPS** Control Circuit SG3524 #### DC ELECTRICAL CHARACTERISTICS $T_{A}=0\,^{\circ}\text{C}$ to +70°C, $V_{\text{IN}}=20\text{V},$ and f=20kHz, unless otherwise specified. | | | | LIMITS | | | J | |-----------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|-----|-----|-------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | Current lin | miting section | | | | | | | | Sense voltage | Pin 9 = 2V with error amplifier set for maximum out, T <sub>A</sub> = 25°C | 180 | 200 | 220 | mV | | | Sense voltage T.C. | | | 0.2 | | mV/°C | | V <sub>CM</sub> | Common-mode voltage | | -1 | | +1 | ٧ | | Output se | ction (each output) | | | | | | | | Collector-emitter voltage (breakdown) | | 40 | | | V | | | Collector-leakage current | V <sub>CE</sub> = 40V | | 0.1 | 50 | μΑ | | | Saturation voltage | I <sub>C</sub> = 50mA | | 1 | 2 | ٧ | | | Emitter output voltage | V <sub>IN</sub> = 20V | 17 | 18 | | ٧ | | t <sub>R</sub> | Rise time | $R_C = 2k\Omega$ , $T_A = 25^{\circ}C$ | | 0.2 | | μs | | tբ | Fall time | $R_C = 2k\Omega$ , $T_A = 25^{\circ}C$ | | 0.1 | | μs | | Total star | ndby current | | | | | | | | (excluding oscillator charging<br>current, error and current limit<br>dividers, and with outputs open) | V <sub>IN</sub> = 40V | | 8 | 10 | mA | #### THEORY OF OPERATION #### **Voltage Reference** An internal series regulator provides a nominal 5V output which is used both to generate a reference voltage and is the regulated source for all the internal timing and controlling circuitry. This regulator may be bypassed for operation from a fixed 5V supply by connecting Pins 15 and 16 together to the input voltage. In this configuration, the maximum input voltage is 6.0V. This reference regulator may be used as a 5V source for other circuitry. It will provide up to 50mA of current itself and can easily be expanded to higher currents with an external PNP as shown in Figure 1. #### **TEST CIRCUIT** #### Oscillator The oscillator in the SG3524 uses an external resistor ( $R_T$ ) to establish a constant charging current into an external capacitor ( $C_T$ ). While this uses more current than a series-connect- ed RC, it provides a linear ramp voltage on the capacitor which is also used as a reference for the comparator. The charging current is equal to 3.6V $\div$ $R_T$ and should be kept within the approximate range of $30\mu A$ to 2mA; i.e., $1.8k < R_T < 100k$ . The range of values for $C_T$ also has limits as the discharge time of $C_T$ determines the SG3524 pulse-width of the oscillator output pulse. This pulse is used (among other things) as a blanking pulse to both outputs to insure that there is no possibility of having both outputs on simultaneously during transitions. This output dead time relationship is shown in Figure 2. A pulse width below approximately 0.5 µs may allow false triggering of one output by removing the blanking pulse prior to the flip-flop's reaching a stable state. If small values of CT must be used, the pulse-width may still be expanded by adding a shunt capacitance (≈100pF) to ground at the oscillator output. [(Note: Although the oscillator output is a convenient oscilloscope sync input, the cable and input capacitance may increase the blanking pulse-width slightly.)] Obviously, the upper limit to the pulse width is determined by the maximum duty cycle acceptable. Practical values of C<sub>T</sub> fall between 0.001 and 0.1 $\mu$ F. The oscillator period is approximately $t=R_TC_T$ where t is in microseconds when $R_T=\Omega$ and $C_T=\mu F$ . The use of Figure 3 will allow selection of $R_T$ and $C_T$ for a wide range of operating frequencies. Note that for series regulator applications, the two outputs can be connected in parallel for an effective 0-90% duty cycle and the frequency of the oscillator is the frequency of the output. For push-pull applications, the outputs are separated and the flip-flop divides the frequency such that each output's duty cycle is 0-45% and the overall frequency is one-half that of the oscillator. #### **External Synchronization** If it is desired to synchronize the SG3524 to an external clock, a pulse of $\approx +$ 3V may be applied to the oscillator output terminal with $R_TC_T$ set slightly greater than the clock period. The same considerations of pulse-width apply. The impedance to ground at this point is approximately $2k\Omega.$ If two or more SG3524s must be synchronized together, one must be designated as master with its $R_TC_T$ set for the correct period. The slaves should each have an $R_TC_T$ set for approximately 10% longer period than the master with the added requirement that $C_T(\text{slave}) = \text{one-half } C_T$ (master). Then connecting Pin 3 on all units together will insure that the master output pulse — which occurs first and has a wider pulse width — will reset the slave units. #### **Error Amplifier** This circuit is a simple differential input transconductance amplifier. The output is the compensation terminal, Pin 9, which is a highimpedance node ( $R_L \approx 5 M \Omega$ ). The gain is $$A_V = g_M R_L = \frac{8 I_C R_L}{2kT} \cong 0.002 R_L$$ and can easily be reduced from a nominal of 10,000 by an external shunt resistance from Pin 9 to ground, as shown in Figure 4. In addition to DC gain control, the compensation terminal is also the place for AC phase compensation. The frequency response curves of Figure 4 show the uncompensated amplifier with a single pole at approximately 200Hz and a unity gain crossover at 5MHz. Typically, most output filter designs will introduce one or more additional poles at a significantly lower frequency. Therefore, the best stabilizing network is a series RC combination between Pin 9 and ground which introduces a zero to cancel one of the output filter poles. A good starting point is $50 \mathrm{k} \Omega$ plus $0.001 \mu \mathrm{F}$ . One final point on the compensation terminal is that this is also a convenient place to insert any programming signal which is to override the error amplifier. Internal shutdown and current limit circuits are connected here, but any other circuit which can sink 200 $\mu$ A can pull this point to ground, thus shutting off both outputs. While feedback is normally applied around the entire regulator, the error amplifier can be used with conventional operational amplifier feedback and is stable in either the inverting or non-inverting mode. Regardless of the connections, however, input common-mode limits must be observed or output signal inversions may result. For conventional regulator applications, the 5V reference voltage must be divided down as shown in Figure 5. The error amplifier may also be used in fixed duty cycle applications by using the unity gain configuration shown in the open-loop test circuit. #### **Current Limiting** The current limiting circuitry of the SG3524 is shown in Figure 6. By matching the base-emitter voltages of Q1 and Q2, and assuming a negligible voltage drop across R<sub>1</sub>: Threshold = $$V_{BE}(Q1) + I_1R_2 - V_{BE}(Q2)$$ $$= I_1R_2 \cong 200 \text{mV}$$ Although this circuit provides a relatively small threshold with a negligible temperature coefficient, there are some limitations to its use, the most important of which is the $\pm$ 1V common-mode range which requires sensing in the ground line. Another factor to consider is that the frequency compensation provided by R<sub>1</sub>C<sub>1</sub> and Q1 provides a roll-off pole at approximately 300Hz. Since the gain of this circuit is relatively low, there is a transition region as the current limit amplifier takes over pulse width control from the error amplifier. For testing purposes, threshold is defined as the input voltage required to get 25% duty cycle with the error amplifier signaling maximum duty cycle. In addition to constant current limiting, Pins 4 and 5 may also be used in transformer-coupled circuits to sense primary current and to shorten an output pulse, should transformer saturation occur. Another application is to ground Pin 5 and use Pin 4 as an additional shutdown terminal: i.e., the output will be off with Pin 4 open and on when it is grounded. Finally, foldback current limiting can be provided with the network of Figure 7. This circuit can reduce the short-circuit current ( $I_{SC}$ ) to approximately one-third the maximum available output current ( $I_{MAX}$ ). ### **SMPS** Control Circuit SG3524 # AN126 Applications Using the SG3524 Application Note #### **Linear Products** #### **APPLICATIONS** The capacitor-diode output circuit is used in Figure 1 as a polarity converter to generate a -5V supply from +15V. This circuit is useful for an output current of up to 20mA with no additional boost transistors required. Since the output transistors are current-limited, no additional protection is necessary. Also, the lack of an inductor allows the circuit to be stabilized with only the output capacitor. Another low current supply is the flyback converter used in Figure 2 to generate ± 15V at 20mA from a +5V regulated line. The reference generator in the SG3524 is unused with the input voltage providing the reference. Current limiting in a flyback converter is difficult and is accomplished here by sensing current in the primary line and resetting a soft start circuit. In the conventional single-ended regulator circuit shown in Figure 3, the two outputs of the SG3524 are connected in parallel for effective 0.0 – 90% duty cycle modulation. The use of an output inductor requires an RC phase compensation network for loop stability. Push-pull outputs are used in this transformer-coupled DC – DC regulating converter shown in Figure 4. Note that the oscillator must be set at twice the desired output frequency, as the SG3524's internal flip-flop divides the frequency by 2 as it switches the PWM signal from one output to the other. Current limiting is done here in the primary so that the pulse width will be reduced should transformer saturation occur. # SG3524 PUSH-PULL ± 50V, 100W Converter (Off-Line) A simple solution to off-line converter design for power audio amplifier circuits is shown in Figure 5. The SG3524 emitter outputs are used to drive directly a pair of BUZ41A Power FETs in the primary side of the step-down transformer at a 50kHz rate. (The main oscillator operates at 100kHz.) The transformer consists of 120T of #24 wire centertapped at 60T. This is sandwiched between two 50-turn center-tapped secondary windings of #20 wire. Diodes are fast recovery BYW30s; the output chokes, 500µH wound on EC35 (3C8) pair Ferroxcube cores, provide adequate filtering in conjunction with the 1000µF and 0.01µF ceramic capacitors across the output. ### Applications Using the SG3524 ### AN126 **Preliminary Specification** #### **Linear Products** #### **DESCRIPTION** Specifically designed for use in fixed-frequency switching regulators and other power control applications, this Switched-Mode Power Supply Control Circuit can be used to implement single-ended or push-pull switching regulators of either polarity, both transformerless and transformer-coupled. Included in this monolithic integrated circuit is a temperature-compensated voltage reference, sawtooth oscillator, error amplifier, pulse width modulator, pulse metering and steering logic, and two 200mA source/sink power drivers. Also included are housekeeping functions such as soft-start and low supply voltage lockout, digital current limiting, double-pulse inhibit, a data latch for single-pulse metering, adjustable dead time, and provision for symmetry correction inputs. The output cirtcuit has been redesigned to eliminate the current spiking problem associated with source/sink drivers. The output stage has been designed so that in the transition from source-to-sink, or sink-to-source, the conducting device is shut off one transistor delay before the other device is turned on. This output correction allows the designer to utilize the speed of the other features of this controller at system frequencies up to 400kHz. For ease of interface, all digital inputs are TTL and CMOS compatible. Active LOW logic allows wired-OR connections for maximum flexibility. The low-cost SG3526 is rated for continuous operation over the junction temperature range of 0°C to +125°C. It is furnished in either the Cerdip package or a dual in-line plastic package with copper alloy lead frame for improved heat dissipation. #### **FEATURES** - 7.4 to 35V operation - Dual 200mA source/sink outputs - Cycle-by-cycle operation of all features up to 400kHz - No current spikes on V<sub>C</sub> line at source-to-sink or sink-to-source transitions - Stabilized power supply - Current limiting - Temperature-compensated reference source - Sawtooth generator - Low supply voltage protection - External synchronization - Double-pulse suppression - Programmable dead time - Programmable soft start - 18-pin dual in-line plastic package, 18-pin Cerdip hermetic package, or 20-pin plastic SO #### PIN CONFIGURATIONS #### ORDERING CODE | DESCRIPTION | AMBIENT TEMPERATURE | ORDER CODE | |------------------------|---------------------|------------| | 20-pin Plastic SOL DIP | 0 to +70°C | SG3526D | | 18-pin Cerdip | 0 to +70°C | SG3526F | | 18-pin Plastic DIP | 0 to +70°C | SG3526N | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|----------------------------------------------------------------------------------|-------------------------|----------------------------------| | V <sub>S</sub> | Supply voltage | 40 | ٧ | | V <sub>C</sub> | Collector supply voltage | 40 | ٧ | | V <sub>IN</sub> | Logic input voltage range, Pins 5, 8, 12 | -0.3 to +5.5 | V | | V <sub>IN</sub> | Analog input voltage range, Pins 1, 2, 6, 7 | -0.3V to V <sub>S</sub> | ٧ | | l <sub>O</sub> | Output current | ± 250 | mA | | I <sub>REF</sub> | Reference load current | 50 | mA | | I <sub>IN</sub> | Logic sink current | 15 | mA | | P <sub>D</sub> | Package power dissipation (Plastic DIP) <sup>2</sup> (SO), (Cerdip) <sup>2</sup> | 1.9<br>1.4 | W <sup>1</sup><br>W <sup>1</sup> | | T <sub>S</sub> | Storage temperature range | -65 to +150 | °C | #### NOTES: - 1. Maximum junction temperature, $T_{JMAX}=150^{\circ}C$ . Rating is for $T_{A}=25^{\circ}C$ . 2. Plastic $\theta_{JA}=66^{\circ}C/W$ ; Cerdip $\theta_{JA}=88^{\circ}C/W$ ; SO $\theta_{JA}=85^{\circ}C/W$ . #### **BLOCK DIAGRAM** SG3526 # **DC ELECTRICAL CHARACTERISTICS** All specs over operating junction temperature range, $V_S = 15V$ , unless otherwise specified. | 0.41001 | CHARACTERISTICS | TEST CONDITIONS | | LIMITS | | | | | |------------------------|-------------------------------------|----------------------|------------------------------------------------------------------------|---------|------|------|-------------------|--| | SYMBOL CHARACTERISTICS | | PINS TEST CONDITIONS | | Min Typ | | Max | UNIT | | | Reference | e, Pin 18 | | | | | | | | | $V_{REF}$ | Reference voltage | 18 | T <sub>J</sub> = +25°C | | 5.00 | | ٧ | | | | Temperature stability | 18 | | | 0.2 | 0.4 | mV/°C | | | | Total output variation | 18 | $7.4V < V_S < 35V, \ 0 < I_L < 10mA$ | 4.85 | 5.00 | 5.15 | ٧ | | | | Line regulation | 18 | $7.4V < V_S < 35V, I_L = 0mA$ | | 0.6 | 2 | mV/V | | | | Load regulation | 18 | 0mA < I <sub>L</sub> < 10mA | | 0.4 | 2.5 | mV/m/ | | | | Maximum output current | 18 | | -25 | -50 | -100 | mA | | | | Output noise voltage | 18 | 10Hz ≤ f ≤ 80kHz | | 100 | | μV <sub>RMS</sub> | | | Low supp | ely shutdown, Internal and Pin 5 | | | | L | | | | | | Comparator threshold voltage | | | 3.8 | 4.2 | 4.8 | V | | | | Hysteresis | | | | 0.2 | | ٧ | | | | Reset voltage out | 5 | When shutdown for LOW V <sub>S</sub> | | 0.2 | 0.4 | V | | | - | Reset voltage out | 5 | When not shutdown | 2.4 | 4.8 | | V | | | | Reset sink current | 5 | When shutdown, V <sub>IL</sub> = 0.4V | | -190 | -360 | μΑ | | | | Reset source current | 5 | When not shutdown, V <sub>IH</sub> = 2.4V | | -110 | -200 | μΑ | | | Oscillator, | , Pins 9, 10, 11 and SYNC, Pin 12 | 1 | • | | • | | | | | | Minimum frequency range | 9, 10, 11 &<br>12 | $R_T = 150k, C_T = 20\mu F, R_D = 0\Omega$ | | | 1.0 | Hz | | | | Maximum frequency range | | $R_T = 2k$ , $C_T = 300pF$ , $R_D = 0\Omega$ , $T_J = 125^{\circ}C$ | 400 | | | kHz | | | | Initial accuracy | 9, 10 | $R_T = 4.12k, C_T = 0.01 \mu F, R_D = 0\Omega,$<br>$T_J = 25^{\circ}C$ | 36 | 38 | 40 | kHz | | | V <sub>COSC</sub> | Voltage stability | 9, 10 | 7.4V < V <sub>S</sub> < 35V | | 0.02 | 0.04 | %/V | | | T <sub>COSC</sub> | Temperature stability | 9, 10 | | | 0.04 | 0.06 | %/°C | | | | Sawtooth peak voltage | 10 | V <sub>S</sub> = 35V | 2.0 | 3.0 | 3.5 | ٧ | | | | Sawtooth valley voltage | 10 | V <sub>S</sub> = 7.4V | 0.5 | 1.0 | 1.5 | V | | | | Sync. in HIGH level | 12 | I <sub>SOURCE</sub> = 40μA | 2.4 | 4.0 | | V | | | | Sync. in LOW level | 12 | I <sub>SINK</sub> = 3.6mA | | 0.2 | 0.4 | V | | | | Sync. in bias current, HIGH | 12 | V <sub>IH</sub> = 2.4V | | -105 | -200 | μΑ | | | | Sync. in bias current, LOW | 12 | V <sub>IL</sub> = 0.4V | | -180 | -360 | μΑ | | | | Min sync. in pulse width to trigger | 12 | | 200 | 150 | | ns | | SG3526 DC ELECTRICAL CHARACTERISTICS (Continued) All specs over operating junction temperature range, V<sub>S</sub> = 15V, unless otherwise specified. | 07442.0. | OUADAOTEDIOTICS | TEST TEST CONDITIONS | | | LIMITS | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------|-----------------------------------------------|--------------------------------------------------|--------|------|------| | SYMBOL CHARACTERISTICS | | PINS TEST CONDITIONS | | Min | Тур | Max | UNIT | | Error amp | o, Pins 1, 2 and 3 | | | | | | | | V <sub>OS</sub> | Input offset voltage | 1, 2 | | | 2.0 | 10 | mV | | l <sub>B</sub> | Input bias current | 1, 2 | | | 210 | 1000 | nA | | los | Input offset current | 1, 2 | | | 5 | 200 | nA | | A <sub>VOL</sub> | DC open-loop gain | 1, 2, 3 | | 60 | 68 | | dB | | V <sub>OH</sub> | High output voltage | 3 | I <sub>SOURCE</sub> = 100μA | 3.6 | 4.2 | | ٧ | | V <sub>OL</sub> | Low output voltage | 3 | I <sub>SINK</sub> = 100μA | | 0.11 | 0.4 | ٧ | | CMRR | Common-mode rejection ratio | 1, 2, 3 | R <sub>S</sub> = 2k | 70 | 110 | | dB | | PSRR | Power supply rejection ratio | 1, 2, 3 | V <sub>S</sub> = 10V to 20 V | 90 | 110 | | dB | | | Small-signal bandwidth | 1, 2, 3 | | | 1.0 | | MHz | | | Feedback resistor range | 2, 3 | | 50 | | 1000 | kΩ | | | Output sink current | 3 | | 70 | 100 | | μΑ | | | Output source current | 3 | | 70 | 100 | | μΑ | | PWM com | parator, Internal and Pin 3 <sup>1</sup> | | | | | | | | ALL DESCRIPTION OF THE PROPERTY PROPERT | Minimum duty cycle | | V <sub>COMP</sub> = 0.4V | | | 0 | % | | | Maximum duty cycle | | V <sub>COMP</sub> = 3.6V | 45 | 49 | | % | | | Dead time accuracy | | $R_T = 4.12k, C_T = 0.01\mu F, R_D = 0\Omega$ | | 1.5 | | μs | | | Prop. delay, PWM comp to output | | | | 250 | | ns | | | Bias current, duty cycle control | 3 | | | 1 | | μΑ | | Soft-start, | Pins 4 and 5 | | | | | | | | | Soft-start trip voltage | 4 | V <sub>RESET</sub> = 0.4V | | 22 | 50 | mV | | | Soft-start charge current | 4 | V <sub>RESET</sub> = 2.4V | -180 | -120 | -85 | μΑ | | V <sub>LOW</sub> | Reset voltage, OFF | 5 | I <sub>SINK</sub> = 3.6mA | | 0.2 | 0.4 | ٧ | | V <sub>HIGH</sub> | Reset voltage, ON | 5 | I <sub>SOURCE</sub> = 40µA | 2.4 | 4.0 | | ٧ | | | Reset bias current, HIGH | 5 | V <sub>IN</sub> = 2.4V | | -110 | -200 | μΑ | | | Reset bias current, LOW | 5 | V <sub>IN</sub> = 0.4V | | -200 | -360 | μΑ | | Remote C | DN/OFF (shutdown), Pin 8 | | | <u> </u> | | | | | | Off (LOW) | 8 | I <sub>SINK</sub> = 3.6mA | | 0.2 | 0.4 | ٧ | | | On (HIGH) | 8 | I <sub>SOURCE</sub> = 40μA | 2.4 | 4.0 | | ٧ | | | Input current, shutdown HIGH | 8 | V <sub>IN</sub> = 2.4V | | -100 | -200 | μΑ | | | Input current, shutdown LOW | 8 | V <sub>IN</sub> = 0.4V | | -190 | -360 | μΑ | | | Delay to output(s) | 8 | | | 400 | | ns | | Current li | mit comparator, Pins 6 and 7 | | | | • | 1 | L | | | Common-mode range | 6, 7 | V <sub>S</sub> = 18V | 0 | | 15 | V | | | Sense voltage for Min duty cycle | 6, 7 | | 70 | 100 | 140 | mV | | | Input bias current | 6, 7 | V <sub>CM</sub> = 0V to 15V | | -3 | -20 | μΑ | | | Voltage gain | 6, 7 | | | 68 | | dB | | | Delay to outputs | 6, 7 | 100mV overdrive | <del> </del> | 700 | | ns | SG3526 #### DC ELECTRICAL CHARACTERISTICS All specs over operating junction temperature range, $V_S = 15V$ , unless otherwise specified. | CVMDO: | 0114 D 4 077 D 107105 | TEST | TEGT COMPLETIONS | LIMITS | | | | |------------------------|---------------------------------|-------------------|-------------------------------------------------------|--------|------|------|------| | SYMBOL CHARACTERISTICS | | PINS | TEST CONDITIONS | Min | Тур | Max | UNIT | | Output st | age, Pins 13, 14 and 16 | | | • | | | | | | | | I <sub>SOURCE</sub> = 20mA, V <sub>C</sub> = 15V | 12.8 | 13.5 | | ٧ | | $V_{OH}$ | High output voltage | 13, 14, 16 | $I_{SOURCE} = 100$ mA, $V_C = 15$ V | 12.5 | 13.3 | | ٧ | | | | | $I_{SOURCE} = 200 \text{mA}, V_C = 15 \text{V}$ | 12.0 | 13.2 | | ٧ | | | | | $I_{SINK} = 20$ mA, $V_C = 15$ V | | 0.15 | 0.3 | ٧ | | $V_{OL}$ | Low output voltage | 13, 14, 16 | I <sub>SINK</sub> = 100mA, V <sub>C</sub> = 15V | | 1.25 | 1.8 | ٧ | | | | | $I_{SINK} = 200$ mA, $V_C = 15V$ | | 2.20 | 3.00 | ٧ | | | Output leakage | 13, 14, 16 | V <sub>C</sub> = 40V | | 45 | 100 | μΑ | | | I <sub>SINK</sub> Max | 13, 14, 16 | V <sub>C</sub> = 15V | 200 | 250 | | mA | | | I <sub>SOURCE</sub> Max | 13, 14, 16 | V <sub>C</sub> = 15V | 200 | 250 | | mA | | t <sub>R</sub> | Rise time | 13, 14, 16 | C <sub>L</sub> = 1000pF, V <sub>C</sub> = 15V | | 300 | | ns | | | | , | $C_L = 0pF, V_C = 15V$ | | 50 | | ns | | t <sub>F</sub> | Fall time | 13, 14, 16 | $C_L = 1000pF, V_C = 15V$ | | 200 | | ns | | 4 | | 1.0, 1.1, 10 | C <sub>L</sub> = 0pF, V <sub>C</sub> = 15V | | 50 | | ns | | Supply cu | rrent | | | | | | | | Icc | Shutdown LOW | 17 | 7.4V < V <sub>S</sub> < 35V, f <sub>OSC</sub> = 40kHz | | 18 | 30 | mA | | Operating | frequency for cycle-by-cycle of | peration of all p | protect features | - | | | | | | Maximum frequency | | | 400 | 500 | | kHz | #### NOTE: #### **RECOMMENDED OPERATING CONDITIONS** | SYMBOL | DADAMETED | LIM | | | |----------------|-------------------------------|-------|-------|------| | STMBUL | PARAMETER | Min | Max | UNIT | | Vs | Logic supply voltage | 7.4 | 35 | ٧ | | V <sub>C</sub> | Collector voltage | 4.5 | 35 | ٧ | | lo | Output load current | 0 | ± 200 | mA | | ΙL | Reference load current | 0 | 10 | mA | | fosc | Oscillator frequency | 1Hz | 400 | kHz | | Rt | Oscillator timing resistance | 2 | 150 | kΩ | | Ct | Oscillator timing capacitance | 150pF | 20 | μF | | DT | Programmed dead time | 3 | 50 | % | | T <sub>A</sub> | Ambient temperature range | 0 | + 70 | °C | | TJ | Junction temperature range | 0 | + 125 | °C | <sup>1.</sup> $f_{OSC}$ = 40kHz (R<sub>T</sub> = 4.12k, C<sub>T</sub> = 0.01 $\mu$ F, R<sub>D</sub> = 0 $\Omega$ ) unless otherwise specified. 36 Linear Products Preliminary Specification ### Switched-Mode Power Supply Control Circuit SG3526 #### THEORY OF OPERATION #### Internal Reference The internal reference is capable of maintaining 1% accuracy over the specified operating temperature range. The reference voltage is 5.00V at Pin 18. Short-circuit current is typically 50mA. The reference output remains stable within 30mV over an input range of 8 to 35V. Complete regulation characteristics versus line and load (see Figure 1) are listed in the Electrical Characteristics section of the data sheet. The maximum recommended load on the reference supply is 20mA. #### THE RAMP OSCILLATOR The ramp oscillitor is a self-sustained, fixed-frequency circuit with programmability provided by selecting the value of an external resistor and capacitor as shown in Figure 2. An internal current source is set by the resistor R<sub>t</sub> to a certain value of charging current sufficient to generate a stable ramp over a range of 1Hz to 400kHz. #### THE ERROR AMPLIFIER The error amplifier is a transconductance-type with open-loop unity gain bandwidth of 1MHz. Typical source/sink current is $100\mu$ A. Open-loop DC gain is 68dB with a single dominant pole at 500Hz. (See Figure 3 for detailed response.) Compensation is achieved by simple 'C' (100pF) or RC network for lag-lead compensation. This network is placed in shunt to ground from Pin 3 (refer to Figure 4). Common-mode voltage is 5V for a standard positive supply and ground for negative supply. #### The Pulse Width Modulator The pulse width modulator consists of a highspeed comparator with non-inverting input tied to the ramp generator and inverting input driven by the error amplifier output. (See Figure 5.) The resultant output forms a gated input to the metering flip-flop of which the 'Q' output feeds the 'R' input on the memory latch, and 'Q' output enables the main output gates (G2, G3). Alternate half-cycles are then enabled at the output (Pins 13 and 16) by the action of the toggle flip-flop. Initiation of the beginning of each half of the duty cycle is triggered by the start of the ramp, and termination occurs at the point in time where error output meets ramp voltage. It is with this sequence of control events that glitch-free output is guaranteed. Pulse delay times in the PWM loop are specified in the data sheet. Maximum operating frequency must take such delay times into account in order to guarantee reliable functioning of the controller under a closed-loop Figure 3. Error Amplifier Open-Loop Gain vs Frequency condition. The Signetics SG3526 is rated at a typical maximum frequency of 500kHz. #### **PWM GAIN** The DC gain of the pulse width modulator is determined by the ratio of input voltage to the primary power switching circuit to the active ramp voltage differential. This is given as 3.6V and 0.4V with a differential of 3.2V. #### Example: The DC supply voltage to the power converter is 48V. Therefore, PWM Gain = $$\frac{48}{3.2}$$ = 15 (For further information on loop response calculations, please refer to references 1, 2.) #### THE OUTPUT DRIVER STAGE The output driver circuit has been carefully designed to prevent cross-conduction current spikes by eliminating any overlap conduction within the totem-pole structure. The source and sink capacity is rated at 200mA. In addition, supply voltage on the driver transistors is rated at 35V with no risk of destroying the IC due to excessive power dissipation. Note the output waveform in Figure 6 shows a full 10V drive level at the rated 200mA load current. This capability means that a Power MOS gate capacity of 4000pF can be driven with a voltage rise time of $0.2\mu s$ for a 10V output. #### PROTECTIVE FUNCTIONS #### **Dead Time Control** The dead time control circuit, incorporated as an integral part of the ramp oscillator, is provided to allow the designer the ability to control the minimum off time between alternate half-cycles. (See Figures 7 and 8.) The value of R<sub>D</sub>, as shown in the graph, allows the programming of this delay time from a minimum (Pin 11 grounded) of 1.5 $\mu$ s to a maximum of 9.7 $\mu$ s for a resistance of 22 $\Omega$ tied from Pin 11 to ground (Figure 8b). Obviously, dead time in the oscillator must conform to the limitations imposed by the operating frequency. #### **Overcurrent Limit** The overcurrent limit function is an integral part of the PWM circuit and, as such, inputs on Pins 6 and 7 will control the cycle-by-cycle operation of the output stage on both halves of the duty cycle. The overcurrent comparator is specifically designed to propagate a highspeed shutdown signal to turn off the output metering flip-flop in the event of an overcurrent of predetermined magnitude. The overcurrent sense inputs must be treated with care in respect to lead length and shunt capacity in order to obtain the maximum speed of response. Some typical circuit configurations are shown in Figure 9a. Note that either Pin 6 or 7 may be used as threshold reference voltage anywhere within the common-mode voltage range of the comparator. As shown, a simple technique is to ground Pin 6 and to program Pin 7 high (≥ 100mV) for shutdown. Very little noise immunity is allow- SG3526 Linear Products Preliminary Specification ### Switched-Mode Power Supply Control Circuit SG3526 ed in this case. An improved method is to set Pin 6 at some positive voltage level (such as $\pm 2.5V$ ) and thus provide an average noise threshold of $2.5V \pm 100mV$ as shown in Figure 9b. This particular circuit provides a considerable improvement in noise immunity. Note that care must be taken in providing a low impedance reference at Pin 6. The overcurrent sense comparator provides a typical hysteresis of 20mV with a threshold of 100mV (Figure 9c). The typical delay time to deactivate the output drive is 700ns at $T_J = 25^{\circ}C$ rising to 1200ns at $T_J = 125^{\circ}C$ . #### Soft-Start This circuit provides a programmed ramp-up of the duty cycle at power-on, after remote shutdown (reset Pin 5) or low supply sense. A capacitor from Pin 4 to ground is charged towards the turn-on threshold by a $100\mu A$ source. Time constants for various values of capacitance are plotted for the designer's convenience as shown in Figure 10. The soft-start function is inititated by holding the reset below 0.2V which causes C to discharge. The Reset function, when low, also holds the error amplifier output low, initiating a minimum duty cycle at the output drivers. Low voltage shutdown occurs when $V_{\rm S}$ (Pin 17) drops below 4.0V. #### **External Synchronization** An external sync pulse may be injected into Pin 12 in order to provide synchronous operation of a switched-mode controller as shown in Figure 11. The required voltage level is active LOW with a threshold of 0.4V typical and a minimum pulse width of 150ns. A periodic signal at a rate approximately 10% higher than the free-running frequency of the ramp oscillator is required. #### THERMAL CONSIDERATIONS The power dissipation of the SG3526 must be considered in the design procedure in order to insure operation within the allowable device limits, particularly when maximum operating frequency is desired. The graph provided in Figure 12 will serve as a guide to staying within the device thermal limits in any design. Device dissipation is determined by summing all of the various current-voltage products, both pulsed and DC, noting the package type and the ambient operating temperature, then plotting this total device power on the respective derating graph. #### UNDERVOLTAGE LOCKOUT Should supply voltage in Pin 17 drop low enough to affect the internal reference regu- lator, an output inhibit circuit is activated. In addition, the voltage on Pin 5 (Reset) will be brought to a low state in order to signal remote sensing indicators. This characteristic is shown graphically in Figures 13a and b. #### SYMMETRY CORRECTION Should an external symmetry monitoring and correction circuit be required where drive unbalance may be critical, Pin 8, the shutdown function, is available to program either half of the output cycle off. This is accomplished by applying a TTL low signal with a pulse synchronized to the clock frequency. Keep in mind that the typical delay from Pin 8 is either output before shutdown is 400ns. #### DOUBLE PULSE PROTECTION The memory flip-flop must be reset by the PWM signal. This set-reset sequence provides insurance that alternate sync pulses initiate alternate A-B output cycle, preventing double pulses at the output. #### CAUTION: Supply Decoupling - Pin 17, the supply input to the internal regulator, should be decoupled from Pin 14 in order to prevent pulsed switching currents from interacting with outputs. SG3526 ### SG3526 SG3526 #### **REFERENCES:** - Advances in Switched-Mode Power Conversion, Volumes I and II, R.D.Middlebrook and Slobodan Cuk; Telsa Co., Pasadena, CA, 1983. - Stability Analysis Made Simple, H. Dean Venable; Venable Industries, Rancho Palos Verdes, CA, 1981. # $\mu$ A723/723C/SA723C Precision Voltage Regulator **Product Specification** #### **Linear Products** #### **DESCRIPTION** The $\mu$ A723/SA723C is a monolithic precision voltage regulator capable of operation in positive or negative supplies as a series, shunt, switching, or floating regulator. The 723 contains a temperature-compensated reference amplifier, error amplifier, series pass transistor, and current limiter, with access to remote shutdown. #### **FEATURES** - Positive or negative supply operation - Series, shunt, switching, or floating operation - 0.01% line and load regulation - Output voltage adjustable from 2V to 37V - Output current to 150mA without external pass transistor - μA723 MIL-STD-883A, B, C available #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Ceramic DIP | -55°C to +125°C | μA723F | | 14-Pin Plastic DIP | -55°C to +125°C | μA723N | | 14-Pin Plastic DIP | -40°C to +85°C | SA723CN | | 14-Pin Ceramic DIP | 0 to 70°C | μΑ723CF | | 14-Pin Plastic DIP | 0 to 70°C | μΑ723CN | | 14-Pin Plastic SO | 0 to 70°C | μΑ723CD | #### **EQUIVALENT CIRCUIT** Linear Products Product Specification ### Precision Voltage Regulator ### $\mu$ A723/723C/SA723C #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------| | | Pulse voltage from V+ to V- (50ms) | 50 | ٧ | | | Continuous voltage from V+ to V- | 40 | ٧ | | | Input-output voltage differential | 40 | <b>v</b> | | I <sub>OUT</sub> | Maximum output current | 150 | mA | | | Current from V <sub>REF</sub> | 15 | mA | | | Current from V <sub>Z</sub> | 25 | mA | | P <sub>MAX</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range μΑ723 μΑ723C SA723C | -55 to<br>+125<br>0 to 70<br>-40 to +85 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | | T <sub>STG</sub> | Storage temperature range | -65 to<br>+150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | °C | #### NOTE: 1. The following derating factors should be applied above 25°C: F package at 9.5mW/°C N package at 11.4mW/°C D package at 8.3mW/°C #### DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C, unless otherwise specified.<sup>1</sup> | | | | μ <b>Α723</b> | | | μ <b>Α723C/SA723C</b> | | | | |--------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|------------------|------------|-----------------------|------------------|------------|----------------------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Line regulation <sup>2</sup> | $V_{IN} = 12V$ to $V_{IN} = 15V$<br>$V_{IN} = 12V$ to $V_{IN} = 40V$ | | 0.01<br>0.02 | 0.1<br>0.2 | | 0.01<br>0.1 | 0.1<br>0.5 | %V <sub>OUT</sub><br>%V <sub>OUT</sub> | | | Load regulation <sup>2</sup> | $I_L = 1$ mA to $I_L = 5$ 0mA<br>$f = 5$ 0Hz to 10kHz, $C_{REF} = 0$<br>$f = 5$ 0Hz to 10kHz, $C_{REF} = 5\mu$ F | | 0.03<br>74<br>86 | 0.15 | | 0.03<br>74<br>86 | 0.2 | %V <sub>OUT</sub><br>dB<br>dB | | | Short-circuit current limit | $R_{SC} = 10\Omega$ , $V_{OUT} = 0$ | | 65 | | | 65 | | mA | | V <sub>REF</sub> | Reference voltage | | 6.95 | 7.15 | 7.35 | 6.80 | 7.15 | 7.50 | V | | V <sub>NOISE</sub> | Output noise voltage | BW = 100Hz to 10kHz, $C_{REF} = 0$<br>BW = 100Hz to 10kHz, $C_{REF} = 5\mu F$ | | 20<br>2.5 | | | 20<br>2.5 | | μV <sub>RMS</sub><br>μV <sub>RMS</sub> | | | Long-term stability | | | 0.1 | | | 0.1 | | %/1000 hrs. | | | Standby current drain | I <sub>L</sub> = 0, V <sub>IN</sub> = 30V | | 2.3 | 3.5 | | 2.3 | 4.0 | mA | | VIN | Input voltage range | | 9.5 | | 40 | 9.5 | | 40 | ٧ | | V <sub>OUT</sub> | Output voltage range | | 2.0 | | 37 | 2.0 | | 37 | V | | V <sub>DIFF</sub> | Input-output voltage differential | | 3.0 | | 38 | 3.0 | | 38 | ٧ | | The fol | lowing specifications app | ly over the operating temperature | ranges | | | | | | | | | Line regulation | | | | 0.3 | | | 0.3 | %V <sub>OUT</sub> | | | Load regulation | - | | | 0.6 | | | 0.6 | %V <sub>OUT</sub> | | TC | Average temperature coefficient of output voltage | $V_{IN} = 12V \text{ to } V_{IN} = 15V$<br>$I_{L} = 1 \text{ mA to } I_{L} = 50 \text{ mA}$ | | 0.002 | 0.015 | | 0.003 | 0.015 | %/°C | <sup>1.</sup> $V_{\rm IN} = V_{\rm T} = V_{\rm C} = 12V$ , $V_{\rm C} = 0V$ , $V_{\rm CUT} = 5V$ , $I_{\rm L} = 1$ mA, $R_{\rm SC} = 0$ , $C_{\rm 1} = 100$ pF, $C_{\rm REF} = 0$ and divider impedance as seen by error amplifier $\leq 10$ k $\Omega$ . 2. The load and line regulation specifications are for constant junction temperature. Temperature drift effects must be taken into account separately when the unit is operating under conditions of high dissipation. ### Precision Voltage Regulator ### μA723/723C/SA723C #### TYPICAL PERFORMANCE CHARACTERISTICS ### Precision Voltage Regulator ### μA723/723C/SA723C #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) #### TYPICAL APPLICATIONS TC20110S ### Precision Voltage Regulator ### μA723/723C/SA723C #### TYPICAL APPLICATIONS R<sub>SC</sub> REGULATED OUTPUT CS R<sub>1</sub> R<sub>2</sub> R<sub>2</sub> R<sub>3</sub> R<sub>4</sub> NOTE: $$V_{OUT} = \left[V_{REF} \times \frac{R_2}{R_1 + R_2}\right]$$ NOTES: $$\begin{aligned} &V_{OUT} = \left[V_{REF} \times \frac{R_1 + R_2}{R_2}\right]; \ R_3 = R_4 \\ &R_3 = \frac{R_1 R_2}{R_1 + R_2} \ \text{for minimum temperature drift} \end{aligned}$$ R<sub>3</sub> may be eliminated for minimum component count ## Remote Shutdown Regulator With Current Limiting ( $V_{OUT} = 2$ to 7V) NOTES: $$KNEE = \left[ \frac{V_{OUT}R_3}{R_{SC}R_4} + \frac{V_{SENSE}(R_3 + R_4)}{R_{SC}R_4} \right]$$ $$V_{OUT} = \left[V_{REF} \times \frac{R_1 + R_2}{R_2}\right]$$ $$I_{SHORT\ CKT} = \left[ \frac{V_{SENSE}}{R_{SC}} \times \frac{R_3 + R_4}{R_4} \right]$$ #### NOTES: $$\frac{R_4}{R_3} = \frac{V_{OUT} I_{SC}}{V_{SENSE}(I_{KNEE} - I_{SHQRT} CKT)} - 1$$ $$R_{SC} = \frac{V_{SENSE}}{I_{SC}} \left[ 1 + \frac{R_3}{R_4} \right]$$ Foldback Current Limiting Regulator (V<sub>OUT</sub> = 2 to 7V) ### Section 9 RF Communications ### **INDEX** ### **SECTION 9 - RF COMMUNICATIONS** | Index | | 9-1 | |----------------------|------------------------------------------------|------| | Mixers/Modulators/De | emodulators | | | MC1496/1596 | Balanced Modulator/Demodulator | 9-3 | | AN 189 | Balanced Modulator/Demodulator Applications | | | | using the MC1496/MC1596 | 9-7 | | N NE/SA602 | Double-balanced Mixer and Oscillator | 9-13 | | AN 198 | Designing with the NE/SA602 | 9-19 | | AN 1981 | New Low Power Single Sideband Circuits | 9-23 | | AN 1982 | Applying the Oscillator of the NE602 | | | | in Low Power Mixer Applications | 9-31 | | NE612 | Double-Balanced Mixer and Oscillator | 9-35 | | IF Systems | | | | CA3089 | FM IF System | 9-41 | | MC3361 | Low Power FM IF System | 9-47 | | NE/SA604 | Low Power FM IF System | 9-51 | | AN199 | Designing with the NE/SA604 | 9-63 | | AN 1991 | Audio Decibel Level Detector with Meter Driver | 9-73 | | NE/SA605 | Low Power FM IF System | 9-75 | | NE614 | Low Power FM IF System | 9-79 | # INDEX | Phase-Locked Loops | | | |--------------------|-----------------------------------------------------------------------|-------| | AN177 | An Overview of the Phase-Locked Loop (PLL) | 9-89 | | AN178 | Modeling the PLL | 9-95 | | NE/SE564 | Phase-Locked Loop; 5 V supply; up to 50 MHz; | | | | TTL compatible in/out | 9-111 | | AN179 | Circuit Description of the NE564 | 9-121 | | AN 180 | Frequency Synthesis with the NE564 | 9-129 | | AN 1801 | 10,8 MHz FSK Decoder with the NE564 | | | AN181 | A 6 MHz FSK Converter Design Example for NE564 | 9-137 | | AN 182 | Clock Regenerator with Crystal-Controlled | | | | Phase-Locked VCO (NE564) | 9-139 | | NE/SE565 | Phase-Locked Loop; $\pm$ 6 to $\pm$ 12 V supply; 0,001 Hz to 500 kHz; | | | | TTL/DTL compatible output | 9-149 | | AN 183 | Circuit Description of the NE565 PLL | 9-155 | | AN 184 | Typical Applications with NE565 | 9-159 | | NE/SE566 | Function Generator | 9-163 | | AN 185 | Circuit Description of the NE566 | 9-169 | | AN 186 | Waveform Generators with the NE566 | 9-171 | | NE/SE567 | Tone and Frequency Decoder Phase-Locked Loop | 9-175 | | AN187 | Circuit Description of the NE567 Tone Decoder | 9-187 | | AN188 | Selected Circuits using the NE567 | 9-193 | | NE568 | Phase-Locked Loop; up to 150 MHz | | | Compandors | | | | AN174 | Applications for Compandors: NE570/571/SA571 | 9-205 | | AN 176 | Compandor Cookbook | 9-215 | | NE570/571/SA571 | Compandor | 9-223 | | NE/SA572 | Programmable Analog Compandor | 9-231 | | AN 175 | Automatic Level Control using the NE572 | 9-239 | | NE575 | Low Voltage Compandor | 9-241 | | | | | # MC1496/MC1596 Balanced Modulator/ Demodulator **Product Specification** #### **Linear Products** #### DESCRIPTION The MC1496 is a monolithic double-balanced modulator/demodulator designed for use where the output voltage is a product of an input voltage (signal) and a switched function (carrier). The MC1596 will operate over the full military temperature range of -55°C to +125°C. The MC1496 is intended for applications within the range of 0°C to +70°C. #### **FEATURES** - Excellent carrier suppression 65dB typ @ 0.5MHz 50dB typ @ 10MHz - Adjustable gain and signal handling - Balanced inputs and outputs - High common-mode rejection 85dB typ #### **APPLICATIONS** - Suppressed carrier and amplitude modulation - Synchronous detection - FM detection - Phase detection - Sampling - Single sideband - Frequency doubling #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |----------------|-------------------|------------|--|--| | 14-Pin Cerdip | 0 to +70°C | MC1496F | | | | 14-Pin Plastic | 0 to +70°C | MC1496N | | | | 14-Pin Cerdip | -55°C to +125°C | MC1596F | | | | 14-Pin Plastic | -55°C to +125°C | MC1596N | | | #### PIN CONFIGURATION #### **EQUIVALENT SCHEMATIC** ### **Balanced Modulator/Demodulator** ### MC1496/MC1596 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------|------| | | Applied voltage | 30 | ٧ | | $V_8 - V_{10}$ | Differential input signal | ± 5.0 | ٧ | | V <sub>4</sub> – V <sub>1</sub> | Differential input signal | (5± I <sub>5</sub> R <sub>e</sub> ) | ٧ | | V <sub>2</sub> - V <sub>1</sub> ,<br>V <sub>3</sub> - V <sub>4</sub> | Input signal | 5.0 | ٧ | | l <sub>5</sub> | Bias current | 10 | mA | | P <sub>D</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package | 1190 | mW | | | N package | 1420 | mW | | TA | Operating temperature range<br>MC1496<br>MC1596 | 0 to +70<br>-55 to +125 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | #### NOTE: 1. Derate above 25°C, at the following rates: F package at 9.5mW/°C. N package at 11.4mW/°C. DC ELECTRICAL CHARACTERISTICS $V_{CC} = + 12V_{DC}; \ V_{CC} = -8.0V_{DC}; \ I_5 = 1.0 \text{mA}_{DC}; \ R_L = 3.9 \text{k}\Omega; \ R_E = 1.0 \text{k}\Omega; \ T_A = 25 ^{\circ}\text{C},$ unless otherwise specified. | | | TEST CONDITIONS | MC1596 | | | MC1496 | ; | | | |------------------------------------|--------------------------------------------------------------------------------------------|-------------------------|--------|------------|------------|--------|------------|------------|------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | R <sub>IP</sub><br>C <sub>IP</sub> | Single-ended input impedance<br>Parallel input resistance<br>Parallel input capacitance | Signal port, f = 5.0MHz | | 200<br>2.0 | | | 200<br>2.0 | | kΩ<br>pF | | R <sub>OP</sub><br>C <sub>OP</sub> | Single-ended output impedance<br>Parallel output resistance<br>Parallel output capacitance | f = 10MHz | | 40<br>5.0 | | | 40<br>5.0 | | kΩ<br>pF | | | Input bias current | | | | | | | | μΑ | | I <sub>BS</sub> | $I_{BS} = \frac{I_1 + I_4}{2}$ | | | 12 | 25 | | 12 | 30 | | | I <sub>BC</sub> | $I_{BC} = \frac{I_8 + I_{10}}{2}$ | | | 12 | 25 | | 12 | 30 | μΑ | | lios<br>lioc | Input offset current $I_{ OS} = I_1 - I_4$ $I_{ OC} = I_8 - I_{10}$ | | | 0.7<br>0.7 | 5.0<br>5.0 | | 0.7<br>0.7 | 7.0<br>7.0 | μA<br>μA | | T <sub>C</sub> l <sub>IO</sub> | Average temperature coefficient of input offset current Output offset current | | | 2.0 | | | 2.0 | | nA/°C | | 100 | l <sub>6</sub> – l <sub>12</sub> | | 1 | 14 | 50 | | 15 | 80 | μΑ | | T <sub>C</sub> l <sub>OO</sub> | Average temperature coefficient<br>of output offset current<br>Common-mode quiescent | | | 90 | | | 90 | | nA/°C | | Vo | output voltage (Pin 6 or Pin 12) | | | 8.0 | | | 8.0 | | $V_{DC}$ | | I <sub>D+</sub><br>I <sub>D-</sub> | Power supply current I <sub>6</sub> + I <sub>12</sub> I <sub>14</sub> | | | 2.0<br>3.0 | 3.0<br>4.0 | | 2.0<br>3.0 | 4.0<br>5.0 | mA <sub>DC</sub> | | P <sub>D</sub> | DC power dissipation | | | 33 | | | 33 | | mW | ## Balanced Modulator/Demodulator ## MC1496/MC1596 AC ELECTRICAL CHARACTERISTICS $V_{CC}=+12_{DC};\ V_{CC}=-9.0V_{DC};\ I_5=1.0 mA_{DC};\ R_L=3.9 k\Omega;\ R_E=1.0 k\Omega;\ T_A=+25 ^{\circ}C,$ unless otherwise specified. | | | | TEST CONDITIONS MC1596 | MC1596 MC1496 | | MC1596 | | 3 | | |------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|-----|-----------------|------------|------|------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Max Min Typ Max | Max | UNIT | | | V <sub>CFT</sub> | Carrier feedthrough | $V_C = 60 m V_{RMS}$ sinewave and offset adjusted to zero $f_C = 1.0 k Hz$ $f_C = 10 M Hz$ $V_C = 300 m V_{P,P}$ squarewave: Offset adjusted to zero | | 40<br>140 | 0.2 | | 40<br>140 | 0.4 | μV <sub>RMS</sub> | | | | $f_C = 1.0kHz$<br>Offset not adjusted $f_C = 1.0kHz$ | | 20 | 100 | | 20 | 200 | - Alvis | | V <sub>CS</sub> | Carrier suppressions | $f_S$ = 10kHz, 300mV <sub>RMS</sub> sinewave<br>$f_C$ = 500kHz, 60mV <sub>RMS</sub> sinewave<br>$f_C$ = 10MHz, 60mV <sub>RMS</sub> sinewave | 50 | 65<br>50 | | 40 | 65<br>50 | | dB | | BW <sub>3dB</sub> | Transadmittance bandwidth (Magnitude) ( $R_L = 50\Omega$ ) | Carrier input port, $V_C = 60 \text{mV}_{RMS}$ $\text{sinewave } f_S = 1.0 \text{kHz},$ $300 \text{mV}_{RMS}$ $\text{sinewave}$ $\text{Signal input port,}$ $V_S = 300 \text{mV}_{RMS}$ $\text{sinewave} \mid V_C \mid = 0.5 \text{V}_{DC}$ | | 300 | | | 300 | | MHz | | A <sub>VS</sub> | Signal gain | $V_S = 100 \text{mV}_{RMS}; f = 1.0 \text{kHz}$<br>$ V_C = 0.5 \text{V}_{DC}$ | 2.5 | 3.5 | | 2.5 | 3.5 | | V/V | | CMV<br>A <sub>CM</sub> | Common-mode input swing<br>Common-mode gain | Signal port, $f_S = 1.0 \text{kHz}$<br>Signal port, $f_S = 1.0 \text{kHz}$<br>$ V_C = 0.5 V_{DC}$ | | 5.0<br>-85 | | | 5.0<br>-85 | | V <sub>P-P</sub><br>dB | | DV <sub>OUT</sub> | Differential output voltage swing capability | | | 8.0 | | | 8.0 | | V <sub>P-P</sub> | ## **Balanced Modulator/Demodulator** ## MC1496/MC1596 #### **TEST CIRCUITS** # AN189 Balanced Modulator/ Demodulator Applications Using the MC1496/MC1596 **Linear Products** ### BALANCED MODULATOR/ DEMODULATOR APPLICATIONS USING MC1496/MC1596 The MC1496 is a monolithic transistor array arranged as a balanced modulator-demodulator. The device takes advantage of the excellent matching qualities of monolithic devices to provide superior carrier and signal rejection. Carrier suppressions of 50dB at 10MHz are typical with no external balancing networks required. Applications include AM and suppressed carrier modulators, AM and FM demodulators, and phase detectors. #### THEORY OF OPERATION As Figure 1 suggests, the topography includes three differential amplifiers. Internal connections are made such that the output becomes a product of the two input signals $V_{\rm C}$ and $V_{\rm S}$ . To accomplish this the differential pairs Q1 – Q2 and Q3 – Q4, with their cross-coupled collectors, are driven into saturation by the zero crossings of the carrier signal $V_{\rm C}$ . With a low level signal, $V_{\rm S}$ driving the third differential amplifier Q5 – Q6, the output volt- age will be full wave multiplication of $V_C$ and $V_S$ . Thus for sine wave signals, $V_{OUT}$ becomes: Application Note $$V_{OUT} = E_x E_y \left[ \cos(\omega x + \omega y)t + \cos(\omega x - \omega y)t \right]$$ As seen by font = K (fc-fs) + K (fc+fs) (see Figure 2), the output voltage will contain the sum and difference frequencies of the two original signals. In addition, with the carrier input ports being driven into saturation, the output will contain the odd harmonics of the carrier signals. #### BIASING Since the MC1496 was intended for a multitude of different functions as well as a myriad of supply voltages, the biasing techniques are specified by the individual application. This allows the user complete freedom to choose gain, current levels, and power supplies. The device can be operated with single-ended or dual supplies. Internally provided with the device are two current sources driven by a temperature-compensated bias network. Since the transistor geometries are the same and since $V_{\rm BE}$ matching in monolithic devices is excellent, the currents through $Q_7$ and $Q_8$ will be identical to the current set at Pin 5. Figures 2 and 3 illustrate typical biasing arrangements from split and single-ended supplies, respectively. Of primary interest in beginning the bias circuitry design is relating available power supplies and desired output voltages to device requirements with a minimum of external components. The transistors are connected in a cascode fashion. Therefore, sufficient collector voltage must be supplied to avoid saturation if linear operation is to be achieved. Voltages greater than 2V are sufficient in most applications. Biasing is achieved with simple resistor divider networks as shown in Figure 3. This configuration assumes the presence of symmetrical supplies. Explaining the DC biasing technique is probably best accomplished by ## Balanced Modulator/Demodulator Applications Using the MC1496/MC1596 **AN189** an example. Thus, the initial assumptions and criteria are set forth: - 1. Output swing greater than 4VP-P. - Positive and negative supplies of 6V are available. - Collector current is 2mA. It should be noted here that the collector output current is equal to the current set in the current sources. As a matter of convenience, the carrier signal ports are referenced to ground. If desired, the modulation signal ports could be ground referenced with slight changes in the bias arrangement. With the carrier inputs at DC ground, the quiescent operating point of the outputs should be at one-half the total positive voltage or 3V for this case. Thus, a collector load resistor is selected which drops 3V at 2mA or 1.5k $\Omega$ . A quick check at this point reveals that with these loads and current levels the peak-to-peak output swing will be greater than 4V. It remains to set the current source level and proper biasing of the signal ports. The voltage at Pin 5 is expressed by $$V_{BIAS} = V_{BE} = 500 \times I_{S}$$ where $I_{S}$ is the current set in the current sources. For the example V<sub>BE</sub> is 700mV at room temperature and the bias voltage at Pin 5 becomes 1.7V. Because of the cascode configuration, both the collectors of the current sources and the collectors of the signal transistors must have some voltage to operate properly. Hence, the remaining voltage of the negative supply (-6V + 1.7V = -4.3V) is split between these transistors by biasing the signal transistor bases at -2.15V. Countless other bias arrangements can be used with other power supply voltages. The important thing to remember is that sufficient DC voltage is applied to each bias point to avoid collector saturation over the expected signal wings. #### **BALANCED MODULATOR** In the primary application of balanced modulation, generation of double sideband suppressed carrier modulation is accomplished. Due to the balance of both modulation and carrier inputs, the output, as mentioned, contains the sum and difference frequencies while attenuating the fundamentals. Upper and lower sideband signals are the strongest signals present with harmonic sidebands being of diminishing amplitudes as characterized by Figure 4. # Balanced Modulator/Demodulator Applications Using the MC1496/MC1596 **AN189** Gain of the 1496 is set by including emitter degeneration resistance located as $R_{\rm E}$ in Figure 5. Degeneration also allows the maximum signal level of the modulation to be increased. In general, linear response defines the maximum input signal as Vs ≤ 15 · R<sub>E</sub>(Peak) and the gain is given by $$A_{VS} = \frac{R_L}{R_F + 2r_e} \tag{2}$$ This approximation is good for high levels of carrier signals. Table 1 summarizes the gain for different carrier signals. As seen from Table 1, the output spectrum suffers an amplitude increase of undesired sideband signals when either the modulation or carrier signals are high. Indeed, the modulation level can be increased if R<sub>E</sub> is increased without significant consequence. However, large carrier signals cause odd harmonic sidebands (Figure 4) to increase. At the same time, due to imperfections of the carrier waveforms and small imbalances of the device, the second harmonic rejection will be seriously degraded. Output filtering is often used with high carrier levels to remove all but the desired sideband. The filter removes unwanted signals while the high carrier level guards against amplitude variations and maximizes gain. Broadband modulators, without benefit of filters, are implemented using low carrier and modulation signals to maximize linearity and minimize spurious sidebands. #### **AM MODULATOR** The basic current of Figure 5 allows no carrier to be present in the output. By adding offset to the carrier differential pairs, controlled amounts of carrier appear at the output whose amplitude becomes a function of the modulation signal or AM modulation. As shown, the carrier null circuit is changed from Figure 5 to have a wider range so that wider control is achieved. All connections are shown in Figure 6. #### **AM DEMODULATION** As pointed out in Equation 1, the output of the balanced mixer is a cosine function of the angle between signal and carrier inputs. Further, if the carrier input is driven hard enough to provide a switching action, the output becomes a function of the input amplitude. Thus the output amplitude is maximum when there is 0° phase difference as shown in Figure 7. Amplifying and limiting of the AM carrier is accomplished by IF gain block providing 55dB Table 1. Voltage Gain and Output Spectrum vs Input Signal | | | - | |-------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | CARRIER INPUT<br>SIGNAL (V <sub>C</sub> ) | APPROXIMATE<br>VOLTAGE GAIN | OUTPUT SIGNAL<br>FREQUENCY(S) | | Low-level DC | $\frac{R_{L}V_{C}}{2(R_{E}+2r_{E})\left(\frac{KT}{q}\right)}$ | fM | | High-level DC | R <sub>L</sub><br>R + 2r <sub>e</sub> | fM | | Low-level AC | $\frac{R_L V_C(rms)}{2\sqrt{2} \left(\frac{KT}{q}\right) (R_E + 2r_e)}$ | f <sub>C</sub> ± f <sub>M</sub> | | High-level AC | 0.637R <sub>L</sub><br>R <sub>E</sub> + 2r <sub>e</sub> | f <sub>C</sub> ± f <sub>M</sub> , 3f <sub>C</sub> ± f <sub>M</sub> .<br>5f <sub>C</sub> ± f <sub>M</sub> | ## Balanced Modulator/Demodulator Applications Using the MC1496/MC1596 **AN189** of gain or higher with limiting of $400\mu V$ . The limited carrier is then applied to the detector at the carrier ports to provide the desired switching function. The signal is then demodulated by the synchronous AM demodulator (1496) where the carrier frequency is attenuated due to the balanced nature of the device. Care must be taken not to overdrive the signal input so that distortion does not appear in the recorded audio. Maximum conversion gain is reached when the carrier signals are in phase as indicated by the phase-gain relationship drawn in Figure 7. Output filtering will also be necessary to remove high frequency sum components of the carrier from the audio signal. #### PHASE DETECTOR The versatility of the balanced modulator or multiplier also allows the device to be used as a phase detector. As mentioned, the output of the detector contains a term related to the cosine of the phase angle. Two signals of equal frequency are applied to the inputs as per Figure 8. The frequencies are multiplied together producing the sum and difference frequencies. Equal frequencies cause the difference component to become DC while the undesired sum component is filtered out. The DC component is related to the phase angle by the graph of Figure 9. At 90° the cosine becomes zero, while being at maximum positive or maximum negative at 0° and 180°, respectively. The advantage of using the balanced modulator over other types of phase comparators is the excellent linearity of conversion. This configuration also provides a conversion gain rather than a loss for greater resolution. Used in conjunction with a phase-locked loop, for instance, the balanced modulator provides a very low distortion FM demodulator. #### FREQUENCY DOUBLER Very similar to the phase detector of Figure 8, a frequency doubler schematic is shown in Figure 10. Departure from Figure 8 is primarily the removal of the low-pass filter. The output then contains the sum component which is twice the frequency of the input, since both input signals are the same frequency. # Balanced Modulator/Demodulator Applications Using the MC1496/MC1596 **AN189** ## NE/SA602 Double-Balanced Mixer and Oscillator **Product Specification** #### **Linear Products** #### DESCRIPTION The SA/NE602 is a low-power VHF monolithic double-balanced mixer with input amplifier, on-board oscillator, and voltage regulator. It is intended for high performance, low power communication systems. The guaranteed parameters of the SA602 make this device particularly well suited for cellular radio applications. The mixer is a "Gilbert cell" multiplier configuration which typically provides 18dB of gain at 45MHz. The oscillator will operate to 200MHz. It can be configured as a crystal oscillator, a tuned tank oscillator, or a buffer for an external L.O. The noise figure at 45MHz is typically less than 5dB. The gain, intercept performance, low-power and noise characteristics make the SA/NE602 a superior choice for high-performance battery operated equipment. It is available in an 8lead dual in-line plastic package and an 8-lead SO (surface-mount miniature package). #### **FEATURES** - Low current consumption: 2.4mA typical - Excellent noise figure: < 5.0dB typical at 45MHz - High operating frequency - Excellent gain, intercept and sensitivity - Low external parts count; suitable for crystal/ceramic filters - SA602 meets cellular radio specifications #### **APPLICATIONS** - Cellular radio mixer/oscillator - Portable radio - VHF transceivers - RF data links - HF/VHF frequency conversion - Instrumentation frequency conversion - Broadband LANs #### PIN CONFIGURATION #### **BLOCK DIAGRAM** NE/SA602 #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE602N | | 8-Pin Plastic SO | 0 to +70°C | NE602D | | 8-Pin Cerdip | 0 to +70°C | NE602FE | | 8-Pin Plastic DIP | -40°C to +85°C | SA602N | | 8-Pin Plastic SO | -40°C to +85°C | SA602D | | 8-Pin Cerdip | -40°C to +85°C | SA602FE | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------------|------------------------|------| | V <sub>CC</sub> | Maximum operating voltage | 9 | ٧ | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | TA | Operating ambient temperature range<br>NE602<br>SA602 | 0 to +70<br>-40 to +85 | ůů | #### AC/DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_{CC} = 6V$ , Figure 1 | SYMBOL | DADAMETED | | | | | | |-----------------|-----------------------------|-------------------------------------------------------------|-----|-----|-----|------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Power supply voltage range | | 4.5 | : | 8.0 | V | | | DC current drain | | | 2.4 | 2.8 | mA | | f <sub>IN</sub> | Input signal frequency | | | 500 | | MHz | | fosc | Oscillator frequency | | | 200 | | MHz | | | Noise figured at 45MHz | | , | 5.0 | 6.0 | dB | | | Third-order intercept point | RF <sub>IN</sub> = $-45$ dBm: $f_1 = 45.0$<br>$f_2 = 45.06$ | | -15 | -17 | dBm | | | Conversion gain at 45MHz | | 14 | | | dB | | R <sub>IN</sub> | RF input resistance | | 1.5 | | | kΩ | | C <sub>IN</sub> | RF input capacitance | | | 3 | 3.5 | pF | | | Mixer output resistance | (Pin 4 or 5) | | 1.5 | | kΩ | #### **DESCRIPTION OF OPERATION** The NE/SA602 is a Gilbert cell, an oscillator/buffer, and a temperature compensated bias network as shown in the equivalent circuit. The Gilbert cell is a differential amplifier (Pins 1 and 2) which drives a balanced switching cell. The differential input stage provides gain and determines the noise figure and signal handling performance of the system. The NE/SA602 is designed for optimum low power performance. When used with the SA604 as a 45MHz cellular radio 2nd IF and demodulator, the SA602 is capable of receiving –119dBm signals with a 12dB S/N ratio. Third-order intercept is typically –15dBm (that's approximately +5dBm output intercept because of the RF gain). The system designer must be cognizant of this large signal limitation. When designing LANs or other closed systems where transmission levels are high, and small-signal or signal-to-noise issues not critical, the input to the NE602 should be appropriately scaled. Linear Products Product Specification #### Double-Balanced Mixer and Oscillator NE/SA602 Besides excellent low power performance well into VHF, the NE/SA602 is designed to be flexible. The input, output, and oscillator ports can support a variety of configurations provided the designer understands certain constraints, which will be explained here. The RF inputs (Pins 1 and 2) are biased internally. They are symmetrical. The equivalent AC input impedence is approximately 1.5k || 3pF through 50MHz. Pins 1 and 2 can be used interchangeably, but they should not be DC biased externally. Figure 3 shows three typical input configurations. The mixer outputs (Pins 4 and 5) are also internally biased. Each output is connected to the internal positive supply by a 1.5k $\Omega$ resistor. This permits direct output termination yet allows for balanced output as well. Figure 4 shows three single ended output configurations and a balanced output. The oscillator is capable of sustaining oscillation beyond 200MHz in crystal or tuned tank configurations. The upper limit of operation is determined by tank "Q" and required drive levels. The higher the "Q" of the tank or the smaller the required drive, the higher the permissible oscillation frequency. If the required L.O. is beyond oscillation limits, or the system calls for an external L.O., the external signal can be injected at Pin 6 through a DC blocking capacitor. External L.O. should be at least 200mV<sub>D.D.</sub> Figure 5 shows several proven oscillator circuits. Figure 5a is appropriate for cellular radio. As shown, an overtone mode of operation is utilized. Capacitor C3 and inductor L1 suppress oscillation at the crystal fundamental frequency. In the fundamental mode, the suppression network is omitted. Figure 6 shows a Colpitts varacter tuned tank oscillator suitable for synthesizer-controlled applications. It is important to buffer the output of this circuit to assure that switching spikes from the first counter or prescaler do not end up in the oscillator spectrum. The dual-gate MOSFET provides optimum isolation with low current. The FET offers good isolation, simplicity, and low current, while the bipolar transistors provide the simple solution for non-critical applications. The resistive divider in the emitter-follower circuit should be chosen to provide the minimum input signal which will assure correct system operation. When operated above 100MHz, the oscillator may not start if the Q of the tank is too low. A 22k $\Omega$ resistor from Pin 7 to ground will increase the DC bias current of the oscillator transistor. This improves the AC operating characteristic of the transistor and should help the oscillator to start. 22k $\Omega$ will not upset the other DC biasing internal to the device, but smaller resistance values should be avoided. ## **NE/SA602** ## NE/SA602 ## NE/SA602 ## Double-Balanced Mixer and Oscillator # AN198 Designing With the NE/SA602 Application Note #### **Linear Products** #### INTRODUCTION The NE/SA602 represents a new industry standard for low power, double-balanced mixers. This device also includes an on-board local oscillator and voltage regulator. Typical power supply requirements are 2.5mA at 6V for a conversion gain of 18dB and a noise figure of 5dB with operation up to 200MHz. The NE/SA602 is available in either an 8-pin DIP or a surface mount package. These specifications render this device an ideal choice for portable battery-operated applications. #### CIRCUIT CONFIGURATIONS Figure 1 shows a simplified block diagram of the NE/SA602. A multiplier "Gilbert Cell" is used as the mixer portion of the device with the input differential amplifier providing most of the conversion gain. This differential amplifier also serves as an input balun which helps reduce the second-order distortion products. Figure 2 shows some possible balanced and unbalanced input and output circuits while Table 1 summarizes these configurations' relative advantages and disadvantages. Figure 3 shows a simplified version of the internal circuitry adjacent to the device pins. The oscillator can be configured with a crystal, a tank, or as a buffer/driver for an external oscillator. When used as a buffer amplifier, optimum performance will be achieved when Pin 6 is driven with a 200 to 300mV<sub>RMS</sub> signal through capacitive coupling. This LO amplitude tolerance becomes more critical as the LO frequency approaches the 200MHz maximum. Figure 4 shows a typical test circuit for the NE/SA602. For this overtone circuit, it is important to specify the parallel mode crystal frequency and use a crystal with a loading capacitance of 5pF. #### **DESIGN DATA** Figure 6 shows typical intermodulation and compression point performance of the NE/SA602. The compression point defines the upper limit of the effective mixer dynamic range at about –25dBm. This level is mainly a function of the circuit insertion loss prior to the 602 input. The input third order intercept point is shown here at the minimum value of –15dBm, and, as such, can be considered a worst-case condition. The remaining charts show various mixer parameters over temperature and supply voltage variation. The overall optimum supply voltage is between 5 and 6V, and this value range is thus recommended. Unless specifically indicated, Figure 4 was the test circuit used to produce the data. The frequency schemes used here are typical of those found in cellular radio applications employing a 455kHz 2nd IF. All of the major specifications are nearly constant over the 200MHz frequency range with the exception of the LO drive level tolerance and device impedances. The noise figure has been optimized for a 45MHz input frequency. #### **ADDITIONAL COMMENTS** The NE602 has some obvious specification advantages: very low power consumption for very respectable performance. There are also some characteristics which are not obvious to the user. As a result of the very fast bipolar process used by the NE602, the phase integrity through all three ports is superb. This aspect makes the NE602 an ideal choice for image rejection mixer applications. Signetics AN1981 is dedicated to a detailed description of image rejection mixer techniques, or "dual quadrature mixers". AN1982 presents a detailed discussion of oscillator configurations possible with the NE602. Figure 4 presents a typical overtone crystal configuration. However, a more traditional Colpitts fundamental circuit can be built using only the 5.6 and 22pF capacitors. Newer damping techniques in crystal technology can eliminate the need for tank circuits in overtone oscillators as well. Although Signetics offers specifications up to 200MHz, the NE602 has been used successfully up to 900MHz. However, no guarantees can be made at frequencies over 200MHz on any specification. Figure 1. NE/SA602 Functional Diagram ## Designing With the NE/SA602 | | b | | | |--|---|--|--| | | | | | | | | | | | | | ADVANTAGES | DISADVANTAGES | |-------------------|--------------|---------------------------------------------------------------------|---------------------------------------------------| | Input Pins 1 & 2 | Single-ended | No sacrifice in<br>3rd-order<br>performance,<br>simplified circuit | Increase in 2nd-<br>order products | | | Balanced | Reduce 2nd-order products | Impedance match<br>more difficult to<br>achieve | | Output Pins 4 & 5 | Single-ended | Simple interface to filters | 3dB reduction in output, less RF and LO isolation | | | Balanced | 3dB improvement in output, better LO and RF isolation at the output | More complex circuitry required | ## Designing With the NE/SA602 **AN198** ## Designing With the NE/SA602 **Point Performance** Figure 8. Input Third-Order Intercept Point vs Temperature # AN1981 New Low Power Single Sideband Circuits **Application Note** #### **Linear Products** #### INTRODUCTION Several new integrated circuits now permit RF designers to resurrect old techniques of single-sideband generation and detection. The high cost of multi-pole crystal filters limits the use of the SSB mode to the most demanding applications, yet the advantages of SSB over full-carrier AM and FM are well-documented (Ref 1 & 2). The use of multi-pole filters can now be circumvented by reviving some older techniques without sacrificing performance. This has been made possible by the availability of some new RF and digital integrated circuits. #### DESCRIPTION Figure 1 shows the frequency spectrum of a 10MHz full-carrier double-sideband AM signal using a 1kHz modulating tone. This well-known type of signal is used by standard AM broadcast radio stations. Full-carrier AM's advantage is that envelope detection can be used in the receiver. Envelope detection is a simple and economical technique because it simplifies receiver circuitry. Figure 2 shows the time domain "envelope" of the same AM signal. The 1kHz tone example of Figures 1 and 2 serves as a simple illustration of an AM signal. Typically, the sidebands contain complex waveforms for voice or data communications. In the full-carrier double sideband mode (AM), all the modulation information is contained in both sidebands, while the carrier "rides along" without contributing to the transfer of intelligence. Only one sideband without the carrier is needed to effectively transmit the modulation information. This mode is called "single-sideband suppressed carrier". Because of its reduced bandwidth, it has the advantages of improved spectrum utilization, better signal-to-noise ratios at low signal levels, and improved transmitter efficiency when compared with either FM or fullcarrier AM. A finite frequency allocation using SSB can support three times the number of channels when compared with comparable FM or AM full-carrier systems. There are three basic methods of singlesideband generation. All three use a balanced modulator to produce a double-sideband suppressed carrier signal. The undesired sideband is then removed by phase and amplitude nulling (the phasing method), high Q multi-pole filters (the filter method), or a Figure 1. Frequency Domain Display of a 10MHz Carrier AM Modulated by a 1kHz Tone (Spectrum Analyzer Display) Figure 2. Time Domain Display of the Same Signal Shown in Figure 1. (Oscilloscope Display) "third" method which is a derivation of the phasing technique called here the "Weaver" method for the apparent inventor. The reciprocal of the generator functions is employed to produce sideband detectors. Generators start with audio and produce the SSB signal; detectors receive the SSB signal and reproduce the audio. Since the sideband signal is typically produced at radio frequencies, it can be amplified and applied to an antenna or used as a subcarrier. Reproduction of the audio signal in a full-carrier AM receiver is simplified because the carrier is present. The signal envelope, which contains the carrier and the sidebands, is applied to a non-linear device (typically a diode). The effect of envelope detection is to multiply the sideband signal by the carrier; this results in the recovery of the audio waveform. The mathematical basis for this process can be understood by studying trigonometric identities. Since the carrier is not present in the received SSB signal, the receiver must provide it for proper audio detection. This signal from the local oscillator (LO) is applied to a mixer (multiplier) together with the SSB signal and detection occurs. This technique is called product detection and is necessary in all SSB methods. A major problem in SSB receivers is the ability to maintain accurate LO frequencies to prevent spectral shifting of the audio signal. Errors in this frequency will result in a "Donald Duck" sound which can render the signal unintelligible for large frequency errors. #### Theory of Single-Sideband Detection Figures 3 through 8 illustrate the three methods of SSB generation and detection. Since they are reciprocal operations, the circuitry for generation and detection is similar with all three methods. Duplication of critical circuitry is easy to accomplish in transceiver applications by using appropriate switching circuits. Figures 3 and 4 show the generation and detection techniques employed in the filter method. In the generator a double sideband signal is produced while the carrier is eliminated with the balanced modulator. Then the undesired sideband is removed with a high Q crystal bandpass filter. A transmit mixer is usually employed to convert the SSB signal to the desired output frequency. The detection scheme is the reciprocal. A receive mixer is used to convert the selected input frequency to the IF frequency, where the filter removes the undesired SSB response. Then the signal is demodulated in the product detector. A major drawback to the filter method is the fact that the filter is fixed-tuned to one frequency. This necessitates the receive and transmit mixers for multi-frequency operation. Figures 5 and 6 show block diagrams of a generator and demodulator which use the phase method. Figure 5 also includes a mathematical model. The input signal (Cos(Xt)) is fed in-phase to two RF mixers where "X" is the frequency of the input signal. The other inputs to the mixers are fed from a local oscillator (LO) in quadrature (Cos(Yt) and Sin(Yt)), where "Y" is the frequency of the LO signal. By differentiating the output of one of the mixers and then summing with the other, a single sideband response is obtained. Switching the mixer output that is differentiated will change the selected sideband, upper (USB) or lower (LSB). In most cases the mixer outputs will be the audio passband (300 to 3000Hz). Differentiating the passband involves a 90 degree phase shift over more than three octaves. This is the most difficult aspect of using the phasing method for voice band SSB. ## New Low Power Single Sideband Circuits #### AN1981 For voice systems, difficulty of maintaining accurate broadband phase shift is eliminated by the technique used in Figures 7 and 8. The "Weaver" method is similar to the phasing method because both require two quadrature steps in the signal chain. The difference between the two methods is that the Weaver method uses a low frequency (1.8kHz) subcarrier in quadrature rather than the broadband 90 degree audio phase shift. The desired sideband is thus "folded over" the 1.8kHz subcarrier and its energy appears between 0 and 1.5kHz. The undesired sideband appears 600Hz farther away between 2.1 and 4.8kHz. Consequently, sideband rejection is determined by a low-pass filter rather than by phase and amplitude balance. A very steep low-pass response in the Weaver method is easier to achieve than the very accurate phase and amplitude balance needed in the phasing method. Therefore, better sideband rejection is possible with the Weaver method than with the phasing method. #### **Quadrature Dual Mixer Circuits** One of the two critical stages in the phasing method and both critical stages in the Weaver method require quadrature dual mixer circuits. Figures 9 and 10 show two methods of obtaining quadrature LO signals for dual mixer applications. Other methods exist for producing quadrature LO signals, particularly use of passive LC circuits. LC circuits will not maintain a quadrature phase relationship when the operating frequency is changed. The two illustrated circuits are inherently broad-banded; therefore, they are far more flexible and do not require adjustment. These circuits are very useful for SSB circuits, but also can be applied to FSK, PSK, and QPSK digital communications systems. The NE602 is a low power, sensitive, active, double-balanced mixer which shows excellent phase characteristics up to 200MHz. This makes it an ideal candidate for this and many other applications. The circuit in Figure 9 uses a divide-by-four dual flip-flop that generates all four quadratures. Most of the popular dual flip-flops can be used in different situations. The HEF4013 CMOS device uses very little power and can maintain excellent phase integrity at clock rates up to several megahertz. Consequently, the HEF4013 can be used with the ubiquitous 455kHz intermediate frequency with excellent power economy. For higher clock rates (up to 120MHz for up to 30MHz operation), the fast TTL 74F74 is a good choice. It has been tested to 30MHz operating frequencies with good results (>30 dB SSB rejection). At lower frequencies (5MHz) sideband rejection increases to nearly 40dB with the circuits shown. The ultimate low frequency rejection is mainly a function of the audio phase shifter. ### New Low Power Single Sideband Circuits AN1981 Better performance is possible by employing higher tolerance resistors and capacitors. The circuit in Figure 10 shows another technique for producing a broadband quadrature phase shift for the LO. The advantage of this circuit over the flip-flops is that the clock frequency is identical to the operating frequency; however, phase accuracy is more difficult to achieve. A PLL will maintain a quadrature phase relationship when the loop is closed and the VCO voltage is zero. The DC amplifier will help the accuracy of the quadrature condition by presenting gain to the VCO control circuit. The other problem that can arise is that PLL circuits tend to be noisy. Sideband noise is troublesome in both SSB and FM systems, but SSB is less sensitive to phase noise problems in the LO. Figure 11 shows a circuit that is effective for driving the 74F74, or other TTL gates, with a signal generator or analog LO. The NE5205 provides about 20dB gain with $50\Omega$ input and output impedances from DC to 450MHz. Minimum external components are required. The $1k\Omega$ resistor is about optimum for "pulling" the input voltage down near the logic threshold. A $50\Omega$ output level of 0dBm can be used to drive the NE5205 and 74F74 to 100MHz. Two NE5205s can be cascaded for even more sensitivity while maintaining extremely wide bandwidth. An advantage of using digital sources for the LO is that lowfrequency power supply ripple will not cause hum in the receiver front end. This is a common problem in direct conversion desians. Figure 12 shows the interface circuitry between the 74F74 and the NE602 LO ports. The total resistance reflects conservative current drain from the 74F74 outputs, while the tap on the voltage divider is optimized for proper NE602 operation. The low signal source impedance further helps maintain phase accuracy, and the isolation capacitor is miniature ceramic for DC isolation. #### **Audio Amplifiers and Switching** Using active mixers (NE602) in these types of circuits gives conversion gain, typically 18dB. More traditional applications use passive diode ring mixers which yield conversion loss, typically 7dB. Consequently, the detected audio level will be about 25dB higher when using the NE602. This fact can greatly reduce the first audio stage noise and gain requirements and virtually eliminate the "microphonic" effect common to direct conversion receivers. Traditional direct conversion receivers use passive audio LC filters at the mixer output and low noise, discrete JFETs or bipolars in the first stages. The very high audio sensitivity required by these amplifiers makes them respond to mechanical vibration-thus the "microphonics" result. The ## New Low Power Single Sideband Circuits AN1981 conversion gain allows use of a simple op amp stage (Figure 13) set up as an integrator to eliminate ultra-sonic and RF instability. The NE5534 is well known for its low noise, high dynamic range, and excellent audio characteristics (Reference 12) and makes an ideal audio amp for the 602 detector. The sideband select function is easily accomplished with an HEF4053 CMOS analog switch. This triple double-pole switch drives the phase network discussed in the next section and also chooses one of two amplitude balance potentiometers, one for each sideband. Figure 14 illustrates this circuit. A buffer op amp is used with the two sideband select sections to reduce THD, maintain amplitude integrity, and not change the filter network input resistance values. The gain distribution within both legs of the receiver was found to be very consistent (within 1dB), thus the amplitude balance pots may be eliminated in less demanding applications. The NE602s have excellent gain as well as phase integrity. #### **Audio Phase Shift Circuits** The two critical stages for the phasing method are a dual quadrature mixer and a broadband audio phase shifter (differentiator). There are several broadband, phase shift techniques available. Figure 15 shows an analog all-pass differential phase shift circuit. When the inputs are shorted and driven with a microphone circuit, the outputs will be 90 degrees out-of-phase over the 300 to 3000Hz band. This "splitting" and phase shift is necessary for the phasing generator. For phasing demodulation the two audio detectors are fed to the two inputs. The outputs are then summed to affect the sideband rejection and audio output. Standard 1% values are shown for the resistors and capacitors, although better gain tolerances can be obtained with 0.1% lasertrimmed integrated resistors. Polystyrene capacitors are preferred for better value tolerance and audio performance. Two quad op amps fit nicely into this application. One op amp serves as a switch buffer and the other three form a phasing section. The NE5514 quad op amps perform well for this application. Careful attention to active filter configurations can yield highly linear and very high dynamic range circuits. Yet these characteristics are much easier to achieve at audio than the common IF RF frequencies. This fact, coupled with the lack of IF tuned circuits, shielding, and higher power requirements make audio IF systems attractive indeed. Figure 16 shows a "tapped" analog delay circuit which uses weighted values of resistors to affect the phase shift. This technique takes advantage of the Hilbert transform. (Readers are requested to consult Reference 4 for details.) Excellent phase and amplitude balance are possible with this technique, but the price for components is high. It should be stressed that the audio phase shift accuracy and amplitude balance are the limiting factors for SSB rejection when using the phase method; thus the higher cost may be justified in some applications. The summing amplifier is a conventional, inverting op amp circuit. It may be useful to configure a low-pass filter around this amplifier, and thus help the sharp audio filters which follow. Audio filters are necessary to shape the desired bandpass. Steep slope audio bandpass filters can be built from switched capacitor filters or from active filters requiring more op amps. Switched capacitor filters have the disadvantage of requiring a clock frequency in the RF range. Harmonics can cause interference problems if careful design techniques are not used. Also, better dynamic range is obtained with active filter techniques using "real" resistors although much work is being done with SCF's and performance is improving. #### **Audio Processing** Direct conversion receivers rely heavily on audio filters for selectivity. Active analog or switched capacitor filters can produce the high Q and dynamic ranges necessary. Signal strength or "S-meters" can be constructed from the NE602's companion part, the NE604. The "RSSI" or "received signal strength indicator" function on the 604 provides a logarithmic response over a 90dB dynamic range and is easy to use at audio frequencies. Finally, the AGC (automatic gain control) function can also be performed in the audio section. Attack and delay times can be independently set with excellent distortion specifications with the NE572 compandor IC. The audio-derived AGC eliminates the need for gain controlling and RF stage, but relies on an excellent receiver front-end dynamic range. In ACSSB systems transmitter compression and receiver expansion are defined by individual system specifications. #### Phasing-Filter Technique High quality SSB radio specifications call for greater than 70dB sideband rejection. Using the circuits described in this paper for the phasing method, rejection levels of 35dB are obtainable with good reliability. Coupled with an inexpensive two-pole crystal or ceramic filter, the 70dB requirement is obtained. Also, the filtering ahead of the NE602 greatly improves the intermodulation performance of the receiver. Figure 17 shows a complete SSB receiver using the Phasing-Filter technique. The sensitivity of the NE602 allows low gain stages and low power consumption for the RF amplifier and first mixer. A new generation of low power CMOS frequency synthesizers is now available from several manufacturers including the TDD1742T and dual chip HEF4750/51 solutions. #### **Direct Conversion Receiver** The antenna can be connected directly to the input of the NE602 (via a bandpass filter) to ## New Low Power Single Sideband Circuits AN1981 form a direct conversion SSB receiver using the phasing method. 35dB sideband rejection is adequate for many applications, particularly where low power and portable battery operation are required. Figure 13 shows a typical circuit for direct conversion applications. There are many other applications which can make use of SSB technology. Cordless telephones use FM almost exclusively. Eavesdropping could be greatly reduced for systems which employ SSB rather than FM. Furthermore, the better signal-to-noise ratio will extend the range, and battery life will be extended because no carrier is needed. SSB is also used for subcarriers on microwave links and coaxial lines. Telephone communications networks that use SSB are called FDM or Frequency Domain Multiplex systems. The low power and high sensitivity of the NE602 can offer FDM designers new techniques for system configuration. ## Weaver Method Receiver Techniques The same quadrature dual mixer can be used for the first stage in both the phasing and Weaver method receiver. The subcarrier stage in the Weaver method receiver can use CMOS analog switches (HEF4066) for great power economy. Figure 18 shows a circuit for the subcarrier stage. A 1.8kHz subcarrier requires a 7.2kHz clock frequency. If switched capacitor filters are used for the low-pass and audio filters, a single clock generator can be used for all circuits with appropriate dividers. Furthermore, if the receiver is used as an IF circuit, the fixed LO signal could also be derived from the same clock. This has the added advantage that harmonics from the various circuits will not interfere with the received signal. #### Results The circuit shown in Figures 13, 14, and 15 has a 10dB S/N sensitivity of 0.5 µV with a dynamic range of about 80dB. Single-tone audio harmonic distortion is below 0.05% with two-tone intermodulation products below 55dB at RF input levels only 5dB below the 1dB compression point. The sideband rejection is about 38dB at a 9MHz operating frequency. The good audio specifications are a side benefit to direct conversion receivers. When used with inexpensive ceramic or crystal filters, this circuit can provide these specifications with > 70dB sideband rejection. #### **Conclusions** Single sideband offers many advantages over FM and full-carrier double-sideband modulation. These advantages include: more efficient spectrum use, better signal-to-noise ratios at low signal levels, and better transmitter efficiency. Many of the disadvantages can now be overcome by using old techniques and new state-of-the-art integrated circuits. Effective and inexpensive circuits can use direct conversion techniques with good results. 35dB sideband rejection with less than 1μV sensitivity is obtained with the NE602 circuits. 70dB sideband rejection and superior sensitivity are obtained by using phasing-filter techniques. Either the phasing or Weaver methods can be used in either the direct conversion or IF section applications. The filter and phase-filter methods can be used in only the IF application. ## New Low Power Single Sideband Circuits ## AN1981 ## New Low Power Single Sideband Circuits AN1981 ## New Low Power Single Sideband Circuits #### AN1981 #### REFERENCES - Spectrum Scarcity Drives Land-mobile Technology, G. Stone, Microwaves and RF, May, 1983. - SSB Technology Fights its Way into the Land-mobile Market, B. Manz, Microwaves and RF, Aug., 1983. - A Third Method of Generation and Detection of Single-Sideband Signals, D. Weaver, Proceedings of the IRE, 1956. - Delay Lines Help Generate Quadrature Voice for SSB, Joseph A. Webb and M. W. Kelly, Electronics, April 13, 1978. - A Low Power Direct Conversion Sideband Receiver, Robert J. Zavrel Jr., ICCE Digest of Technical Papers, June, 1985. - Electronic Filter Design Handbook, Arthur B. Williams, McGraw-Hill, 1981. - Solid State Radio Engineering, Herbert L. Krauss, et al, Wiley, 1980. - ACSB-An Overview of Amplitude Compandored Sideband Technology, James Eagleson, Proceedings of RF Technology Expo 1985. - The ARRL Handbook for the Radio Amateur, American Radio Relay League, 1985. - Designing With the SA/NE602 (AN198), Signetics Corp., Robert J. Zavrel Jr., 1985. - RF IC's Thrive on Meager Battery-Supply Diet, Donald Anderson, Robert J. Zavrel Jr., EDN, May 16, 1985. - Audio IC Op Amp Applications, Walter Jung, Sams Publications, 1981. - 2 Meter Transmitter Uses Weaver Modulation, Norm Bernstein, Ham Radio, July, 1985. # AN1982 Applying the Oscillator of the NE602 in Low Power Mixer Applications Application Note #### **Linear Products** #### INTRODUCTION For the designer of low power RF systems, the Signetics NE602 mixer/oscillator provides mixer operation beyond 500MHz, a versatile oscillator capable of operation to 200MHz, and conversion gain, with only 2.5mA total current consumption. With a proper understanding of the oscillator design considerations, the NE602 can be put to work quickly in many applications. #### **DESCRIPTION** Figure 1 shows the equivalent circuit of the device. The chip is actually three subsystems: A Gilbert cell mixer (which provides differential input gain), a buffered emitter follower oscillator, and RF current and voltage regulation. Complete integration of the DC bias permits simple and compact application. The simplicity of the oscillator permits many configurations. While the oscillator is simple, oscillator design isn't. This article will not address the rigors of oscillator design, but some practical guidelines will permit the designer to accomplish good performance with minimum difficulty. Either crystal or LC tank circuitry can be employed effectively. Figure 2 shows the four most commonly used configurations in their most basic form. In each case the Q of the tank will affect the upper frequency limits of oscillation: the higher the Q the higher the frequency. The NE602 is fabricated with a 6GHz process, but the emitter resistor from Pin 7 to ground is nominally 20k. With 0.25mA typical bias cur- rent, 200MHz oscillation can be achieved with high Q and appropriate feedback. The feedback, of course, depends on the Q of the tank. It is generally accepted that a minimum amount of feedback should be used, so even if the choice is entirely empirical, a good trade-off between starting characteristics, distortion, and frequency stability can be quickly determined. # Applying the Oscillator of the NE602 in Low Power Mixer Applications AN1982 #### Crystal Circuit Considerations Crystal oscillators are relatively easy to implement since crystals exhibit higher Q's than LC tanks. Figure 3 shows a complete implementation of the SA602 (extended temperature version) for cellular radio with a 45MHz first IF and 455KHz second IF. The crystal is a third overtone parallel mode with 5pF of shunt capacitance and a trap to suppress the fundamental. #### **LC Tank Circuits** LC tanks present a little greater challenge for the designer. If the Q is too low, the oscillator won't start. A trick which will help if all else fails is to shunt Pin 7 to ground with a 22k resistor. In actual applications this has been effective to 200MHz with high Q ceramic capacitors and a tank inductor of 0.08 $\mu$ H and a Q of 90. Smaller resistor value will upset DC bias because of inadequate base bias at the input of the oscillator. An external bias resistor could be added from V<sub>CC</sub> to Pin 6, but this will introduce power supply noise to the frequency spectrum. The Hartley configuration (Figure 2D) offers simplicity. With a variable capacitor tuning the tank, the Hartley will tune a very large range since all of the capacitance is variable. Please note that the inductor must be coupled to Pin 7 with a low impedance capacitor. The Colpitts oscillator will exhibit a smaller tuning range since the fixed feedback capacitors limit variable capacitance range; however, the Colpitts has good frequency stability with proper components. #### **Synthesized Frequency Control** The NE602 can be very effective with a synthesizer if proper precautions are taken to minimize loading of the tank and the introduction of digital switching transients into the spectrum. Figure 4 shows a circuit suitable for aircraft navigation frequencies (108 – 118MHz) with 10.7MHz IF. The dual gate MOSFET provides a high degree of isolation from prescaler switching spikes. As shown in Figure 4, the total current consumption of the NE602 and 3SK126 is typically 3mA. The MOSFET input is from the emitter of the oscillator transistor to avoid loading the tank. The Gate 1 capacitance of the MOSFET in series with the 2pF coupling capacitor adds slightly to the feedback capacitance ratio. Use of the 22k resistor at Pin 7 helps assure oscillation without upsetting DC bias. For applications where optimum buffering of the tank, or minimum current are not mandatory, or where circuit complexity must be minimized, the buffers shown in Figure 5 can be considered. The effectiveness of the MRF931 (or other VHF bipolar transistors) will depend on frequency and required input level to the prescaler. A bipolar transistor will generally provide the least isolation. At low frequencies the transistor can be used as an emitter follower, but by VHF the base emitter junction will start to become a bidirectional capacitor and the buffer is lost. The 2N5484 has an IDSS of 5mA max. and the 2SK126 has IDSS of 6mA max. making them suitable for low parts count, modest current buffers. The isolation is good. #### Injected LO If the application calls for a separate local oscillator, it is acceptable to capacitively-couple 200 to 300mV at Pin 6. #### Summary The NE602 can be an effective low power mixer at frequencies to 500MHz with oscillator operation to 200MHz. All DC bias is provided internal to the device so very compact designs are possible. The internal bias sets the oscillator DC current at a relatively low level so the designer must choose frequency selective components which will not load the transistor. If the guidelines mentioned are followed, excellent results will be achieved # Applying the Oscillator of the NE602 in Low Power Mixer Applications AN1982 **Product Specification** #### **Linear Products** #### DESCRIPTION The NE612 is a low-power VHF monolithic double-balanced mixer with onboard oscillator and voltage regulator. It is intended for low cost, low power communication systems with signal frequencies to 500MHz and local oscillator frequencies as high as 200MHz. The mixer is a "Gilbert cell" multiplier configuration which provides gain of 14dB or more at 49MHz. The oscillator can be configured for a crystal, a tuned tank operation, or as a buffer for an external L.O. Noise figure at 49MHz is typically below 6dB and makes the device well suited for high performance cordless telephone. The low power consumption makes the NE612 excellent for battery operated equipment. Networking and other communications products can benefit from very low radiated energy levels within systems. The NE612 is available in an 8-lead dual in-line plastic package and an 8-lead SO (surface mounted miniature package). #### **FEATURES** - Low current consumption - Low cost - Operation to 500MHz - Low radiated energy - Low external parts count; suitable for crystal/ceramic filter - Excellent sensitivity, gain, and noise figure #### **APPLICATIONS** - Cordless telephone - Portable radio - VHF transceivers - RF data links - Sonabuoys - Communications receivers - Broadband LANs - HF and VHF frequency conversion #### PIN CONFIGURATION #### **BLOCK DIAGRAM** **NE612** #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | NE612N | | 8-Pin Plastic SO | 0 to +70°C | NE612D | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------|-------------|------| | Vcc | Maximum operating voltage | 9 | ٧ | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | | T <sub>A</sub> | Operating ambient temperature range | 0 to +70 | °C | #### AC/DC ELECTRICAL CHARACTERISTICS TA = 25°C, VCC = 6V, Figure 1 | SYMBOL | PARAMETER T | | | | | | |-----------------|--------------------------------------|---------------------------|-----|-----|-----|------| | | | TEST CONDITION | Min | Тур | Max | UNIT | | Vcc | Power supply voltage range | | 4.5 | | 8.0 | V | | | DC current drain | | | 2.4 | 2.8 | mA | | f <sub>IN</sub> | Input signal frequency | | | 500 | | MHz | | fosc | Oscillator frequency | | | 200 | | MHz | | | Noise figured at 49MHz | | | 5.0 | | dB | | | Third-order intercept point at 49MHz | RF <sub>IN</sub> = -45dBm | | -15 | | dBm | | | Conversion gain at 49MHz | | 14 | | | dB | | R <sub>IN</sub> | RF input resistance | | 1.5 | | | kΩ | | C <sub>IN</sub> | RF input capacitance | | | 3 | | pF | | | Mixer output resistance | (Pin 4 or 5) | | 1.5 | | kΩ | #### **DESCRIPTION OF OPERATION** The NE612 is a Gilbert cell, an oscillator/buffer, and a temperature compensated bias network as shown in the equivalent circuit. The Gilbert cell is a differential amplifier (Pins 1 and 2) which drives a balanced switching cell. The differential input stage provides gain and determines the noise figure and signal handling performance of the system. The NE612 is designed for optimum low power performance. When used with the NE614 as a 49MHz cordless telephone system, the NE612 is capable of receiving –119dBm signals with a 12dB S/N ratio. Third-order intercept is typically –15dBm (that's approximately +5dBm output intercept because of the RF gain). The system designer must be cognizant of this large signal limitation. When designing LANs or other closed systems where transmission levels are high, and small-signal or signal-to-noise issues not critical, the input to the NE612 should be appropriately scaled. **NE612** Besides excellent low power performance well into VHF, the NE612 is designed to be flexible. The input, output, and oscillator ports can support a variety of configurations provided the designer understands certain constraints, which will be explained here. The RF inputs (Pins 1 and 2) are biased internally. They are symmetrical. The equivalent AC input impedance is approximately 1.5k || 3pF through 50MHz. Pins 1 and 2 can be used interchangeably, but they should not be DC biased externally. Figure 3 shows three typical input configurations. The mixer outputs (Pins 4 and 5) are also internally biased. Each output is connected to the internal positive supply by a $1.5 \mathrm{k}\Omega$ resistor. This permits direct output termination yet allows for balanced output as well. Figure 4 shows three single-ended output configurations and a balanced output. The oscillator is capable of sustaining oscillation beyond 200MHz in crystal or tuned tank configurations. The upper limit of operation is determined by tank "Q" and required drive levels. The higher the Q of the tank or the smaller the required drive, the higher the permissible oscillation frequency. If the required L.O. is beyond oscillation limits, or the system calls for an external L.O., the external signal can be injected at Pin 6 through a DC blocking capacitor. External L.O. should be 200mV<sub>P-P</sub> minimum to 300mV<sub>P-P</sub> meximum. Figure 5 shows several proven oscillator circuits. Figure 5a is appropriate for cordless telephones. In this circuit a third overtone parallel-mode crystal with approximately 5pF load capacitance should be specified. Capacitor C3 and inductor L1 act as a fundamental trap. In fundamental mode oscillation the trap is omitted. Figure 6 shows a Colpitts varacter tuned tank oscillator suitable for synthesizer-controlled applications. It is important to buffer the output of this circuit to assure that switching spikes from the first counter or prescaler do not end up in the oscillator spectrum. The dual-gate MOSFET provides optimum isolation with low current. The FET offers good isolation, simplicity, and low current, while the bipolar circuits provide the simple solution for non-critical applications. The resistive divider in the emitter-follower circuit should be chosen to provide the minimum input signal which will assume correct system operation. ## **NE612** ### **NE612** #### **TEST CONFIGURATION** **NE612** # CA3089 FM IF System **Product Specification** ### **Linear Products** ### DESCRIPTION CA3089 is a monolithic integrated circuit that provides all the functions of a comprehensive FM IF system. The block diagram shows the CA3089 features, which include a three-stage FM IF amplifier/limiter configuration with level detectors for each stage, a doubly-balanced quadrature FM detector and an audio amplifier that features the optional use of a muting (squelch) circuit. The circuit design of the IF system includes desirable features such as delayed AGC for the RF tuner, an AFC drive circuit, and an output signal to drive a tuning meter and/or provide stereo switching logic. In addition, internal power supply regulators maintain a nearly constant current drain over the voltage supply range of +8V to +18V. The CA3089 is ideal for high-fidelity operation. Distortion in a CA3089 FM IF system is primarily a function of the phase linearity characteristic of the outboard detector coil. The CA3089 utilizes a 16-lead dual-inline plastic package and can operate over the ambient temperature range of -40°C to +85°C. #### **FEATURES** - Exceptional limiting sensitivity: 10μV typ. at −3dB point - Low distortion: 0.1% typ. (with double-tuned coil) - Single-coil tuning capability - High recovered audio: 400mV typ. - Provides specific signal for control of interchannel muting (squelch) - Provides specific signal for direct drive of a tuning meter - Provides delayed AGC voltage for RF amplifier - Provides a specific circuit for flexible AFC - internal supply/voltage regulators ### PIN CONFIGURATION ### **APPLICATIONS** - High-fidelity FM receivers - Automotive FM receivers - Communications FM receivers ### **BLOCK DIAGRAM** # FM IF System CA3089 ## **EQUIVALENT SCHEMATIC** FM IF System CA3089 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | -40°C to +85°C | CA3089N | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------------------|-------------------------------|-------------| | V <sub>CC</sub> | DC supply voltage:<br>between terminals 11 and 4<br>between terminals 11 and 14 | 18<br>18 | V<br>V | | | DC current (out of Terminal 15) | 2 | mA | | P <sub>D</sub> | Device dissipation:<br>up to T <sub>A</sub> = 60°C<br>above T <sub>A</sub> = 60°C | 600<br>derate linearly<br>6.7 | mW<br>mW/°C | | T <sub>A</sub> | Operating ambient temperature range | -40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | # FM IF System CA3089 ## **DC ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $V^+ = 12V$ , unless otherwise specified. | | DADAMETED | | | | | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------|------------|-------------|----------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | Static (D | C) Characteristics | | | | <del></del> | | | | I <sub>11</sub> | Quiescent circuit current | No signal input, non-muted | 16 | 23 | 30 | mA | | | DC Volta | ges <sup>4</sup> | | | | | | | | V <sub>1</sub> | Terminal 1 (1F input) | No signal input, non-muted | 1.2 | 1.9 | 2.4 | ٧ | | | V <sub>2</sub> | Terminal 2 (AC return to input) | No signal input, non-muted | 1.2 | 1.9 | 2.4 | V | | | V <sub>3</sub> | Terminal 3 (DC bias to input) | No signal input, non-muted | 1.2 | 1.9 | 2.4 | ٧ | | | V <sub>6</sub> | Terminal 6 (audio output) | No signal input, non-muted | 5.0 | 5.6 | 6.0 | V | | | V <sub>7</sub> | Terminal 7 (AFC) | No signal input, non-muted | 5.0 | 5.6 | 6.0 | ٧ | | | V <sub>10</sub> | Terminal 10 (DC reference) | No signal input, non-muted | 5.0 | 5.6 | 6.0 | ٧ | | | Dynamic | Characteristics | | | 1 | | | | | V <sub>I(LIM)</sub> | Input limiting voltage (-3dB point) <sup>3</sup> | | | 10 | 25 | μ٧ | | | | AMR AM rejection (Terminal 6) <sup>4</sup> | $V_{IN} = 0.1V$ , $f_O = 10.7MHz$ , $f_{MOD} = 400Hz$ , AM Mod = 30% | 45 | 55 | | dB | | | v <sub>o</sub> | Recovered audio voltage (Terminal 6)3 | | 400 | 500 | 600 | mV | | | THD<br>THD | Total harmonic distortion: <sup>1</sup> Single tuned (Terminal 6) <sup>3</sup> Double tuned (Terminal 6) <sup>4</sup> | f <sub>MOD</sub> = 400Hz, V <sub>IN</sub> = 0.1 | | 0.5<br>0.1 | 1.0 | %<br>% | | | S + N/N<br>MU <sub>IN</sub> | Signal plus noise-to-noise ratio (Terminal 6) <sup>3</sup> Mute input (Terminal 5) | Deviation = $\pm 75$ kHz, $V_{IN} = 0.1$ V $V_5 = 2.5$ V | 60<br>50 | 70<br>70 | | dB<br>dB | | | MU <sub>OUT</sub> | Mute output (Terminal 12) | $V_{IN} = 50 \mu V$ $V_{IN} = 0 V$ | 4.0 | | 0.5 | V | | | MTR | Meter output (Terminal 13) | $V_{IN} = 0.1V$ $V_{IN} = 500\mu V$ | 2.5<br>1.0 | 3.5<br>1.5 | | V | | | | | V <sub>IN</sub> = 0V | | | 0.7 | ٧ | | | AGC | Delay AGC (Terminal 15) | $V_{IN} = 0.01V$ $V_{IN} = 10\mu V$ | 4.0 | 5.0 | 0.5 | V<br>V | | | THD | Double tuned (Terminal 6) <sup>4</sup> | f <sub>MOD</sub> = 400Hz<br>V <sub>IN</sub> = 0.1 | | 0.1 | | % | | ### NOTES <sup>1.</sup> THD characteristics and audio level are essentially a function of the phase and Q characteristics of the network connected between Terminals 8, 9, and 10. <sup>2.</sup> Test circuit Figure 1. <sup>3.</sup> Test circuit Figure 2. <sup>4.</sup> Test circuit Figures 1 and 2. #### FM IF System CA3089 ### **TEST CIRCUITS** ### NOTES: - 1. L tunes with 100pF (C) at 10.7MHz. 2. All resistor values are typical and in ohms. 3. Q<sub>O</sub> (unloaded) ≈ 75 (G.I. automatic mfg. div. EX27825 or equivalent). Figure 1. Test Circuit Using a Single-Tuned Detector Coil All resistor values are typical and in ohms. T: Pri — $Q_0$ (unloaded) $\simeq$ 75 (tunes with 100pF (C1) 20 † of 34e on 7/32' dia. form) Sec. - Q (unloaded) $\simeq$ 75 (tunes with 100pF (C2) 20 † of 34e on 7/32' torning 366. — Quantizator, — default of the foliation spacing 4mm Figure 2. Test Circuit Using a Double-Tuned Detector Coil FM IF System CA3089 ### **TEST CIRCUITS** ### SYSTEM DESIGN CONSIDERATIONS The CA3089 is a very high gain device and therefore careful consideration must be given to the layout of external components to minimize feedback. The input bypass capacitors should be located close to the input terminals and the values should not be large nor should the capacitors be of the type which might introduce inductive reactance to the circuit. An example of good bypass capacitors would be ceramic disc with values in the range of 0.01 to 0.05µF. The input impedance of the CA3089 is approximately $10,000\Omega$ . It is *not* recommended to match this impedance. The value of the input termination resistor should be as low as possible without degrading system operation. The lower the value of this resistor the greater the system stability. An input terminating resistor between $50\Omega$ and $100\Omega$ is recommended. ### TYPICAL PERFORMANCE CHARACTERISTICS # MC3361 Low Power FM IF **Objective Specification** ### **Linear Products** ### DESCRIPTION The MC3361 is a monolithic low-power FM IF signal processing system consisting of an oscillator, mixer, limiting amplifier, quadrature detector, filter amplifier, squelch, scan control and mute switch. It is intended for use in narrow band FM dual conversion communications equipment. The MC3361 is available in a 16-lead, dual-in-line plastic package and 16-lead SO (surface-mounted miniature package). ### **FEATURES** - 2.0V to 8.0V operation - Low current: 4.2mA typ at V<sub>CC</sub> = 4.0V<sub>DC</sub> - Excellent sensitivity: 2.0μV for -3dB limiting typ - Low external parts count - Operation to 60MHz ### **APPLICATIONS** - Cordless telephone - Narrow band receivers - Remote control ### PIN CONFIGURATION ### **BLOCK DIAGRAM** ### Low Power FM IF MC3361 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |---------------------------------------------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | MC3361N | | 16-Pin Plastic; SO (surface-mounted miniature package); | 0 to +70°C | MC3361D | ### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C, unless otherwise specified.) | SYMBOL | PARAMETER | PIN | RATING | UNIT | |-----------------------|---------------------------------------|-----|-------------|------------------| | V <sub>CC</sub> (Max) | Power supply voltage | 4 | 10 | V <sub>DC</sub> | | Vcc | Generating supply voltage range | 4 | 2.0 to 8.0 | V <sub>DC</sub> | | | Detector input voltage | 8 | 1.0 | V <sub>P-P</sub> | | V <sub>16</sub> | Input voltage (V <sub>CC</sub> ≥4.0V) | 16 | 1.0 | V <sub>RMS</sub> | | V <sub>14</sub> | Mute function | 14 | -0.5 to 5.0 | V <sub>PK</sub> | | TJ | Junction temperature | | 150 | °C | | TA | Operating ambient temperature range | | -30 to +75 | °C | | T <sub>STG</sub> | Storage temperature range | * . | -65 to +150 | °C | # AC AND DC ELECTRICAL CHARACTERISTICS ( $V_{CC} = 4.0V_{DC}$ , $f_O = 10.7MHz$ , $\Delta f = \pm 3.0kHz$ , $f_{MOD} = 1.0kHz$ , $T_A = 25^{\circ}C$ unless otherwise specified.) | | | | | LIMITS | | | | |--------------------------------------------------------|-----|----------------------------------------|-----|-------------|------------|-------------------|--| | PARAMETER | PIN | TEST CONDITIONS | Min | Min Typ Max | | UNIT | | | Drain current (no signal)<br>squelch off<br>squelch on | 4 | | | 4.2<br>5.4 | 7.0<br>9.0 | mA | | | Input limiting voltage | 16 | -3.0dB limiting | | 2.0 | 6.0 | μ٧ | | | Detector output voltage | 9 | | | 2.0 | | V <sub>DC</sub> | | | Detector output impedance | | | | 450 | | Ω | | | Recovered audio output voltage | 9 | V <sub>IN</sub> = 10mV <sub>RMS</sub> | 100 | 150 | 270 | mV <sub>RMS</sub> | | | Filter gain (10kHz) | | V <sub>IN</sub> = 1.0mV <sub>RMS</sub> | 40 | 46 | | dB | | | Filter output voltage | 11 | | | 1.7 | | V <sub>DC</sub> | | | Trigger hysteresis | | | | 50 | | mV | | | Mute function low | 14 | | | 10 | | Ω | | | Mute function high | 14 | | | 10 | | мΩ | | | Scan function low (mute off) | 13 | $V_{12} = 1.0V_{DC}$ | | | 0.5 | V <sub>DC</sub> | | | Scan function high (mute on) | 13 | V <sub>12</sub> = GND | 3.5 | | | V <sub>DC</sub> | | | Mixer conversion gain | 3 | | | 27 | | dB | | | Mixer input resistance | 16 | | | 3.6 | | kΩ | | | Mixer input capacitance | 16 | | | 2.2 | | pF | | Low Power FM IF MC3361 ### **TEST CIRCUIT** # NE/SA604 Low Power FM IF System **Product Specification** ### **Linear Products** #### DESCRIPTION The NE/SA604 is a monolithic low power FM IF system incorporating two limiting intermediate frequency amplifiers, quadrature detector, muting, logarithmic signal strength indicator, and voltage regulator. The NE/SA604 is available in a 16-lead dual in-line plastic and Cerdip packages and 16-lead SO (surface-mounted miniature package). ### **FEATURES** - Low power consumption: 2.3mA typical - Logarithmic Received Signal Strength Indicator (RSSI) with a dynamic range in excess of 90dB - Separate data output - Audio output with muting - Low external count; suitable for crystal/ceramic filters - Excellent sensitivity: 1.5μV across input pins (0.27μV into 50Ω matching network) for 12dB SINAD (Signal-to-Noise and Distortion ratio) at 455kHz - SA604 meets cellular radio specifications ### **APPLICATIONS** - Cellular Radio FM IF - Communications receivers - Intermediate frequency amplification and detection up to 15MHz - RF level meter - Spectrum analyzer - Instrumentation ### PIN CONFIGURATION ### **BLOCK DIAGRAM** NE/SA604 ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE | ORDER CODE | |--------------------|----------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE604N | | 16-Pin Plastic SO | 0 to +70°C | NE604D | | 16-Pin Cerdip | 0 to +70°C | NE604F | | 16-Pin Plastic DIP | -40°C to +85°C | SA604N | | 16-Pin Cerdip | -40°C to +85°C | SA604F | | 16-Pin Plastic SO | -40°C to +85°C | SA604D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------------|------------------------|------| | V <sub>CC</sub> | Maximum operating voltage | 9 | V | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>A</sub> | Operating ambient temperature range<br>NE604<br>SA604 | 0 to +70<br>-40 to +85 | °C | ### DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C; V<sub>CC</sub> = +6V, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------|-----------------|-----|-----|-----|------------------| | V <sub>CC</sub> | Power supply voltage range | | 4.5 | | 8.0 | ٧ | | | DC current drain | | | | 2.7 | mA | | | Mute switch input threshold<br>(on)<br>(off) | | 1.7 | | 1.0 | <b>&gt; &gt;</b> | AC ELECTRICAL CHARACTERISTICS TA = 25°C; V<sub>CC</sub> = +6V, unless otherwise specified. RF frequency = 455kHz; RF level = -47dBm; FM modulation = 1kHz with+8kHz peak deviation. Audio output with C-message weighted filter and de-emphasis capacitor. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|-------------------------------------------|------------------------------------------------------------------------------|-----------------|-------|-------------------|-------------------| | | Input limiting – 3dB | Test at Pin 16 | | | -90 | dBm | | | AM rejection | 80% AM 1kHz | 30 | | | dB | | | Recovered audio level | After C filter and de-emphasis capacitor | 80 | 100 | | mV <sub>RMS</sub> | | | Recovered data level | | 250 | 350 | | mV <sub>RMS</sub> | | | SINAD sensitivity | RF level - 97dBm | 12 | 15 | | dB | | THD | Total harmonic distortion | | -35 | | | dB | | S/N | Signal-to-noise ratio | No modulation for noise | 70 | 75 | | dB | | | RSSI output | $R_4 = 100k\Omega$ RF level = $-97dBm$ RF level = $-47dBm$ RF level = $3dBm$ | 0<br>2.0<br>4.0 | | 400<br>2.6<br>5.0 | mV<br>V | | | RSSI range | $R_4 = 100k\Omega$ Pin 5 | | 90 | | dB | | | RSSI accuracy | R <sub>4</sub> = 100kΩ Pin 5 | | ± 1.5 | | dB | | | IF input impedance | | 1.5 | | | kΩ | | | IF output impedance | | 1.0 | | | kΩ | | | Limiter input impedance | | 1.5 | | | kΩ | | | Quadrature detector data output impedance | | 50 | | | kΩ | | | Muted audio output impedance | | | 50 | | kΩ | NE/SA604 ### TYPICAL APPLICATION ### **NE604 TEST SETUP** Linear Products **NE/SA604** ### **DESCRIPTION OF OPERATION** The NE/SA604 is comprised of five subsystems for IF signal processing. These subsystems, two IF limiting amplifiers, quadrature detector, audio mute, and logarithmic signal strength, can be configured to satisfy many high-performance or low-power systems objectives. Internal temperature compensated bias regulation completes the circuitry. Taken together, the SA604 exceeds the demanding technical requirements for cellular radio. Figure 2 shows the equivalent circuits of the NE/SA604. ### **Limiting Amplifiers** The NE/SA604 has two independent limiting IF amplifiers. The first has a gain of 30dB. The second has 60dB gain. Both have 1.5k nominal input impedance and 15MHz bandwidth. The output impedance of the first limiter is approximately $1 \mbox{k} \Omega$ . These impedances permit direct interface with popular ceramic filters such as the SFU455. On the surface, the 1k output of the first limiter would not seem correct. However, approximately 6dB insertion loss is required between limiter stages to optimize the linearity of the signal strength indicator. The impedance mismatch has little effect on passband. Use of an interstage filter reduces wide-band noise. A DC blocking capacitor or L/C filter can also be used. As the signal frequency increases, the 90dB total gain can become a source of instability. Figure 3 shows the limiters as a closed-loop system with stray capacitance and the equivalent AC input impedance setting the loop gain. ## Low Power FM IF System # NE/SA604 The equivalent AC attenuation factor from the output to the input must be greater than 90dB or oscillation can occur. The input impedance of the device is nominally 1.5k. The stray layout capacitance is a frequency-dependent impedance so that as the frequency of operation or the value of stray capacitance increases, the output-to-input attenuation factor decreases. Keep stray capacitance low by using good RF layout technique. Sockets should be avoided above 455kHz. Good RF layout is the proper way to avoid instability. However, if system constraints require, stability can be achieved by only using one of the limiting amplifiers, or by adding a resistance, R<sub>IN</sub>, which will increase the attenuation factor. NE/SA604 Adding an input resistor is an easy way to reduce the attenuation factor, but may make correct termination of interstage filters difficult or impossible. At 455kHz instability should not be a problem if reasonable RF layout is used. ### **Quadrature Detector** The detector of the NE604 is a four quadrant multiplier of the Gilbert cell type. It can be used for frequency or amplitude demodulation. Figure 4 indicates a typical quadrature FM configuration. Fully limited in-phase signal is applied to the multiplier internally. 90° phase shift is accomplished with the L/C tuned circuit connected directly to Pin 8 and capacitively to Pin 9. Because of the DC bias of the NE604, the phase shift network must be returned to ground through a low impedance capacitor. Recovered signal is continuously available at Pin 7 or on a switched basis at Pin 6. The quadrature coil or crystal/ceramic discriminator affects three system parameters: bandwidth, linearity, and detected signal amplitude. Figure 6 shows three quadrature curves. Table 1. System Parameters as Applied to Figure 4a | Δω | = | 2π∗8kHz | |------------|---|-----------| | $\omega_0$ | = | 2π∗455kHz | | CP | = | 180pF | | RPU | _ | 233K | | RPL | - | 40K | | LP | = | 644µH | | Q | ~ | 20 | Curve A has the most narrow bandwidth and high peak-to-peak output versus frequency deviation corresponding to a high Q network. Curve C is very low Q with good linearity and shows how very large deviations can be processed. Curve B shows how the quadrature network can cause non-linearity in the detected output. A loaded Q for the 455kHz quadrature coil of Figure 4 is 20. Using the test circuit of Figure 4 with an input of -47dBm, the recovered audio is typically 90mV<sub>RMS</sub> with -35dB distortion. While the NE604 was designed principally for FM applications, the detector can be used for synchronous amplitude demodulation if the carrier is limited through the internal circuitry and AGC'd external to the device. The AGC'd signal is applied to Pin 8 instead of a quadrature signal. The signal strength indicator can control AGC. A low-pass filter on the output completes the demodulator. Figure 7 shows the equivalent circuit. ### **Audio Mute** An electronic switch permits muting or squelch of one of the demodulated outputs. The data (unmuted output) and audio (muted output) both have $50 k\Omega$ output impedance and their detected signals are 180 degrees out of phase with each other. The mute input (Pin 3) has a very high impedance and is compatible with three and five volt CMOS and TTL levels. Little or no DC level shift occurs after muting when the quadrature detector is adjusted to the IF center frequency. Muting will attenuate the audio signal by more than 60dB and no voltage spikes will be generated by muting. ### Signal Strength Indicator The logarithmic signal strength indicator is a current source output with maximum source current of $50\mu A$ . The signal strength indicator's transfer function is approximately $10\mu A$ per 20dB and is independent of IF frequency. The interstage filter must have a 6dB insertion loss to optimize slope linearity. There is some temperature dependence to the signal strength output. Figure 8 shows the characteristic. Two suggested lead circuits are shown to improve linearity in critical applications. For cellular radio applications use of either technique and the SA604 device (-40°C to +85°C) will assure compliance with RSSI criteria. Application Note #### **Linear Products** ### INTRODUCTION The NE/SA604 represents a new standard of performance in low power FM IF integrated circuits. Originally designed for cellular radio applications, the 604 is also well suited to other radio frequency circuits where good performance and low power consumption are the important design considerations. When used with its companion double-balanced mixer, the NE/SA602, a low power system solution for the cellular radio and other RF applications is realized (Reference 1). Figures 1 and 2 show the device pin-out and a functional diagram of the 604. The device provides an IF amplifier, quadrature detector, received signal strength indicator (RSSI), and mute circuit. Two detector outputs are provided for audio and data information with the audio output being controlled by the mute circuit. ### **CIRCUIT OVERVIEW** The IF amplifier consists of five differential stages with a total gain of about 90dB. Provision is made for an external inter-stage filter to reduce broadband noise and increase receiver selectivity. The differential input to the first IF section appears at Pins 15 and 16. One pin is usually AC-coupled to ground (Pin 15) with Pin 16 used as the "high" input. The first IF section has a typical gain of 40dB with its output appearing on Pin 14. Similar to the first IF section, the second section uses a differential input appearing at Pins 12 and 11, with Pin 11 usually AC-coupled to ground. The five stages are identical and any one may go into limiting, depending on the RF input level The interstage filter can be ceramic, crystal, or an LC circuit. RSSI tracking is optimized when the filter circuit loss is 6dB. The output impedance of both amplifier sections (Pins 14 and 9) is about 1k\Omega. For convenience, an "L" pad circuit showing 6dB loss is shown in Figure 3. This circuit allows observation of the RSSI response without using a filter. The quadrature detector multiplies two IF signals to produce the audio output. One of the IF signals is differentially phase shifted by an external quadrature tank or discriminator circuit connected between Pins 8 and 9 (Figure 4). The second IF signal is fed to the other detector input internally. Figure 5 shows the desired phase/frequency response of the quadrature-tuned circuit. A detailed mathematical explanation of detector operation can be found in Reference 2. The detected audio appears at the data terminal (Pin 7) and, via the mute circuit, at the audio (Pin 6) terminal. The cellular radio specifications call for a logarithmic signal strength indicator accurate within 3dB over an 80dB dynamic range. The 604 meets this requirement with an effective technique. A sample current corresponding to the output of each IF stage is fed to a summing amplifier. The output of this amplifier provides a current source which is reflected by a current mirror. The current mirror output that appears on pin 5 provides the logarithmic RSSI information. It is usable over a 90dB dynamic range with 1.5dB accuracy. Typically, a $100k\Omega$ resistor is used to convert the RSSI current to a voltage which is logarithmically proportional to the received signal strenath. ### **PACKAGING** Both the NE/SA604 and its companion double balanced mixer, the NE/SA602, are available in either the plastic dual-in-line "DIP" or surface mounted "SO" packages. The NE prefix specifies a 0 to+70°C operating temperature range while SA specifies-40 to+85°C operation. The extensive temperature data presented in this application note pertain to both the SA and NE devices. ### TYPICAL APPLICATIONS Figure 6 is a simplified schematic diagram of the 604 which details the internal circuitry adjacent to the device's pins. This should help the designer match impedances to external circuitry. Figure 7 shows the schematic diagram of a typical test circuit using the 604 and 602 The quadrature tuned circuit (F3) shifts the phase of the IF signal as shown in Figure 5. Low distortion demodulation is obtained if the IF signal deviation is restricted to the linear portion of the S-curve. There are three variables affecting quadrature linearity: circuit Q, deviation, and IF frequency. If the deviation is increased, the Q must be decreased for a given degree of linearity. The circuit Q will also affect the demodulated signal level. A higher Q will yield a higher audio output from the quadrature detector since the phase shift will be greater for a given deviation. The quadrature Q must be optimized for a given frequency deviation, IF frequency, and desired linearity. A loaded Q of about 20 is typical for narrow band FM applications using a 455kHz IF. The supply voltage for the 602/604 pair can range from 4.5 to 8V. Optimum overall performance is realized at 6.0V for the device pair. Several operation parameters are plotted for supply voltage as well as temperature. Quadrature detector linearity can be affected by temperature variations. LC circuit resonances will drift as the coil and capacitor values change with temperature. This effect becomes more critical with increased circuit Q. If wide temperature variations are expected, careful choice of circuit components can minimize this effect. Most inductors have positive temperature coefficients (increase of inductance with increase of temperature). If a negative coefficient capacitor is chosen to compensate the inductor, the resonant frequency will track over temperature. Since a bipolar current source is used to provide the RSSI function, the current will change with temperature. An increase in temperature will result in an increase in RSSI indication (Figure 8, uncorrected response). The circuit shown in Figure 9 will "smooth" the response over temperature by dropping the load impedance presented to Pin 5 as temperature increases (Figure 8, corrected response). All the major performance parameters of the 604 are shown in Figure 10. Figure 11 illustrates a typical test set-up for measuring many of the discussed parameters. Figures 12 to 25 provide a comprehensive guide to 604 performance over temperature and other variables ### USE AS A FIELD STRENGTH/ RF VOLTMETER As stated earlier the RSSI function is usable over a 90dB dynamic range. This function taken alone can provide a useful RF voltmeter function. The circuit in Figure 26 can be used as a field strength or RF voltmeter application. A linear readout device can be calibrated directly in decibels or logarithmically for power, current, or volts. # USE AS AN AM SYNCHRONOUS DETECTOR The 604 can also be used as an AM envelope detector. The IF signal is fed to both the 604, as in the FM application, and to an additional **AN199** linear IF amplifier (Figure 27). The linear amplifier then feeds the quadrature detector which mixes with the AM limited carrier and demodulates the envelope. 1% THD is obtainable with this technique with a 90% AM modulated signal. # USE AS A PRODUCT DETECTOR Figure 28 shows how the 604 can be used as a product detector for SSB or DSB. In this case the LO is applied to the 604 IF amplifier and an external linear IF amplifier is used for the SSB or DSB signal. The 604 quadrature detector then acts as the product detector. With the addition of a simple switching array, a single 604 can be used for FM, AM, or SSB detection in a communications receiver! ### REFERENCES 1. Zavrel, R.: Signetics AN198 Designing With the SA/NE 602, December, 1984. 2. Hayward, W.: Introduction to Radio Frequency Design, 1982, Prentice-Hall. Written by Bob Zavrel Linear Products Application Note # Designing With the NE/SA604 Linear Products Application Note # Designing With the NE/SA604 # AN1991 Audio Decibel Level Detector With Meter Driver Application Note ### **Linear Products** ### DESCRIPTION Although the NE604 was designed as an RF device intended for the cellular radio market, it has features which permit other design configurations. One of these features is the Received Signal Strength Indicator (RSSI). In a cellular radio, this function is necessary for continuous monitoring of the received signal strength by the radio's microcomputer. This circuit provides a logarithmic response proportional to the input signal level. The NE604 can provide this logarithmic response over an 80dB range up to a 15MHz operating frequency. This paper describes a technique which optimizes this useful function within the audio band. A sensitive audio level indicator circuit can be constructed using two integrated circuits: the NE604 and NE532. This circuit draws very little power (less than 5mA with a single 6V power supply) making it ideal for portable battery operated equipment. The small size and low-power consumption belie the 80dB dynamic range and $10.5\mu V$ sensitivity. The RSSI function requires a DC output voltage which is proportional to the $\log_{10}$ of the input signal level. Thus a standard 0 – 5 voltmeter can be linearly calibrated in decibels over a single 80dB range. The entire circuit is composed of 9 capacitors and two resistors along with the two ICs. No tuning or calibration is required in a manufacturing setting The Audio Input vs Output Graph shows that the circuit is within 1.5dB tolerance over the 80dB range for audio frequencies from 100Hz to 10kHz. Higher audio levels can be measured by placing an attenuator ahead of the input capacitor. The input impedance is high (about 50k), so lower impedance terminations (50 or 600Ω) will not be affected by the input impedance. If very accurate tracking is required (<0.5dB accuracy), a 40 or 50dB segment can be "selected". A range switch can then be added with appropriate attenuators if more than 40 or 50dB dynamic range is required. Linear Products Application Note ### Audio Decibel Level Detector With Meter Driver AN1991 There are two amplifier sections in the 604 with 2 and 3 stages in the first and second sections respectively. Each stage outputs a sample current to a summing circuit. The summing circuit has a current mirror which appears at Pin 5. This current is thus proportional to the $\log_{10}$ of the input audio signal. A voltage is dropped across the 100k resistor by the current, and a $0.1\mu\mathrm{F}$ capacitor is used to bypass and filter the output signal. The 532 op amp is used as a buffer and meter driver, although a digital voltmeter could replace both the op amp and the meter shown. The rest of the capacitors are used for power supply and amplifier input bypassing. The RC circuit between Pins 14 and 12 forms a low-pass filter which can be adjusted by changing the value of C1. Raising the capaci- tance will lower the cut-off frequency and also lower the zero signal output resting voltage (about 0.6V). Lowering the capacitance value will have the opposite effect with some reduction in dynamic range, but will raise the frequency response. The $2k\Omega$ resistor value provides the near-ideal inter-stage loss for maximum RSSI linearity. C2 can also be changed. The trade-off here is between output damping and ripple. Most analog and digital metering methods will tend to cancel the effects of small or moderate ripple voltages through integration, but high ripple voltages should be avoided. A second op amp is used with an optional second filter. This filter has the advantage of a low impedance signal source by virtue of the first op amp. Again, a trade-off exists between meter damping and ripple attenuation. If very low ripple and low damping are both required, a more complex active lowpass filter should be constructed. Some applications of this circuit might include: - 1. Portable acoustic analyzer - 2. Microphone tester - 3. Audio spectrum analyzer - 4. VU meters - S-meter for direct conversion radio receiver - 6. Audio dynamic range testers - Audio analyzers (THD, noise, separation, response, etc.) # NE/SA605 Low Power FM IF System **Objective Specification** #### **Linear Products** ### DESCRIPTION The NE/SA605 is a monolithic, low power FM IF system incorporating VHF monolithic, double-balanced mixer with input amplifier, on-board oscillator, two limiting intermediate frequency amplifiers, quadrature detector, muting, logarithmic signal strength indicator, and voltage regulator. It is intended for high performance, low power communication systems. The guaranteed parameters of the SA605 make this device particularly well-suited to cellular radio applications. The mixer is a "Gilbert cell" multiplier configuration which typically provides 15dB of gain at 45MHz. The oscillator will operate to 200MHz. It can be configured as a crystal oscillator, a tuned tank oscillator. or a buffer for an external L.O. The noise figure at 45MHz is typically less than 5dB. The gain, intercept performance, low power, and noise characteristics make the NE/SA605 a superior choice for high-performance battery-operated equipment. The NE/SA605 is available in 20-lead dual in-line plastic and Cerdip packages and 20-pin SO (surface-mounted miniature) packages. ### **FEATURES** - Low power consumption: 5.3mA typical - Excellent noise figure: < 5.0dB typical at 45MHz - High operating frequency - Excellent gain, intercept, and sensitivity - Low external parts count; suitable for crystal/ceramic filters - SA605 meets cellular radio specifications - Logarithmic Received Signal Strength Indicator (RSSI) with a dynamic range in excess of 80dB - Separate data output - Audio output with muting - Excellent sensitivity: 1.5μV across input pins (0.27μV into 50Ω matching network) for 12dB SINAD (Signal-to-Noise and Distortion ratio) at 455kHz ### PIN CONFIGURATION ### **APPLICATIONS** - Cellular radio FM IF - Communications receivers - Intermediate frequency amplification and detection up to 25MHz - RF level meter - Spectrum analyzer - Instrumentation - Portable radio - VHF transceivers - RF data links - HF/VHF frequency conversion - Instrumentation frequency conversion - Broadband LANs #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic DIP | 0 to +70°C | NE605N | | 20-Pin Plastic SO | 0 to +70°C | NE605D | | 20-Pin Ceramic DIP | 0 to +70°C | NE605F | | 20-Pin Plastic DIP | -40°C to +85°C | SA605N | | 20-Pin Plastic SO | -40°C to +85°C | SA605D | | 20-Pin Ceramic DIP | -40°C to +85°C | SA605F | **NE/SA605** ### **BLOCK DIAGRAM** ### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------------------------|------------------------|------| | V <sub>CC</sub> | Maximum operating voltage | 9 | ٧ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TA | Operating temperature range<br>NE605<br>SA605 | 0 to +70<br>-40 to +85 | °C | **NE/SA605** ### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C; $V_{CC} = +6V$ , unless otherwise specified. | SYMBOL | | T-07 00UDITION | | LIMITS | | | |--------|----------------------------------------|-----------------|-----|--------|--------------------|--------| | | PARAMETER | TEST CONDITIONS | Min | Тур | <b>Max</b> 8.0 6.0 | UNIT | | Vcc | Power supply voltage range | | 4.5 | | 8.0 | ٧ | | | DC current drain | | | 5.3 | 6.0 | mA | | | Mute switch input threshold (on) (off) | | 1.7 | | 1.0 | V<br>V | AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C; V<sub>CC</sub> = +6V, unless otherwise specified. RF frequency = 45MHz; IF frequency = 455MHz; FM modulation = 1kHz with ±8kHz peak deviation. Audio output with C-message weighted filter and de-emphasis capacitor. | SYMBOL | | | | LIMITS | | | | |-----------------|-------------------------------------------|------------------------------------------------------------------------------------------|-----------------|--------|-------------------|-------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | f <sub>IN</sub> | Input signal frequency | | | 500 | | MHz | | | fosc | Oscillator frequency | | | 200 | | MHz | | | | Noise figured at 45MHz | | | 5.0 | | dB | | | | Third-order intercept point | $RF_{IN} = -45 dBm$ : $f_1 = 45.0$<br>$f_2 = 45.06$ | | -15 | | dBm | | | | Conversion gain at 45MHz | | | 15 | | dB | | | R <sub>IN</sub> | RF input resistance | Single-ended input | 1.5 | | | kΩ | | | C <sub>IN</sub> | RF input capacitance | | | 3 | 3.5 | pF | | | | Mixer output resistance | (Pin 20) | | 1.5 | | kΩ | | | | Input limiting -3dB | Test at Pin 1 | | -117 | | dBm | | | | AM rejection | 80% AM 1kHz | 30 | | | dB | | | | Recovered audio level | After C filter and de-emphasis capacitor | 80 | 100 | | mV <sub>RMS</sub> | | | | Recovered data level | | 250 | 350 | | mV <sub>RMS</sub> | | | | SINAD sensitivity | RF level -117dBm | 12 | 15 | | dB | | | THD | Total harmonic distortion | | -35 | | | dB | | | S/N | Signal-to-noise ratio | No modulation for noise | 70 | 75 | | dB | | | | RSSI output | R <sub>RSSI</sub> = 100K<br>RF level = -117dBm<br>RF level = -67dBm<br>RF level = -23dBm | 0<br>2.0<br>4.0 | | 400<br>2.6<br>5.0 | mV<br>V | | | | RSSI range | R <sub>RSSI</sub> = 100k Pin 7 | | 90 | | dB | | | | RSSI accuracy | R <sub>RSSI</sub> = 100k Pin 7 | | ± 1.5 | | dB | | | | IF input impedance | | 1.5 | | | kΩ | | | | IF output impedance | | 1.0 | | | kΩ | | | | Limiter input impedance | | 1.5 | | | kΩ | | | | Quadrature detector data output impedance | | | 50 | | kΩ | | | | Muted audio output impedance | | | 50 | | kΩ | | NE/SA605 #### Circuit Description The NE/SA605 is an RF/IF signal processing system suitable for second IF or single conversion systems with input frequency as high as 500MHz. The bandwidth of the IF amplifiers is 25MHz. However, the gain distribution is optimized for 455kHz. The overall system is well-suited to battery operation as well as high-performance and high quality products of all types. The input stage is a Gilbert cell mixer with oscillator. Typical mixer characteristics include a noise figure of 5dB, conversion gain of 15dB, and input third order intercept of -15dBm. The oscillator will operate well in excess of 200MHz in L/C tank configurations, either Hartley or Colpitts. For crystal oscillators, the Colpitts configuration is used. The output of the mixer is internally loaded with a $1.5 \mathrm{k}\Omega$ resistor permitting direct con- nection to a 455kHz ceramic filter. The equivalent input impedance of the limiting IF ampliers is also 1.5k\(\Omega\). With most 455kHz ceramic filters and many crystal filters, no impedance matching network is necessary. To achieve optimum linearity of the log signal strength indicator, there must be a 6dB insertion loss between the first and second IF stages. If the IF filter or interstage network does not cause 6dB insertion loss, a fixed or variable resistor can be added between the first IF output (Pin 16) and the interstage network.. The signal from the second limiting amplifier goes to a Gilbert cell quadrature detector. One port of the Gilbert cell is internally driven by the IF. The other output of the IF is ACcoupled to a tuned quadrature network. This signal, which now has a 90° phase relationship to the internal signal, drives the other port of the multiplier cell. Overall, the IF section has a gain of 92dB. For operation at intermediate frequencies greater than 455kHz, special care must be given to layout, termination, and interstage loss to avoid instability. Alternatively, if gain distribution permits, only the second limiting IF stage can be used. This stage has 57dB of gain. The demodulated output of the quadrature detector is available at two pins, one continuous and one with a mute switch. Signal attenuation with the mute activated is greater than 60dB. The mute input is very high impedance and is compatible with CMOS or TTL levels. A log signal strength indicator completes the circuitry. The output range is greater than 80dB and is temperature compensated. This log signal strength indicator exceeds the criteria for AMPs or TACs cellular telephone. ### NE614 Low Power FM IF System **Product Specification** #### **Linear Products** #### DESCRIPTION The NE614 is a monolithic low power FM IF system incorporating two limiting intermediate frequency amplifiers, quadrature detector, muting, logarithmic signal strength indicator, and voltage regulator. The NE614 is available in a 16-lead dual in-line plastic package and 16-lead SO (surface-mounted miniature package). #### **FEATURES** - Low power consumption - Logarithmic signal strength indicator - Separate data output - Audio output with muting - Low external count; suitable for crystal/ceramic filters - Excellent sensitivity ### **APPLICATIONS** - Cellular Radio FM IF - Communications receivers - Intermediate frequency amplification and detection up to 15MHz - RF level meter - Spectrum analyzer - Instrumentation - Cordless telephone - Remote control ### PIN CONFIGURATION ### **BLOCK DIAGRAM** **NE614** ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic DIP | 0 to +70°C | NE614N | | 16-Pin Plastic SO | 0 to +70°C | NE614D | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------|-------------|------| | V <sub>CC</sub> | Maximum operating voltage | 9 | · v | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TA | Operating ambient temperature range NE614 | 0 to +70 | °C | ### **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}\text{C}$ ; $V_{CC} = +6V$ , unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------|-----------------|-----|-----|-----|--------| | V <sub>CC</sub> | Power supply voltage range | | 4.5 | | 8.0 | ٧ | | | DC current drain | | | | 3.0 | mA | | | Mute switch input threshold<br>(on)<br>(off) | | 1.7 | | 1.0 | V<br>V | AC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C; V<sub>CC</sub> = +6V, unless otherwise specified. RF frequency = 455kHz; RF level = -47dBm; FM modulation = 1kHz with +8kHz peak deviation. Audio output with C-message weighted filter and de-emphasis capacitor. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|-------------------------------------------|------------------------------------------|-----|-----|-----|-------------------| | | Input limiting – 3dB | Test at pin 16 | | -90 | -80 | dBm | | | AM rejection | 80% AM 1kHz | 30 | | | dB | | | Recovered audio level | After C filter and de-emphasis capacitor | 80 | 100 | | mV <sub>RMS</sub> | | | Recovered data level | | 250 | 350 | | mV <sub>RMS</sub> | | | SINAD sensitivity | RF level – 97dBm | 8 | 12 | | dB | | THD | Total harmonic distortion | | -35 | | | dB | | S/N | Signal-to-noise ratio | No modulation | | 75 | | dB | | | IF input impedance | | 1.5 | | | kΩ | | | IF output impedance | | 1.0 | | | kΩ | | | Limiter input impedance | | 1.5 | | | kΩ | | | Quadrature detector data output impedance | | 50 | | | kΩ | | | Muted audio output impedance | | | 50 | | kΩ | **NE614** ### TYPICAL APPLICATION ### **TEST SETUP** ### **DESCRIPTION OF OPERATION** The NE614 is comprised of five subsystems for IF signal processing. These subsystems, two IF limiting amplifiers, quadrature detector, audio mute, and logarithmic signal strength, can be configured to satisfy many high-performance or low power systems objectives. Internal temperature compensated bias regulation completes the circuitry. Figure 2 shows the equivalent circuits of the NE614. #### **Limiting Amplifiers** The NE614 has two independent limiting IF amplifiers. The first has a typical gain of 30dB. The second typically has 60dB gain. Both have 1.5k nominal input impedance and 15MHz bandwidth. The output impedance of the first limiter is approximately $1k\Omega$ . These impedances permit direct interface with popular ceramic filters such as the SFU455. On the surface, the 1k output of the first limiter would not seem correct. However, approximately 6dB insertion loss is required between limiter stages to optimize the linearity of the signal strength indicator. The impedance mismatch has little effect on passband. Use of an interstage filter reduces wide-band noise. A DC blocking capacitor or L/C filter can also be used. As the signal frequency increases, the 90dB total gain can become a source of instability. Figure 3 shows the limiters as a closed-loop system with stray capacitance and the equivalent AC input impedance setting the loop gain. **NE614** The equivalent AC attenuation factor from the output to the input must be greater than 90dB or oscillation can occur. The input impedance of the device is nominally 1.5k. The stray layout capacitance is a frequency-dependent impedance so that as the frequency of operation or the value of stray capacitance increases, the output-to-input attenuation factor decreases. Keep stray capacitance low by using good RF layout technique. Sockets should be avoided above 455kHz. Good RF layout is the proper way to avoid instability. However, if system constraints require, stability can be achieved by only using one of the limiting amplifiers, or by adding a resistance. R<sub>IN</sub>, which will increase the attenuation factor. ### **NE614** Adding an input resistor is an easy way to reduce the attenuation factor, but may make correct termination of interstage filters difficult or impossible. At 455kHz instability should not be a problem if reasonable RF layout is used. Figure 4a indicates a 455kHz circuit configuration which should serve as a reasonable starting point for many applications. This circuit is configured for 46/49MHz cordless telephone. #### **Quadrature Detector** The detector of the NE614 is a four quadrant multiplier of the Gilbert cell type. It can be used for frequency or amplitude demodulation. Figure 4b indicates a typical quadrature FM configuration. Fully limited in-phase signal is applied to the multiplier internally. 90° phase phase shift is accomplished with the L/C tuned circuit connected directly to Pin 8 and and capacitively to Pin 9. Because of the DC bias of the NE614, the phase shift network must be returned to ground through a low impedance capacitor. Recovered signal is continuously available at Pin 7 or on a switched basis at Pin 6. Table 1. System Parameters as Applied to Figure 4a | Δω = | 2π∗8kHz | |------------------|-----------| | ω <sub>0</sub> = | 2π*455kHz | | CP = | 180pF | | RPU = | 233K | | RPL = | 40K | | LP = | 644µH | | Q ≈ | 20 | **NE614** The quadrature coil or crystal/ceramic discriminator affects three system parameters: Bandwidth, linearity, and detected signal amplitude. Figure 6 shows three quadrature curves. Curve A has the most narrow bandwidth and high peak-to-peak output versus frequency deviation corresponding to a high Q network. Curve C is very low Q with good linearity and shows how very large deviations can be processed. Curve B shows how the quadra- ture network can cause non-linearity in the detected output. A typical loaded Q for the 455kHz quadrature coil of Figure 4 is 20. Using the test circuit of Figure 4 with an input of -47dBm, the recovered audio is typically 90mV<sub>RMS</sub> with -35dB distortion. While the NE614 was designed principally for FM applications, the detector can be used for synchronous amplitude demodulation if the carrier is limited through the internal circuitry and AGC'd external to the device. The AGC'd signal is applied to Pin 8 instead of a quadrature signal. The signal strength indicator can control AGC. A low-pass filter on the output completes the demodulator. Figure 7 shows the equivalent circuit. #### **Audio Mute** An electronic switch permits muting or squelch of one of the demodulated outputs. The data (unmuted output) and audio (muted output) both have $50 \mathrm{k}\Omega$ output impedance and their detected signals are 180 degrees out of phase with each other. The mute input (Pin 3) has a very high impedance and is compatible with three and five volt CMOS and TTL levels. Little or no DC level shift occurs after muting when the quadrature detector is adjusted to the IF center frequency. Muting will attenuate the audio signal by more than 60dB and no voltage spikes will be generated by muting. ### Signal Strength Indicator The logarithmic signal strength indicator is a current source output with maximum source current of 50 µA. The signal strength indicator's transfer function is approximately 10 µA per 20dB and is independent of IF frequency. The interstage filter must have a 6dB insertion loss to optimize slope linearity. ### **NE614** ### Low Power FM IF System **NE614** **NE614** # AN177 An Overview of the Phase-Locked Loop (PLL) Application Note **Linear Products** #### INTRODUCTION The basic phase-locked loop (PLL) concept has been known and widely utilized since first being proposed in 1922. Since that time. PLLs have been used in instrumentation. space telemetry, and many other applications requiring a high degree of noise immunity and narrow bandwidth. Techniques and systems involved in these applications frequently are quite complex, requiring a high degree of sophistication. Many of the PLL applications have been at microwave frequencies and employ complex phase shifters, signal splitters, modulation, and demodulation schemes such as biphase and quadraphase. Because of the high frequencies involved in microwave applications, most all components of these PLL systems are made from discrete as opposed to integrated circuits. However, in other communication system applications such as FSK and FM and AM demodulation where frequencies are below approximately 100MHz, monolithic PLLs have found wide application because of their low cost versus high performance. A block diagram representation of a PLL is shown in Figure 1. Phase-locked loops operate by producing an oscillator frequency to match the frequency of an input signal, $\mathfrak{f}_{l}$ . In this locked condition, any slight change in $\mathfrak{f}_{l}$ signal to change in such that the oscillator frequency. This phase shift then acts as an error signal to change the frequency of the local PLL oscillator to match $\mathfrak{f}_{l}$ . The locking onto a phase relationship between $\mathfrak{f}_{l}$ and the local oscillator accounts for the name phase-locked loop. ### A MECHANICAL ANALOG TO THE PLL To better visualize the frequency and phase relationships in a PLL, consider the mechanical system shown in Figure 2 which is a dual to the electronic PLL. This mechanical system has two identical, heavy disks with two separate center shafts attached to each disk. Each shaft is presumed to be mounted on a bearing that allows each massive disk to be rotated in either direction when some external force is applied. The shafts are coupled together by a spring whose end points are fixed to each shaft. This spring can be twisted in either direction, depending upon the relative positions of the shafts. The spring cannot "kink up" due to the shafts passing through the center of the spring. Now suppose the sequence of events shown in Figure 3 occurs to the mechanical system. The disks are simply represented like clock faces with positional reference markers. Initially, both disks are stationary in a neutral position. Then the left disk, or input, is advanced slowly clockwise through an angle $\theta_1$ position. The right disk, or output, initially doesn't move as the spring begins to tighten. As the input continues to move and when it reaches $\theta_2$ , begins to turn and tracks the input with a positional phase shift error of $$\theta_0 = \theta_0$$ (1) At any point in time, with both disks slowly turning at the same speed, there will be some inherent phase error between the disks, or $$\theta_{\rm e} = \theta_3 - \theta_4 \tag{2}$$ This positional phase error in the mechanical system is analogous to the phase error in the electronic PLL. When the input disk coasts to a stop, the output also gradually comes to a stop with a fixed phase error equal to that in Equation 2 or $$\theta_{\rm e} = \theta_5 - \theta_6 = \theta_3 - \theta_4 \tag{3}$$ The spring has a residual stored twist in one direction due to $\theta_{\rm e}$ . Now consider that the disks are first returned to their neutral positions. Then the input disk is instantaneously rotated through an angle of $\theta_1$ as shown in Figure 4. The output disk can't respond instantaneously because of its large mass. It doesn't move instantaneously and the spring develops considerable torque. Then, as shown in the sequence of events in Figure 4, the output disk begins accelerating after some delay due to the large phase error. It swings past the stopped position of the input disk due to its momentum, reaches a peak overshoot, and gradually ascillates about $\theta_1$ with a damped response, finally coming to rest with some small residual phase error. The input twist of $\theta_1$ represents the application of a step of position or phase to the system, and the response of the output disk is typical for a second-order, underdamped system. This same type of secondorder behavior occurs in the PLL system for an instantaneous change of input phase. As a final example, consider the events in Figure 5 where both disks are rotating at a constant rate. Applying a strobing light (strobotac) simultaneously to both disks and adjusting its flashing rate to one flash per disk rotation will cause the positional markers to appear stationary. There will be a constant phase error in this case just as there was in Figure 3. Now suppose the revolution rate of the input disk gradually increases by a small amount to a new rate. The positional marker will appear to walk around the disk. The output first senses the increased rate of the input through an increase in the phase error. ### An Overview of the Phase-Locked Loop (PLL) AN177 Then, after some delay, the rate of the output gradually increases to track the input. Both positional markers appear to be walking around each disk at the same rate until the strobotac is adjusted for the higher input and output rate. Then the strobe light again freezes the markers, producing a phase error at this higher rate that is larger than before the input rate was increased. This gradual increase in the input rate to the mechanical system simulates a ramp change in the input frequency to the PLL system. The response to the output disk simulates the behavior of the oscillator in the PLL. If the rate of the input disk is alternately increased and decreased by some small amount compared to the nominal revolution rate, the positional markers will appear to walk both clockwise and counter clockwise, momentarily appearing stationary when the strobing light rate equals the disk revolution rate. This "walking" represents a changing phase error which is occurring at the modulation rate. Thus the phase error can be thought of as a useable demodulated output signal. The disk-spring mechanical system is a helpful analog for visualizing frequency, phase, transient, and steady-state responses in the electronic phase-locked loop system. In this example, the positions of the disk marker and rotation rates are analogous to phase and frequency in the electronic PLL system. The spring acts as a phase comparator to constantly sense the relative positions or phases of the disks. The torque developed in this spring acts as the driving force or input signal to turn the second disk. Thus the spring torque simulates a voltage which controls the rate or frequency of the output disk or oscillator. Hence the second disk is analogous to a voltage-controlled oscillator (VCO). The large mass of the disks together with their angular momentum slows down the systems response time and simulates a low-pass filter in the electronic PLL system. This describes the lagging of the VCO free-running frequency to the input signal in an analog phase-locked loop. ### EXAMPLES OF PLL APPLICATIONS Now consider the action of the voltagecontrolled oscillator, phase comparator and low pass filter in the PLL. The VCO generates a signal that is periodic. Normally, the rate or frequency of the VCO is primarily determined by the value of a capacitance connected to this oscillator. This action of starting the VCO running by itself is analogous to disconnecting the spring from one of the shafts in the mechanical system and starting the output disk rotating at a constant rate through some external means such as a motor. In the PLL system this frequency is called the oscillator's free running frequency, (fO'), because it occurs when the system is unlocked and there is no coupling between input and output frequencies. With the PLL, the VCO frequencv can be shifted above and below fo' by applying a voltage to the optional fine tune input.\* This signal generator property is just one of the many uses of the PLL. Specifically with integrated circuit PLLs, frequency ranges from less than 1.0Hz to more than 50MHz can be produced just by selecting the right value of capacitance from a chart on the data sheet. Selecting $f_{\text{O}}{}'$ and then changing it by a control voltage makes the VCO well suited for converting digital data that is represented by two different voltage levels into two different frequencies. A "1" voltage level can be related to a frequency called a mark, and an "0" level to a frequency called a space. This technique, called frequency shift keying, or (FSK), is typical of data being transmitted over telephone and radio links where it is impractical to use DC voltage level shifts. Essentially this is what a modem (modulatordemodulator) does as it converts data to tones to go out of the system into a transmission link. Then it reverses the process and converts received tones to "1"s and "0"s at the receiver for the system to use. Sometimes confusion arises because different \*Some oscillators have frequencies controlled by an input current rather than a voltage and are referred to as current-controlled oscillators (CCO). ### An Overview of the Phase-Locked Loop (PLL) AN177 names are used for the same thing. For example, A shift up in frequency = "1" = Mark A shift down in frequency = "0" = Space If voice or music is applied to the VCO instead of digital data, the oscillator's frequency will move or modulate with the voice or music. This is frequency modulation (FM) and is simply moving the frequency in relation to some input voltage which represents intelligence. Of course, as in the modem case, the process has to be reversed and the PLL can do this also. The PLL is a complete working system that can be used to send and receive signals. In fact the PLL can create the signal, or select a signal, decode it and reproduce it. Now let's look at how this works. The VCO is connected to a section where its frequency is put together with an incoming signal or signals. In a radio this is known as a "mixer" where signals are mixed together. In a PLL it is usually called a Phase Comparator. Other names for this function are phase detector or multiplier - either analog or digital. (Differences between analog and digital phase comparators will be explained later in this chapter.) The purpose of this phase comparator is to produce an output which represents how far the VCO frequency is from that of the incoming signal. Comparing these frequencies and producing an error signal proportional to their difference allows the VCO frequency to shift from fo' and become the same frequency as the input signal. This is exactly what happens with the VCO frequency - first "capturing" the input frequency, and then locking onto it. A similar type of action can be visualized in the mechanical system by having the coupling spring disconnected at one end with the two disks rotating at different rates. When their rotation rates are approximately equal, the spring is suddenly connected, and the output disk's speed will gradually become equal to and track the inputs rate as in Figure 5. When the VCO shifts frequency and locks to the input, the signal frequency is duplicated. If the input signal contains static or noise, the VCO output will be an exact reproduction of the signal frequency without the static or noise. Thus the PLL has accomplished signal reconditioning or reconstitution. The error signal used to keep the VCO exactly synchronized with an incoming signal can be amplified, filtered, and used to "clock" the signal or give synchronizing information necessary to look at the signal. For example, in some digital memories and transmission systems, data are stored in a code and looked at or strobed at a rate which must be synchronized to the data. This strobing may be at twice or one-half the data rate. By setting $\mathbf{f}_0$ equal to twice or one-half the data rate, the PLL will lock to the data and give an exact synchronized clock. This shows anoth- er application of the PLL for multiplying or dividing frequencies. ### An Overview of the Phase-Locked Loop (PLL) AN177 PLLs can separate a signal of one frequency from among many others as, for example, is done in television and radio reception. This selectivity or capture range is controlled in the PLL by the low-pass filter (LPF) which allows the PLL to only see signals close to the frequency of interest. The time constant of the LPF is set easily by the selection of a resistor and capacitor network. This network determines how far away in frequency an input signal can be from fo' and still permit the PLL to respond and capture. Once locking is activated, the PLL system will continue to track the input frequency unless the instantaneous phase error exceeds the system's capability. The error signal which drives the VCO and keeps the system locked is a usable output. In the FSK example the oscillator's frequency is shifted with each "1" or "0" digital input. Converting these frequency shifts back to the "1" and "0" signals automatically occurs in a PLL because a mark input generates an error signal to move the VCO up to that frequency. When the mark changes to a space, the error signal jumps suddenly down, forcing the VCO to follow. The error signal then is exactly the data that generated the FSK signals. A PLL for FSK can convert data to tones for transmission to a remote point. Then another PLL can reconvert the data tones back to voltage levels, all without tuned circuits. The PLL system decodes FM signals in a similar way. The frequency variations caused by voltages from a microphone into one VCO serve as the input signal to another PLL, which reverses the action since the error signal driving the second PLL's VCO is exactly the same as the original microphone voltage. Decoding of an amplitude-modulated (AM) input signal is another application of the PLL. This application is more involved than FM demodulation because a phase shift network, a second-phase comparator, and another low-pass filter are required. This application is discussed in detail later. However, it should be pointed out that AM demodulation with PLLs offers improved system linearity than the more commonly employed technique of nonlinear diode detection. Tone decoding is a special case of AM demodulation. When performed with PLLs, the second-phase comparator is called a quadrature-phase detector (QPD). The QPD produces a maximum output error voltage whenever the input and oscillator frequencies are locked to the free-running frequency, fo', unlike the regular phase comparator which has a nominal zero error voltage under this same condition. These application examples show that with the PLL, a system can: - 1. Generate a signal - 2. Modulate a signal (encode) - 3. Select a signal from among many - 4. Demodulate (decode) - 5. Recreate (reconstitute) a signal frequency with reduced noise - 6. Multiply and divide frequency #### TYPES OF PLLS Generally speaking, the monolithic PLLs can be classified into two groups — digital and analog. While both perform as PLLs, the digital circuits are more suitable for synchronization of digital signals, clock recovery from encoded digital data streams, and other digital applications. Analog monolithic PLLs are used quite extensively in communication systems since they maintain linear relationships between input and output quantities. The phase comparator is perhaps the most important part of the PLL system since it is here that the input and VCO frequencies are simultaneously compared. Some digital PLLs employ a two-input Exclusive-OR gate as the phase comparator. When the digital loop is locked to fo', there is an inherent phase error of 90° that is represented by asymmetry in the output waveform. Also, the phase comparator's output has a frequency component of twice the reference frequency. Because of the large logic voltage swings in digital systems, extensive filtering must be performed to remove the harmonic frequencies. For this reason, other types of digital phase comparators achieve locking by synchronizing the "edges" of the input and VCO frequency waveshapes. The phase comparator produces an error voltage that is proportional to the time difference between the edges; i.e., the phase error. This edge-triggering technique for the phase comparator produces lower output noise than with the Exclusive-OR approach. However, time jitter on the input and VCO frequencies is translated into phase error jitter that may require additional filtering within the loop. Triggering on the edges of digital signals means that only frequency (or period) is important and not duty cycle. This is a key consideration in PLL applications utilizing counters where waveshapes usually aren't symmetrical; i.e., 50% duty cycle. For the TTL family, it is easier to provide the edge matching function on the falling edges ("1" to "0") transition of the waveform. CMOS, I<sup>2</sup>L, and ECL are better suited for leading edge triggering ("0" to "1"). Analog PLLs utilize a phase comparator which functions as a four-quadrant analog multiplier to mix the input and VCO signals. Since this mixing is true analog multiplication, the phase comparator's output is a function of input and VCO signal amplitudes, frequencies, phase relationships, and duty cycles. The inherent linearity afforded by this analog multiplication makes the monolithic analog PLL well suited for many general purpose and communication system applications. Another way of distinguishing between digital and analog phase comparators is by thinking of the similarities and differences between voltage comparators and operational amplifiers. Voltage comparators are specially designed for digital applications where response time between output levels has been minimized at the expense of system linearity. Feedback is seldom used to maintain linear system relationships, with the comparator normally running open-loop. Op amps, on the other hand, are designed for a linear input-output relationship, with negative feedback being employed to further improve the system linearity. #### **PLL TERMINOLOGY** The following is a brief glossary of frequently encountered terms in PLL literature. Free-running Frequency ( $f_0'$ , $\omega_0'$ ) — Also called the *center frequency*, this is the frequency at which the loop VCO operates when not locked to an input signal. The "prime" superscripts are used to distinguish the free-running frequency from $f_0$ and $\omega_0$ which are used for the general oscillator frequency. (Many references use $f_0$ and $\omega_0$ for both the free-running and general oscillator frequency and leave the proper choice for the reader to infer from the context.) The appropriate units for $f_0'$ and $\omega_0'$ are Hz and radians per second, respectively. **Lock Range (2f<sub>L</sub>, 2\omega\_L)\*** — The range of frequencies over which the loop will remain in lock. Normally the lock range is centered at the free-running frequency, unless there is some nonlinearity in the system which limits the frequency deviation on one side of $f_O$ '. The deviations from $f_O$ ' are referred to as the *Tracking Range* or *Hold-in Range*. (See Figure 6). The tracking range is therefore one-half of the lock range. Capture Range (2f<sub>0</sub>, $2\omega_{\rm C}$ )\*\* — Although the loop will remain in lock throughout its lock range, it may not be able to acquire lock at the tracking range extremes because of the selectivity afforded by the low-pass filter. The capture range also is centered at f<sub>0</sub>' with the equal deviations called the *Lock-in* or ### An Overview of the Phase-Locked Loop (PLL) LOCK RANGE **AN177** Pull-in Ranges. The capture range can never exceed the lock range Lock-up Time $(t_L)^{***}$ — The transient time required for a free-running loop to lock. This time depends principally upon the bandwidth selectivity designed into the loop with the lowpass filter. The lock-up time is inversely proportional to the selectivity bandwidth. Also, lock-up time exhibits a statistical spreading due to random initial phase relationships between the input and oscillator phases. Phase Comparator Conversion Gain (Kd) - The conversion constant relating the phase comparator's output voltage to the phase difference between input and VCO signals when the loop is locked. At low input signal levels, Kd is also a function of signal amplitude. Kd has units of volts per radian (V/ VCO Conversion Gain (Ko) - The conversion constant relating the oscillator's frequency shift from fo' to the applied input voltage. Ko has units of radians per second per volt (rad/sec/V). Ko is a linear function of $\omega_{\text{O}}{}'$ and must be obtained using a formula or graph provided or experimentally measured at the desired $\omega_{\Omega}'$ . Loop Gain (Ky) - The product of Kd, KO, and the low-pass filters gain at DC. Kd is evaluated at the appropriate input signal level and $K_O$ at the appropriate $\omega_O$ . $K_V$ has units of $(sec)^{-1}$ . Closed-Loop Gain (CLG) - The output signal frequency and phase can be determined from a product of the CLG and the input signal where the CLG is given by $$CLG = \frac{K_V}{1 + K_V} \tag{4}$$ Natural Frequency ( $\omega_n$ ) — The characteristic frequency of the loop, determined mathematically by the final pole positions in the complex plane or determined experimentally as the modulation frequency for which an underdamped loop gives the maximum frequency deviation from fo' and at which the phase error swing is the greatest. Damping Factor ( $\zeta$ ) — The standard damping constant of a second order feedback system. For the PLL, & refers to the ability of the loop to respond quickly to an input frequency step without excessive overshoot. Loop Noise Bandwidth (B<sub>L</sub>) - A loop property relating $\omega_n$ and $\zeta$ which describes the effective bandwidth of the received signal. Noise and signal components outside this bandwidth are greatly attenuated. #### REFERENCES 1. Appleton, E.V., "Automatic Synchronization of Triode Oscillators," Proc. Cambridge Phil. Soc., vol. 2, pt. III, p.231, 1922 - 1923. TRACKING RANGE LOCK-IN RANGE - 2. Gardner, F.M., Phaselock Techniques, New York: Wiley, 1966. - 3. Blanchard, A., Phase-Locked Loops, New York: Wiley, 1976. - Viterbi, A.J., Principles of Coherent Communications, New York: McGraw-Hill, 1966. - 5. Connelly, J.A., Analog Integrated Circuits: Devices, Circuits, Systems, and Applications, New York: Wiley, 1975. - 6. Grebene, A.B., Analog Integrated Circuit Design, New York: Van Nostrand-Reinhold, 1972. - 7. Staff, Signetics Linear Phase Locked Loops Applications Book, Signetics Corporation, Sunnyvale, California, 1972. - 8. Gupta, S.C., "Phase-Locked Loops," Proc. IEEE, vol. 63, no. 2, pp. 291 - 306, Feb. 1975. - 9. D'Azzo, J.J. and C.H. Houpis, Feedback Control System Analysis (Second Edition), New York: McGraw-Hill, 1966, p.81. - 10. Gilbert, B., "A New Wideband Amplifier Technique," IEEE J. of Solid State Ckts., SC-3(4), pp. 353 - 365, 1968. - 11. Gardner, op. cit., pp. 117 119. - 12. Milligan, L.V. and E. Cornicelli, "Phase Locked Loops Provide Accurate, Efficient DC Motor Speed Control," EDN, August 1, 1972, pp. 32 - 35. - 13. Dr. Roland E. Best, Phase Locked Loops — Theory, Design & Applications. McGraw-Hill. - \* Also called Synchronization Range. \*\* Also called Acquisition Range. - \*\*\*Also called Acquisition Time. ### AN178 Modeling the PLL Application Note #### **Linear Products** #### INTRODUCTION The phase-locked loop is a feedback system comprised of a phase comparator, a low-pass filter and an error amplifier in the forward signal path and a voltage-controlled oscillator (VCO) in the feedback path. The block diagram of a basic PLL system is shown in Figure 1. Perhaps the single most important point to realize when designing with the PLL is that it is a feedback system and, hence, is characterized mathematically by the same equations that apply to other, more conventional feedback systems. However, the parameters in the equations are somewhat different since the feedback error signal in the phase locked system is a phase rather than a current or voltage signal, as is usually the case in conventional feedback systems. ### PHASE-LOCKED LOOP OPERATION The basic principle of the PLL operation can be briefly explained as follows: With no signal input applied to the system. the VCO control voltage V<sub>d</sub>(t) is equal to zero. The VCO operates at a set frequency, fo' (or the equivalent radian frequency $\omega_{\text{O}}$ ) which is known as the free-running frequency. When an input signal is applied to the system, the phase comparator compares the phase and the frequency of the input with the VCO frequency and generates an error voltage V<sub>e</sub>(t) that is related to the phase and the frequency difference between the two signals. This error voltage is then filtered, amplified, and applied to the control terminal of the VCO. In this manner, the control voltage V<sub>d</sub>(t) forces the VCO frequency to vary in a direction that reduces the frequency difference between $\omega_0$ and the input signal. If the input frequency $\omega_{\rm l}$ is sufficiently close to $\omega_{\rm O}$ , the feedback nature of the PLL causes the VCO to synchronize or lock with the incoming signal. Once in lock, the VCO frequency is identical to the input signal except for a finite phase difference. This net phase difference of $\theta_{\rm P}$ where $$\theta_{\rm e} = \theta_{\rm o} - \theta_{\rm i} \tag{1}$$ is necessary to generate the corrective error voltage $V_d$ to shift the VCO frequency from its free-running value to the input signal frequency $\omega_l$ and thus keep the PLL in lock. This self- correcting ability of the system also allows the PLL to track the frequency changes of the input signal once it is locked. The range of frequencies over which the PLL can maintain lock with an input signal is defined as the "lock range" of the system. The band of frequencies over which the PLL can acquire lock with an incoming signal is known as the "capture range" of the system and is never greater than the lock range. Another means of describing the operation of the PLL is to observe that the phase comparator is in actuality a multiplier circuit that mixes the input signal with the VCO signal. This mix produces the sum and difference frequencies $\omega_1 \pm \omega_0$ shown in Figure 1. When the loop is in lock, the VCO duplicates the input frequency so that the difference frequency component $(\omega_1 \cdot \omega_0)$ is zero; hence, the output of the phase comparator contains only a DC component. The low-pass filter removes the sum frequency component $(\omega_1 + \omega_0)$ but passes the DC component which is then amplified and fed back to the VCO. Notice that when the loop is in lock, the difference frequency component is always DC, so the lock range is independent of the band edge of the low-pass filter. #### LOCK AND CAPTURE Consider now the case where the loop is not yet in lock. The phase comparator again mixes the input and VCO signals to produce sum and difference frequency components. However, the difference component may fall outside the band edge of the low-pass filter and be removed along with the sum frequency component. If this is the case, no informa- tion is transmitted around the loop and the VCO remains at its initial free-running frequency. As the input frequency approaches that of the VCO, the frequency of the difference component decreases and approaches the band edge of the low-pass filter. Now some of the difference component is passed. which tends to drive the VCO towards the frequency of the input signal. This, in turn, decreases the frequency of the difference component and allows more information to be transmitted through the low-pass filter to the VCO. This is essentially a positive feedback mechanism which causes the VCO to snap into lock with the input signal. With this mechanism in mind, the term "capture range" can again be defined as 'the frequency range centered about the VCO initial freerunning frequency over which the loop can acquire lock with the input signal. The capture range is a measure of how close the input signal must be in frequency to that of the VCO to acquire lock. The "capture range" can assume any value within the lock range and depends primarily upon the band edge of the low-pass filter together with the closed-loop gain of the system. It is this signal capturing phenomenon which gives the loop its frequency-selective properties. It is important to distinguish the "capture range" from the "lock range" which can, again, be defined as 'the frequency range usually centered about the VCO initial freerunning frequency over which the loop can track the input signal once lock has been achieved'. When the loop is in lock, the difference frequency component at the output of the ### Modeling the PLL **AN178** phase comparator (error voltage) is DC and will always be passed by the low-pass filter. Thus, the lock range is limited by the range of error voltage that can be generated and the corresponding VCO frequency deviation produced. The lock range is essentially a DC parameter and is not affected by the band edge of the low-pass filter. #### THE CAPTURE TRANSIENT The capture process is highly complex and does not lend itself to simple mathematical analysis. However, a qualitative description of the capture mechanism may be given as follows. Since frequency is the time derivative of phase, the frequency and the phase errors in the loop can be related as $$\Delta\omega = \frac{d\theta_{\rm e}}{dt} \tag{2}$$ where $\Delta\omega$ is the instantaneous frequency separation between the signal and VCO frequencies and $\theta_{\rm e}$ is the phase difference between the input signal and VCO signals. If the feedback loop of the PLL were opened between the low-pass filter and the VCO control input, then for a given condition of $\omega_0$ and $\omega_l$ the phase comparator output would be a sinusoidal beat note at a fixed frequency $\Delta\omega$ . If $\omega_l$ and $\omega_0$ were sufficiently close in frequency, this beat note would appear at the filter output with negligible attenuation. Now suppose that the feedback loop is closed by connecting the low-pass filter output to the VCO control terminal. The VCO frequency will be modulated by the beat note. When this happens, $\Delta\omega$ itself will become a function of time. If, during this modulation process, the VCO frequency moves closer to $$\omega_{\rm l}$$ (i.e., decreasing $\Delta\omega$ ), then ${{ m d} heta_{ m e}\over{ m dt}}$ decreases and the output of the phase comparator becomes a slowly varying function of time. Similarly, if the VCO is modulated away from $$\omega_{l},~\frac{d\theta_{e}}{dt}$$ increases and the error voltage becomes a rapidly varying function of time. Under this condition the beat note waveform no longer looks sinusoidal; it looks like a series of aperiodic cusps, depicted schematically in Figure 2a. Because of its asymmetry, the beat note waveform contains a finite DC component that pushes the average value of the VCO toward $\omega_{\rm l}$ , and lock is established. When the system is in lock, $\Delta\omega$ is equal to zero and only a steady-state DC error voltage remains. Figure 2b displays an oscillogram of the loop error voltage $V_d(t)$ in an actual PLL system during the capture process. Note that as lock is approached, $\Delta\omega$ is reduced, the low-pass filter attenuation becomes less, and the amplitude of the beat note increases. The total time taken by the PLL to establish lock is called the pull-in time. Pull-in time depends on the initial frequency and phase differences between the two signals as well as on the overall loop gain and the low-pass filter bandwidth. Under certain conditions, the pull-in time may be shorter than the period of the beat note and the loop can lock without an oscillatory error transient. A specific case to illustrate this is shown in Figure 3. The 565 PLL is shown acquiring lock within the first cycle of the input signal. The PLL was able to capture in this short time because it was operated as a first-order loop (no low-pass filter) and the input tone-burst frequency was within its lock and capture range. ### EFFECT OF THE LOW-PASS FILTER In the operation of the loop, the low-pass filter serves a dual function. ### Modeling the PLL **AN178** First, by attenuating the high frequency error components at the output of the phase comparator, it enhances the interference-rejection characteristics; second, it provides a short-term memory for the PLL and ensures a rapid recapture of the signal if the system is thrown out of lock due to a noise transient. Decreasing the low-pass filter bandwidth has the following effects on system performance (Long Time Constant): - a. The capture process becomes slower, and the pull-in time increases. - b. The capture range decreases. - Interference-rejection properties of the PLL improve since the error voltage caused by an interfering frequency is attenuated further by the low-pass filter. - d. The transient response of the loop (the response of the PLL to sudden changes of the input frequency within the capture range) becomes underdamped. The last effect also produces a practical limitation on the low-pass loop filter bandwidth and roll-off characteristics from a stability standpoint. These points will be explained further in the following analysis. ### MATHEMATICALLY DEFINING PLL OPERATION As mentioned previously, the phase comparator is basically an analog multiplier that forms the product of an RF input signal, $v_i(t)$ , and the output signal, $v_o(t)$ , from the VCO. Refer to Figure 1 and assume that the two signals to be multiplied can be described by $$v_i(t) = V_i \sin \omega_i t$$ (3) $$v_0(t) = V_0 \sin(\omega_0 t + \theta_0)$$ (4) where $\omega_{\rm l}$ , $\omega_{\rm O}$ , and $\theta_{\rm e}$ are the frequency and phase difference (or phase error) characteristics of interest. The product of these two signals is an output voltage given by $$v_e(t) = K_1 V_1 V_0 (\sin \omega_1 t) [\sin(\omega_0 t + \theta_e)]$$ (5) where $K_1$ is an appropriate dimensional constant. Note that the amplitude of $v_e(t)$ is directly proportional to the amplitude of the input signal $V_i$ . The two cases of an unlocked loop $(\omega_i \neq \omega_O)$ and of a locked loop $(\omega_i = \omega_O)$ are now considered separately. #### Unlocked State ( $\omega_{l} \neq \omega_{O}$ ) When the two frequencies to the phase comparator are not synchronized, the loop is not locked. Furthermore, the phase angle difference $\theta_{\rm e}$ in Equations 4 and 5 is meaningless for this case since it can be eliminated by appropriately choosing the time origin. Using trigonometric identities, Equation 5 can be rewritten as $$v_{e}(t) = \frac{K_{1}V_{1}V_{O}}{2} \left[ \cos(\omega_{1} - \omega_{O})t - \cos(\omega_{1} + \omega_{O})t \right]$$ $$(6)$$ When $v_e(t)$ is passed through the low-pass filter, F(s), the sum frequency component is removed, leaving $$v_f(t) = K_2 V_1 V_0 \cos (\omega_1 - \omega_0) t \qquad (7)$$ where K<sub>2</sub> is a constant. After amplification, the control voltage for the VCO appears as $$v_d(t) = AK_2V_1V_0\cos(\omega_1 - \omega_0)t$$ (8) This equation shows that a beat frequency effect is established between $\omega_l$ and $\omega_O$ , causing the VCO's frequency to deviate by $\pm \Delta \omega$ from $\omega_O$ ' in proportion to the signal amplitude (AK2VIVO) passing through the filter. If the amplitude of V<sub>I</sub> is sufficiently large and if signal limiting or saturation does not occur, the VCO output frequency will be shifted from $\omega_O$ ' by some $\Delta \omega$ until lock is established where $$\omega_{\rm l} = \omega_{\rm O} = \omega_{\rm O}' \pm \Delta \omega \tag{9}$$ If lock cannot be established, then either $V_l$ is too small to drive the VCO to produce the necessary $\pm \Delta \omega$ deviation or $\omega_l$ is beyond the dynamic range of the VCO, i.e., $\omega_l \approx \omega_0' \pm \Delta \omega$ . Remedies for these no lock conditions are: - Increase V<sub>1</sub> either internally or externally to the loop by providing additional amplification - Increase the internal loop gain by adjusting upward (larger -3dB frequency) the response of the low-pass filter. - 3. Shift $\omega_{O}'$ closer to the expected $\omega_{l}$ . Establishing frequency lock leads to the second case where $\omega_{l} = \omega_{O}$ . ### Locked State ( $\omega_{\rm l}$ = $\omega_{\rm O}$ ) When $\omega_{\rm l}$ and $\omega_{\rm O}$ are frequency synchronized, the output signal from the phase comparator for $\omega_{\rm l}=\omega_{\rm O}=\omega$ and a phase shift of $\theta_{\rm c}$ is $$v_e(t) = K_1 V_1 V_0(\sin \omega t) \sin (\omega t + \theta_e)$$ $$= \frac{K_1 V_1 V_0}{2} \left[ \cos \theta_e - \cos \left( 2\omega t + \theta_e \right) \right]$$ The low-pass filter removes the high frequency, AC component of $v_{\rm e}(t)$ , leaving only the DC component. Thus, $$v_f(t) = K_2 V_1 V_0 cos \theta_e$$ (11) After amplification the DC voltage driving the VCO and maintaining lock within the loop is $$v_d(t) = V_D = AK_2V_1V_O \cos\theta_e \qquad (12)$$ Suppose $\omega_l$ and $\omega_O$ are perfectly synchronized to the free-running frequency $\omega_O'$ . For this case, $V_D$ will be zero, indicating that $\theta_e$ must be $\pm$ 90°. Thus $V_D$ is proportional to the phase difference or phase error between $\theta_l$ and $\theta_O$ centered about a reference phase angle of $\pm$ 90°. If $\omega_l$ changes slightly from $\omega_O'$ , the first effect will be a change in $\theta_e$ from $\pm$ 90°. $V_D$ will adjust and settle out to some nonzero value to correct $\omega_O$ ; under this condition frequency lock is maintained with $\omega_l = \omega_O$ . The phase error will be shifted by some amount $\Delta\theta$ from the reference phase angle of $\pm$ 90°. This concept can be simplified by redefining $\theta_e$ as $$\theta_{\Theta} = \theta_{\rm r} \pm \Delta \theta \tag{13}$$ where $\theta_{\rm r}$ is the inherent, reference phase shift of $\pm 90^{\circ}$ and $\Delta\theta$ is the departure from this reference value. Now the VCO control voltage becomes $$V_{D} = AK_{2}V_{1}V_{O} \cos (\theta_{r} \pm \Delta \theta)$$ $$= \pm AK_{2}V_{1}V_{O}\sin \Delta \theta \qquad (14)$$ Since the sine function is odd, a momentary change in $\Delta\theta$ contains information about which way to adjust the VCO frequency to correct and maintain the locked condition. The maximum range over which $\Delta\theta$ changes can be tracked is -90° to +90°. This corresponds to a $\theta_{\rm B}$ range from 0 to 180°. In addition to being an error signal, $V_D$ represents the demodulated output of an FM input applied as $v_{in}(t)$ assuming a linear VCO characteristic. Thus, FM demodulation can be accomplished with the PLL without the inductively-tuned circuits that are employed with conventional detectors. ### DETERMINING PLL MODEL PARAMETERS Since the PLL is basically an electronic servo loop, many of the analytical techniques developed for control systems are applicable to phase-locked systems. Whenever phase lock is established between vi(t) and vo(t) the linear model of Figure 4 can be used to predict the performance of the PLL system. Here $\theta_i$ and $\theta_0$ represent the phase angles associated with the input/output waveshapes, respectively; F(s) represents a generalized voltage transfer function for the lowpass filter in the s complex frequency domain; and K<sub>d</sub> and K<sub>o</sub> are conversion gains of the phase comparator and VCO, respectively, each having units as shown. The 1/s term associated with the VCO accounts for the inherent 90° phase shift in the loop since the VCO converts a voltage to a frequency and since phase is the integral of frequency. Thus the VCO functions as an integrator in the feedback loop. Specific values of Kd and Ko for all of Signetics' general purpose PLLs can be found in the sections describing the particular loop of interest. However, sometimes it may be desired to determine these conversion gains exactly for a specific device. The measurement scheme shown in Figure 5 can be used to determine K<sub>d</sub> and K<sub>o</sub> for a loop under lock. The function of the Khron-Hite filters is to extract the fundamental sinusoidal frequency component of their square wave inputs for application to the Gain-Phase Meter. If the input signal from the Function Generator is sinusoidal, then the first Khron-Hite filter may be eliminated. It is recommended to use high impedance oscilloscope probes so as to not distort the input of VCO waveshapes, thereby potentially altering their phase relationships. The frequency counter can be driven from the scope as shown, or connected directly to the input or VCO, provided its input impedance is large. The procedure to follow for obtaining $K_d$ and $K_0$ is as follows: - Establish the desired external bias and gain conditions for the PLL under test. - With the Function Generator turned off, set the free-running frequency of the loop via the timing capacitor and timing resistor if appropriate. Monitor f<sub>O</sub>' with the Frequency Counter - Turn on the Function Generator and check to make sure the amplitude of the input signal is appropriate for the particular loop under test. - 4. Adjust the input frequency for lock. Lock is discernable on a dual-trace scope when the input and VCO waveforms are synchronized and stationary with respect to each other. One should be especially careful to check that locking has not occurred between the VCO and some harmonic frequency. Carefully inspect both waveshapes, making sure each has the same period. (If a second Frequency Counter is available, an alternate scheme can be used to confirm frequency locking. One frequency counter is used to monitor the input signal frequency, and the second counter is used for the VCO frequency. When the two counters display the same frequency, the PLL is locked.) - 5. Set the input frequency to the free-running frequency and note the Gain-Phase Meter display. It should be approximately $90^{\circ\pm}10^{\circ}$ nominally. Record the phase error, $\theta_{\rm e}$ , the VCO control voltage, V<sub>D</sub>, and the input frequency, f. - 6. Adjust $f_1$ for frequencies above and below $f_0$ ' and record $\theta_e$ and $V_D$ for each $f_1$ , as appropriate. - 7. Making a plot of $V_D$ versus $\theta_e$ is useful for checking the measurement data and the system's linearity. The slope of this plot $(\Delta V_D/\Delta\theta_e)$ is $K_d$ in units of V/°. Multiplying this slope by $180/\pi$ gives the desired $K_d$ in volts/radian. - 8. A plot of $f_l = f_O$ versus $V_D$ while the loop remains locked will check the VCO linearity. The slope of this plot is $K_O$ at the particular free-running frequency. The units of slope taken directly from the graph are Hz/V. Multiplying this slope figure by $2\pi$ gives the desired $K_O$ in units of radians/volt-sec. $K_d$ is generally constant over wide frequency ranges, but is linearily related to the input signal amplitude. $K_O$ is constant with input signal level but does vary linearily with $f_O$ '. Often it is convenient to specify a normalized $K_O$ as $$K_{O(norm)} = \frac{K_O}{f_O'} \frac{rad}{V}$$ (15) The K<sub>o</sub> value at any desired free-running frequency then can be estimated as $$K_0$$ (@ any $f_0'$ ) = $K_{0(norm)}f_0'$ (16) The loop gain for the PLL system is $$K_{v} = K_{d}K_{o}A \tag{17}$$ (Often when the gain A is due to an amplifier internal to the IC, A will be included in either $K_0$ or $K_0$ . This is further illustrated in the article on the 565 PLL.) ## MODELING THE PLL SYSTEM WITH VARIOUS LOW-PASS FILTERS The open-loop transfer function for the PLL is $$T(s) = \frac{K_V F(s)}{s} \tag{18}$$ Using linear feedback analysis techniques, and assuming that the VCO is in the forward path, the closed-loop transfer characteristics H(s) can be related to the open-loop performance as $$H(s) = \frac{T(s)}{1 + T(s)} \tag{19}$$ and the roots of the characteristic system polynomial can be readily determined by root-locus techniques. From these equations, it is apparent that the transient performance and frequency response of the loop is heavily dependent upon the choice of filter and its corresponding transfer characteristic, F(s). Modeling the PLL **AN178** ### Zero-Order Filter — F(s) = 1 The simplest case is that of the first-order loop where F(s) = 1 (no filter). The closedloop transfer function then becomes $$T(s) = \frac{K_V}{S + K_V} \tag{20}$$ This transfer function gives the root locus as a function of the total loop gain K, and the corresponding frequency response shown in Figure 6a. The open-loop pole at the origin is due to the integrating action of the VCO. Note that the frequency response is actually the amplitude of the difference frequency component versus modulating frequency when the PLL is used to track a frequency-modulated input signal. Since there is no low-pass filter in this case, sum frequency components are also present at the phase comparator output and must be filtered outside of the loop if the difference frequency component (demodulated FM) is to be measured. #### First-Order Filter With the addition of a single-pole low-pass filter F(s) of the form $$F(s) = \frac{1}{1 + \tau_* s} \tag{21}$$ where $\tau_1 = R_1C_1$ , the PLL becomes a second-order system with the root locus shown in Flgure 6b. Again, an open-loop pole is located at the origin because of the integrating action of the VCO. Another open-loop pole is positioned on the real axis at $-1/\tau_1$ where $\tau_1$ is the time constant of the low-pass One can make the following observations from the root locus characteristics of Figure - a. As the loop gain K<sub>V</sub> increases for a given choice of $\tau_1$ , the imaginary part of the closed-loop poles increases: thus, the natural frequency of the loop increases and the loop becomes more and more underdamped. - b. If the filter time constant is increased, the real part of the closed-loop poles becomes smaller and the loop damping is reduced. As in any practical feedback system, excess shifts or non-dominant poles associated with the blocks within the PLL can cause the root loci to bend toward the right half plane as shown by the dashed line in Figure 6b. This is likely to happen if either the loop gain or the filter time constant is too large and may cause the loop to break into sustained oscilla- #### First-Order Lag-Lead Filter The stability problem can be eliminated by using a lag-lead type of filter, as indicated in Figure 6c. This type of a filter has the transfer function $$F(s) = \frac{1 + \tau_2 s}{1 + (\tau_1 + \tau_2)s}$$ (22) where $\tau_2 = R_2C$ and $\tau_1 = R_1C$ . By proper choice of R2, this type of filter confines the root locus to the left half-plane and ensures stability. The lag-lead filter gives a frequency response dependent on the damping, which can now be controlled by the proper adjustment of $\tau_1$ and $\tau_2$ . In practice, this type of filter is important because it allows the loop to be used with a response between that of the first- and second-order loops and it provides an additional control over the loop transient response. If $R_2 = 0$ , the loop behaves as a second-order loop and as $R_2 \rightarrow \infty$ , the loop behaves as a first-order loop due to a polezero cancellation. However, as first-order operation is approached, the noise bandwidth increases and interference rejection decreases since the high frequency error components in the loop are now attenuated to a lesser degree. ### Second- and Higher-Order **Filters** Second- and higher-order filters, as well as active filters, occasionally are designed and incorporated within the PLL to achieve a particular response not possible or easily obtained with zero- or first-order filters. Adding more poles and more gain to the closedloop transfer function reduces the inherent stability of the loop. Thus the designer must exercise extreme care and utilize complex stability analysis if second-order (and higher) filters or active filters are to be considered. ### CALCULATING LOCK AND **CAPTURE RANGES** In terms of the basic gain expression in the system, the lock range of the PLL $\omega_{\rm L}$ can be shown to be numerically equal to the DC loop gain (2-sided lock range). $$2\omega_{L} = 4\pi f_{L} = K_{V}F(0)$$ (23) where F(0) is the value of the low-pass filters transfer function at DC. Since the capture range $\omega_{\mathbb{C}}$ denotes a transient condition, it is not as readily derived as the lock range. However, an approximate expression for the capture range can be written as (2-sided capture range). $$2\omega_{\rm C} = 4\pi f_{\rm C} \simeq K_{\rm V} |F(i\omega_{\rm C})| \tag{24}$$ where $F(i\omega_C)$ is the magnitude of the lowpass filter transfer function evaluated at $\omega_{\rm C}$ . Solution of Equation 24 frequently involves a "trial and error" process since the capture range is a function of itself. Note that at all times the capture range is smaller than the lock range. For the simple first-order lag filter of Figure 6b, the capture range can be approximated as $$2\omega_{\rm c} \simeq 2\sqrt{\frac{\omega_{\rm L}}{\tau_1}} = 2\sqrt{\frac{{\rm K_V}}{\tau_1}}$$ This approximation is valid for $$\tau_1 > \frac{1}{2\omega_1} \tag{26}$$ Equations 23 and 24 show that the capture range increases as the low-pass filter time constant is decreased, whereas the lock range is unaffected by the filter and is determined solely by the loop gain. Figure 7 shows the typical frequency-to-voltage transfer characteristics of the PLL. The input is assumed to be a sine wave whose frequency is swept slowly over a broad frequency range. The vertical scale is the corresponding loop error voltage. In Figure 7a, the input frequency is being gradually increased. The loop does not respond to the signal until it reaches a frequency $\omega_1$ , corresponding to the lower edge of the capture range. Then, the loop suddenly locks on the input and causes a negative jump of the loop error voltage. Next, Vd varies with frequency with a slope equal to the reciprocal of VCO conversion gain (1/Ko) and goes through zero as $\omega_{l} = \omega_{0}'$ . The loop tracks the input until the input frequency reaches $\omega_2$ , corresponding to the upper edge of the lock range. The PLL then loses lock and the error voltage drops to zero. If the input frequency is swept slowly back, the cycle repeats itself, but is inverted, as shown in Figure 7b. The loop recaptures the signal at $\omega_3$ and tracks it down to $\omega_4$ . The total capture and lock ranges of the system $$2\omega_{\rm C} = \omega_3 - \omega_1 \tag{27}$$ $$2\omega_L = \omega_2 - \omega_4 \tag{28}$$ Note that, as indicated by the transfer characteristics of Figure 7, the PLL system has an inherent selectivity about the free-running frequency, $\omega_0$ '. It will respond only to the input signal frequencies that are separated from $\omega_{\Omega}'$ by less than $\omega_{\Omega}$ or $\omega_{I}$ , depending on whether the loop starts with or without an initial lock condition. The linearity of the frequency-to-voltage conversion characteristics for the PLL is determined solely by the VCO conversion gain. Therefore, in most PLL applications, the VCO is required to have a highly linear voltage-to-frequency transfer characteristic. ### Modeling the PLL **AN178** OP035409 ### Modeling the PLL ### **AN178** ### DETERMINING LOOP RESPONSE The transient response of a PLL can be calculated using the model of Figure 4 and Equations 18 and 19 as starting points. Combining these equations gives $$H(s) = \frac{\theta_0(s)}{\theta_i(s)} = \frac{K_V F(s)}{s + K_V F(s)}$$ (29) The phase error which keeps the system in lock is $$\theta_{e}(s) = \theta_{i}(s) - \theta_{o}(s) \tag{30}$$ Define a phase error transfer function $$E(s) = \frac{\theta_{e}(s)}{\theta_{i}(s)} = 1 - \frac{\theta_{o}(s)}{\theta_{i}(s)}$$ $$= 1 - H(s)$$ (31) As an example of the utilization of these equations, consider the most common case of a loop employing a simple first-order lag filter where $$F(s) = \frac{1}{1 + s\tau_1}$$ (32) For this filter, Equations 29 and 31 become $$H(s) = \frac{K_V/\tau_1}{s^2 + s/\tau_1 + K_V/\pi_1}$$ (33) $$E(s) = \frac{s(s + 1/\tau_1)}{s^2 + s/\tau_1 + K_V/\tau_1}$$ (34) Both equations are second-order and have the same denominator which can be expressed as $$D(s) = s^{2} + s/\tau_{1} + K_{V}/\tau_{1}$$ = $s^{2} + 2\zeta\omega_{n}s + \omega_{n}^{2}$ (35) Where $\omega_n$ and $\zeta$ are, respectively, the system's undamped natural frequency and damping factor defined as $$\omega_{\rm n} = \sqrt{K_{\rm V}/\tau_{\rm 1}} \tag{36}$$ $$\zeta = \frac{1}{2\sqrt{K_V \tau_1}} = \frac{\omega_n}{2K_V} \tag{37}$$ The system is considered overdamped for $\zeta > 1.0$ , and critically damped $\zeta = 1.0$ . Now examine this PLL system's response to various types of inputs. ### Step-of-Phase Input Consider a unit step-of-phase as the input signal. This input is shown in Figure 8 and can be thought of as simply shifting the time axis by a unit step (one radian or one degree, depending upon the working units) while a. Input Frequency Increasing b. Decreasing Input Frequency Figure 7. Typical PLL Frequency-to-Voltage Transfer Characteristics Figure 8. Input Signal Representing a Unit Step of Phase at Constant Frequency maintaining the same input frequency. Mathematically this input has the form $$\theta_{\rm i}(s) = \frac{1}{s} \tag{38}$$ The phase of VCO output and the system's phase error are represented by $$\theta_{0}(s) = \frac{H(s)}{s} = \frac{\omega_{0}^{2}}{s(s^{2} + 2\zeta\omega_{0}s + \omega_{0}^{2})}$$ (39) $$\theta_{e}(s) = \frac{E(s)}{s} = \frac{s + 2\zeta\omega_{h}}{s^{2} + 2\zeta\omega_{h}s + \omega_{h}^{2}}$$ (40) (depending upon the working units) while maintaining the same input frequency. Mathematically this input has the form $$\theta_{o}(t) = 1 + \frac{e - \zeta \omega_{n} t}{\sqrt{1 - \zeta^{2}}} \sin \left(\omega_{n} t \sqrt{1 - \zeta^{2}} + \Psi\right)$$ (41) where $$\Psi = \arctan \frac{\sqrt{1-\zeta^2}}{\zeta}$$ (42) $$\theta_{e}(t) = \frac{e - \zeta \omega_{n}(t)}{\sqrt{1 - \zeta^{2}}} \sin(\omega_{n} t \sqrt{1 - \zeta^{2}} + \Psi)$$ (43) When $\zeta = 1$ , these phase responses are $$\theta_{o}(t) = 1 - (1 - \omega_{n}t)e^{-\omega}n^{t}$$ (44) and and $\zeta \neq 1$ . $$\theta_{e}(t) = (1 + \omega_{n}t)e^{-\omega}n^{t}$$ (45) Figure 9 is a plot of the VCO phase response and the phase error transient for various damping factors. Note from this figure that an underdamped system has overshoot which can cause the loop to break lock if this overshoot is too large. The critical condition for maintaining lock is to keep the phase error within the dynamic range for the phase comparator of $-\pi/2$ to $\pi 2$ radians. For the underdamped case, the peak phase-error overshoot is $$\theta_{\rm e}({\rm max}) = {\rm e} - \zeta \pi / > \sqrt{1 - \zeta^2} \tag{46}$$ which must be less than $\pi/2$ to maintain lock. Lock can also be broken for the overdamped and critically-damped loops if the input phase shift is too large where the phase error exceeds $\pm \pi/2$ radians. The analysis and equations given are based upon the small-signal model of Figure 4. If the signal amplitudes become too large, one or more functional blocks in the system can saturate, causing a slew rate type limiting action that may break lock. The *transient change* in the VCO frequency due to the unit step-of-phase input can be found by taking the time derivative of Equation 41 or alternatively by finding the inverse Laplace transform of $$\omega_{0}(s) = s\theta_{0}(s) = \frac{\omega_{0}^{2}}{s^{2} + 2(\omega_{0}s + \omega_{0}^{2})}$$ (47) which is $$\omega_O(t) = \frac{\omega_n e^{-\zeta} \omega_n t}{\sqrt{1 - \zeta^2}} \text{ sin } \omega_n t \sqrt{1 - \zeta^2}$$ (48) #### Unit Step-of-Frequency Input This type of input occurs when the input frequency is instantaneously changed from one frequency to another as is done in FSK and modem applications. For this input, as shown in Figure 10. $$\theta_{i}(s) = \frac{1}{s^{2}} \tag{49}$$ The VCO output phase is $$\theta_{0}(s) = \frac{\omega_{0}^{2}}{s^{2}(s^{2} + 2\zeta\omega_{0}s + \omega_{0}^{2})}$$ (50) The transient time expression for the VCO phase change is $$\theta_{0}(t) = t - \frac{2\zeta}{\omega_{n}} + \frac{e - \zeta \omega_{n}t}{\omega_{n}\sqrt{1 - \zeta^{2}}}$$ $$\sin(\omega_{n}t\sqrt{1 - \zeta^{2}} + 2\Psi)$$ (51) for $\zeta \neq 1$ . The time expression for the VCO frequency change for a unit step-of-frequency input is the same as the time response VCO phase change due to a step-of-phase input (Equation 41), or $\omega_{O}(t)$ for frequency step input = $\theta_{o}(t)$ for phase step input Thus $$\omega_O(t) = 1 + \frac{e - \zeta \omega_n t}{\sqrt{1 - \zeta^2}} \sin \left( \omega_n t \sqrt{1 - \zeta^2} + \Psi \right)$$ (52) for $\zeta \neq 1$ . ### Unit Ramp-of-Frequency Input This form of input signal represents sweeping the input frequency at a constant rate and direction as shown in Figure 11. The amplitude and phase of the input remain constant; the input frequency changes linearly with time. Since the input signal to the PLL model is a phase, a unit ramp-of-frequency appears as a phase acceleration type input that can be mathematically described as $$\theta_{i}(s) = \frac{1}{s^{3}} \tag{53}$$ The VCO output phase change is $$\theta_0(s) = \frac{{\omega_n}^2}{s^3(s^2 + 2\zeta\omega_n s + {\omega_n}^2)}$$ (54) The time expression for the VCO phase change is $$\theta_{o}(t) = \frac{t^{2}}{2} - \frac{2\zeta t}{\omega_{n}} + \frac{2\zeta}{\omega_{n}^{2}} \left[ 2\zeta(1 - \omega_{n}^{2}) + \left( \frac{1 - 4\zeta^{2}\omega_{n}^{2} + 4\zeta^{2}\omega_{n}^{4}}{t^{2}} \right)^{1/2} \right]$$ $$\times e^{-\zeta \omega} n^t \sin(\omega_n t \sqrt{1-\zeta^2} + \Psi')$$ where $$\Psi = \text{arc tan } \frac{\sqrt{1-\zeta^2}}{\zeta(1-2\omega_0^2)} + \Psi$$ and $\Psi$ is given in Equation 42. ### PLL BUILDING BLOCKS #### vco Since three different forms of VCO have been used in the Signetics PLL series, the VCO details will not be discussed until the individual loops are described. However, a few general comments about VCOs are in order. When the PLL is locked to a signal, the VCO voltage is a function of the frequency of the input signal. Since the VCO control voltage is the demodulated output during FM demodula- tion, it is important that the VCO voltage-to-frequency characteristic be linear so that the output is not distorted. Over the linear range of the VCO, the conversion gain is given by $K_{\rm O}$ (in radian/V-sec) $$K_{O} = \frac{\Delta \omega_{O}}{\Delta V_{d}}$$ (56) Since the loop output voltage is the VCO voltage, we can get the loop output voltage as $$\Delta V_{d} = \frac{\Delta \omega_{O}}{K_{O}}$$ (57) The gain K<sub>O</sub> can be found from the data sheet. When the VCO voltage is changed, the frequency change is virtually instantaneous. ### **Phase Comparator** All of Signetics' analog phase-locked loops use the same form of phase comparator—often called the doubly-balanced multiplier or mixer. Such a circuit is shown in Figure 12. The input stage formed by transistors Q1 and Q2 may be viewed as a differential amplifier which has an equivalent collector resistance $R_{\rm C}$ and whose differential gain at balance is the ratio of $R_{\rm C}$ to the dynamic emitter resistance, $r_{\rm e},$ of Q1 and Q2. $$A_{d} = \frac{R_{C}}{r_{e}} = \frac{\frac{R_{C}}{0.026}}{\frac{1}{E/2}} = \frac{R_{C}I_{E}}{0.052}$$ (58) where I<sub>E</sub> is the total DC bias current for the differential amplifier pair. The switching stage formed by Q3 – Q6 is switched on and off by the VCO square wave. Since the collector current swing of Q2 is the negative of the collector current swing of Q1, the switching action has the effect of multiplying the differential stage output first by +1 and then by –1. That is, when the base of Q4 is positive, $R_{\rm C2}$ receives $I_1$ and when the base of Q6 is positive, $R_{\rm C2}$ receives $i_2$ = $i_1$ . Since the circuit is called a multiplier, performing the multiplication will gain further insight into the action of the phase comparator. Consider an input signal which consists of two added components: a component at frequency $\omega_l$ which is close to the free-running frequency and a component at frequency $\omega_k$ which may be at any frequency. The input signal is $$v_{i}(t) + v_{k}(t) = V_{i}\sin(\omega_{i}t + \theta_{i}) + v_{k}\sin(\omega_{k}t + \theta_{k})$$ (59) ### Modeling the PLL **AN178** Figure 9. VCO Phase and Loop Phase Error Transient Responses for Various Damping Factors Figure 10. Input Signal for a Unit Step-of-Frequency at Constant Phase Figure 11. Input Signal for a Unit Ramp-of-Frequency Input where $\theta_i$ and $\theta_k$ are the phase in relation to the VCO signal. The unity square wave developed in the multiplier by the VCO signal is $$v_0(t) = \sum_{n=0}^{\infty} \frac{4}{\pi(2n+1)} \sin [(2n+1)\omega_0 t]$$ where $\omega_{\rm O}$ is the VCO frequency. Multiplying the two terms, using the appropriate trigonometric relationships, and inserting the differential stage gain A<sub>d</sub> gives: $$v_{e}(t) = \frac{2A_{d}}{\pi}$$ $$\begin{bmatrix} \sum_{n=0}^{\infty} \frac{V_{i}}{(2n+1)} \cos \left[ (2n+1) \ \omega_{O}t - \omega_{i}t - \theta_{i} \right] \end{bmatrix}$$ $$-\sum_{n=0}^{\infty} \frac{V_1}{(2n+1)} \cos [(2n+1) \omega_0 t + \omega_1 t + \theta_1]$$ $$+\sum_{n=0}^{\infty} \frac{V_k}{(2n+1)} \cos [(2n+1) \omega_0 t - \omega_k t - \theta_k]$$ $$-\sum_{n=0}^{\infty} \frac{V_k}{(2n+1)} \cos \left[ (2n+1) \ \omega_O t + \omega_k t + \theta_k \right]$$ Assuming that temporarily $V_k$ is zero, if $\omega_1$ is close to $\omega_0$ , the first term (n = 0) has a low frequency difference frequency component. This is the beat frequency component that feeds around the loop and causes lock-up by modulating the VCO. As $\omega_0$ is driven closer to $\omega_{\rm h}$ , this difference component becomes lower and lower in frequency until $\omega_0=\omega_{\rm l}$ and lock is achieved. The first term then becomes $$v_{e}(t) = V_{E} = \frac{2A_{d}V_{l}}{\pi} \cos \theta_{i}$$ (62) which is the usual phase comparator formula showing the DC component of the phase comparator during lock. This component must equal the voltage necessary to keep the VCO at $\omega_{\rm O}$ . It is possible for $\omega_{\rm O}$ to equal $\omega_{\rm I}$ momentarily during the lock-up process and, yet, for the phase to be incorrect so that $\omega_{\rm O}$ passes through $\omega_{\rm I}$ without lock being achieved. This explains why lock is usually not achieved instantaneously, even when $\omega_{\rm I}=\omega_{\rm O}$ at t=0. If $n\neq 0$ in the first term, the loop can lock when $\omega_l=(2n+1)\omega_O$ , giving the DC phase comparator component $$V_{e}(t) = V_{E} = \frac{2A_{d}V_{l}}{\pi(2n+1)}\cos\theta_{i}$$ (63) showing that the loop can lock to odd harmonics of the free-running frequency. The (2n+1) term in the denominator shows that the phase comparator's output is lower for harmonic lock, which explains why the lock range decreases as higher and higher odd harmonics are used to achieve lock. Note also that the phase comparator's output during lock is (assuming $A_0$ is constant) also a function of the input amplitude $V_1$ . Th'us, for a given DC phase comparator output $V_E$ , an input amplitude decrease must be accompanied by a phase change. Since the loop can remain locked only for $\theta_1$ between 0 and 180°, the lower $V_1$ becomes, the more the lock range is reduced. Note from the second term that during lock the lowest possible frequency is $\omega_{\rm O} + \omega_{\rm I} = 2\omega_{\rm I}$ . A sum frequency component is always present at the phase comparator output. This component is usually greatly attenuated by the low-pass filter capacitor connected to the phase comparator output. However, when rapid tracking is required (as with high-speed FM detection or FSK), the requirement for a relatively high frequency cutoff in the low-pass filter may leave this component unattenuated to the extent that it interferes with detection. At the very least, additional filtering may be required to remove this component. Components caused by $n \neq 0$ in the second term are both attenuated and of much higher frequency, so they may be nealected. ### Modeling the PLL AN178 Suppose that other frequencies represented by $V_k$ are present. What is their effect for $V_k \neq 0$ ? The third term shows that Vk introduces another difference frequency component. Obviously, if $\omega_k$ is close to $\omega_l$ , it can interfere with the locking process since it may form a beat frequency of the same magnitude as the desired locking beat frequency. However, suppose lock has been achieved so that $\omega_{\rm O} = \omega_{\rm I}$ . In order for lock to be maintained, the average phase comparator output must be constant. If $\omega_0 = \omega_k$ is relatively low in frequency, the phase $\theta_i$ must change to compensate for this beat frequency. Broadly speaking, any signal in addition to the signal to which the loop is locked causes a phase variation. Usually this is negligible since $\omega_k$ is often far removed from $\omega_{l}$ . However, it has been stated that the phase $\theta_i$ can move only between 0 and 180°. Suppose the phase limit has been reached and Vk appears. Since it cannot be compensated for, it will drive the loop out of lock. This explains why extraneous signals can result in a decrease in the lock range. If Vk is assumed to be an instantaneous noise component, the same effect occurs. When the full swing of the loop is being utilized, noise will decrease the lock or tracking range. This effect can be reduced by decreasing the cutoff frequency of the lowpass filter so that the $\omega_0 - \omega_k$ is attenuated to a greater extent, which illustrates that noise immunity and out-band frequency rejection is improved (at the expense of capture range since $\omega_{\rm O}$ - $\omega_{\rm I}$ is likewise attenuated) when the low-pass filter capacitor is large. The third term can have a DC component when $\omega_k$ is an odd harmonic of the locked frequency so that $(2n + 1) (\omega_0 - \omega_1)$ is zero and $\theta_k$ makes its appearance. This will have an effect on $\theta_1$ which will change the $\theta_1$ versus frequency $\omega_1$ . This is most noticeable when the waveform of the incoming signal is, for example, a square wave. The $\theta_{\mathbf{k}}$ term will combine with the $\theta$ term so that the phase is a linear function of input frequency. Other waveforms will give different phase versus frequency functions. When the input amplitude V<sub>I</sub> is large and the loop gain is large, the phase will be close to 90° throughout the range of VCO swing, so this effect is often unnoticed. The fourth term is of little consequence except that if $\omega_k$ approaches zero, the phase comparator output will have a component at the locked frequency $\omega_0$ at the output. For example, a DC offset at the input differential stage will appear as a square wave of fundamental $\omega_0$ at the phase comparator output. This is usually small and well attenuated by the low-pass filter. Since many out-band signals or noise components may be present, many $V_k$ terms may be combining to influence locking and phase during lock. Fortunately, only those close to the locked frequency need be considered. ### Quadrature-Phase Detector (QPD) The quadrature-phase detector action is exactly the same except that its output is proportional to the sine of the phase angle. When the phase $\theta_i$ is 90°, the quadrature-phase detector output is then at its maximum, which explains why it makes a useful lock or amplitude detector. The output of the quadrature-phase detector is given by $$V_{q} = \frac{2A_{q}V_{l}}{\pi} \sin \theta_{i}$$ (64) where $V_{\parallel}$ is the constant or modulated AM signal and $\theta_{\parallel}$ $\approx$ 90° in most cases so that sine $\theta_{\parallel}=$ 1 and $$V_{q} = \frac{2A_{q}V_{l}}{\pi} \tag{65}$$ This is the demodulation principle of the autodyne receiver and the basis for the 567 tone decoder operation. ### **INITIAL PLL SETUP CHOICES** In a given application, maximum PLL effectiveness can be achieved if the designer understands the tradeoffs which can be made. Generally speaking, the designer is free to select the frequency, lock range, capture range, and input amplitude. ### FREE-RUNNING FREQUENCY SELECTION Setting the center or free-running frequency is accomplished by selecting one or two external components. The center frequency is usually set in the center of the expected input frequency range. Since the loop's ability to capture is a function of the difference between the incoming and free-running frequencies, the band edges of the capture range are always an equal distance (in Hz) from the center frequency. Typically, the lock range is also centered about the free-running frequency. Occasionally, the center frequency is chosen to be offset from the incoming frequency so that the tracking range is limited on one side. This permits rejection of an adjacent higher or lower frequency signal without paying the penalty for narrow-band operation (reduced tracking speed). All of Signetics' loops use a phase comparator in which the input signal is multiplied by a unity square wave at the VCO frequency. The odd harmonics present in the square wave permit the loop to lock to input signals at these odd harmonics. Thus, the center frequency may be set to, say, ½ or ½ of the input signal. The tracking range, however, will be considerably reduced as the higher harmonics are utilized. The foregoing phase comparator discussion would suggest that the PLL cannot lock to subharmonics because the phase comparator cannot produce a DC component if $\omega_l$ is less than $\omega_\Omega$ . ### Modeling the PLL **AN178** The loop can lock to both odd harmonic and subharmonic signals in practice because such signals often contain harmonic components at $\omega_0$ . For example, a square wave of fundamental $\omega_{\rm O}/3$ will have a substantial component at $\omega_0$ to which the loop can lock. Even a pure sine wave input signal can be used for harmonic locking if the PLL input stage is overdriven. (The resultant internal limiting generates harmonic frequencies.) Locking to even harmonics or subharmonics is the least satisfactory, since the input or VCO signal must contain second harmonic distortion. If locking to even harmonics is desired, the duty cycle of the input and VCO signals must be shifted away from the symmetrical to generate substantial, even harmonic, content. In evaluating the loop for a potential application, it is best to actually compute the magnitude of the expected signal component nearest $\omega_{\rm O}$ . This magnitude can be used to estimate the capture and lock ranges. All of Signetics' loops are stabilized against center frequency drift due to power supply variations. Both the 565 and the 567 are temperature-compensated over the entire military temperature range (-55 to +125°C). To benefit from this inherent stability, however, the designer must provide equally stable (or better) external components. For maximum cost effectiveness in some noncritical applications, the designer may wish to trade some stability for lower cost external components. ### GUIDELINES FOR LOCK RANGE CONTROL Two things limit the lock range. First, any VCO can swing only so far; it the input signal frequency goes beyond this limit, lock will be lost. Second, the voltage developed by the phase comparator is proportional to the product of both the phase and the amplitude of the in-band component to which the loop is locked. If the signal amplitude decreases, the phase difference between the signal and the VCO must increase in order to maintain the same output voltage and, hence, the same frequency deviation. The 564 contains an internal limiter circuit between the signal input and one input to the phase comparator. This circuit limits the amplitude of large input signals such as those from TTL outputs to approximately 100mV before they are applied to the phase comparator. The limiter significantly improves the AM rejection of the PLL for input signal amplitudes greater than 100mV. This happens so often with low input amplitudes that even the full $\pm$ 90° phase range of the phase comparator cannot generate enough voltage to allow tracking wide deviations. When this occurs, the effective lock range is reduced. Weak input signals cause a reduction of tracking capability and greater phase errors. Conversely, a strong input signal will allow the use of the entire VCO swing capability and keeps the VCO phase (referred to the input signal) very close to 90° throughout the range. Note that the lock range does not depend on the low-pass filter. However, if a low-pass filter is in the loop, it will have the effect of limiting the maximum rate at which tracking can occur. Obviously, the LPF capacitor voltage cannot change instantly, so lock may be lost when large enough step changes occur. Between the constant frequency input and the step-change frequency input is some limiting frequency slew rate at which lock is just barely maintained. When tracking at this rate, the phase difference is at its limit of 0° or 180°. It can be seen that if the LPF cutoff frequency is low, the loop will be unable to track as fast as if the LPF cutoff frequency is higher. Thus, when maximum tracking rate is needed, the LPF should have a high cutoff frequency. However, a high cutoff frequency LPF will attenuate the sum frequencies to a lesser extent so that the output contains a significant and often bothersome signal at twice the input frequency. The phase comparator's output contains both sum and difference frequencies. During lock, the difference frequency is zero, but the sum frequency of twice the locked frequency is still present. This sum frequency component can then be filtered out with an external lowpass filter. ### INPUT LEVEL AMPLITUDE SELECTION Whenever amplitude limiting of the in-band signal occurs, whether in the loop input stages or prior to the input, the lock and capture ranges become independent of signal amplitude. Better noise and out-band signal immunity is achieved when the input levels are below the limiting threshold, since the input stage is in its linear region and the creation of cross-modulation components is reduced. Higher input levels will allow somewhat faster operation due to greater phase comparator gain and will result in a lock range which becomes constant with amplitude as the phase comparator gain becomes constant. Also, high input levels will result in a linear phase versus frequency characteristic. ### CAPTURE RANGE CONTROL There are two main reasons for making the low-pass filter time constant large. First, a large time constant provides an increased memory effect in the loop so that it remains at or near the operating frequency during momentary fading or loss of signal. Second, the large time constant integrates the phase comparator's output so that increased immunity to noise and out-band signals is obtained. Besides the lower tracking rates attendant to large loop filters, other penalties must be paid for the benefits gained. The capture range is reduced and the capture transient becomes longer. Reduction of capture range occurs because the loop must utilize the magnitude of the difference frequency component at the phase comparator to drive the VCO towards the input frequency. If the LPF cutoff frequency is low, the difference component amplitude is reduced and the loop cannot swing as far. Thus, the capture range is reduced. ### LOCK-UP TIME AND TRACKING SPEED CONTROL In tracking applications, lock-up time is normally of little consequence, but occasions do arise when it is desirable to keep lock-up time short to minimize data loss when noise or extraneous signals drive the loop out of lock. Lock-up time is of great importance in tone decoder type applications. Tracking speed is important if the loop is used to demodulate an FM signal. Although the following discussion dwells largely on lock-up time, the same comments apply to tracking speeds. No simple expression is available which adequately describes the acquisition or lock-up time. This may be appreciated when we review the following factors which influence lock-up time. - a. Input phase - b. Low-pass filter characteristic - c. Loop damping - d. Deviation of input frequency from center frequency - e. In-band input amplitude - f. Out-band signals and noise - g. Center frequency Fortunately, it is usually sufficient to know how to improve the lock-up time and what must be sacrificed to get faster lock-up. Consider an operational loop or tone decoder where occasionally the lock-up transient is too long. What can be done to improve the situation — keeping in mind the factors that influence lock? a. Initial phase relationship between incoming signal and VCO — This is the greatest single factor influencing the lock time. If the initial phase is wrong, it first drives the ### Modeling the PLL AN178 VCO frequency *away* from the input frequency so that the VCO frequency must walk back on the beat notes. Figure 13 gives a typical distribution of lock-up times with the input pulse initiated at random phase. The only way to overcome this variation is to send phase information all the time so that a favorable phase relationship is guaranteed at t = 0. For example, a number of PLLs or tone decoders may be weakly locked to low amplitude harmonics of a pulse train and the transmitted tone phase related to the same pulse train. Usually, however, the incoming phase cannot be controlled. - b. Low-pass filter The larger the low-pass filter time constant, the longer will be the lock-up time. The lock-up time can be reduced by decreasing the filter time constant, but in doing so, some of the noise immunity and out-band signal rejection will be sacrificed. This is unfortunate, since this is what necessitated the use of a large filter in the first place. Also present will be a sum frequency (twice the VCO frequency) component at the low pass filter and greater phase jitter resulting from out-band signals and noise. In the case of the tone decoder (where control of the capture range is required since it specifies the device bandwidth) a lower value of lowpass capacitor automatically increases the bandwidth. Speed is gained only at the expense of added bandwidth. - c. Loop damping A simple first-order lowpass filter of the form $$F(s) = \frac{1}{1 + s\tau}$$ (66) 9-106 produces a loop damping of $$\zeta = \frac{1}{2} \sqrt{\frac{1}{\pi K_V}} \tag{67}$$ Damping can be increased not only by reducing $\pi$ , as discussed above, but also by reducing the loop gain K<sub>V</sub>. Using the loop gain reduction to control bandwidth or capture and lock ranges achieves better damping for narrow bandwidth operation. The penalty for this damping is that more phase comparator output is required for a given deviation so that phase errors are greater and noise immunity is reduced. Also, more input drive may be required for a given deviation. - d. Input frequency deviation from free-running frequency Naturally, the further an applied input signal is from the free-running frequency of the loop, the longer it will take the loop to reach that frequency due to the charging time of the low-pass filter capacitor. Usually, however, the effect of this frequency deviation is small compared to the variation resulting from the initial phase uncertainty. Where loop damping is very low, however, it may be predominant. - e. In-band input amplitude Since input amplitude is one factor in the phase comparator's gain K<sub>d</sub>, and since K<sub>d</sub> is a factor in the loop gain K<sub>V</sub> damping is also a function of input amplitude. When the input amplitude is low, the lock-up time may be limited by the rate at which the low-pass capacitor can charge with the reduced phase comparator output (see d above). - f. Out-band signals and noise Low levels of extraneous signals and noise have little effect on the lock-up time, neither improving or degrading it. However, large levels may overdrive the loop input stage so that limiting occurs, at which point the in-band signal starts to be suppressed. The lower effective input level can cause the lock-up time to increase, as discussed in e above. - g. Center frequency Since lock-up time can be described in terms of the number of cycles to lock, fastest lock-up is achieved at higher frequencies. Thus, whenever a system can be operated at a higher frequency, lock will typically take place faster. Also, in systems where different frequencies are being detected, the higher frequencies, on the average, will be detected before the lower frequencies. However, because of the wide variation due to initial phase, the reverse may be true for any single trial. ### PLL MEASUREMENT TECHNIQUES This section deals with measurements of PLL operation. The techniques suggested are meant to help the designer in evaluating the performance of the PLL during the initial setup period as well as to point out some pitfalls that may obscure loop evaluation. Recognizing that the test equipment may be limited, techniques are described which require a minimum of standard test items. The majority of the PLL tests described can be done with a signal generator, a scope and a frequency counter. Most laboratories have these. A low cost digital voltmeter will facilitate accurate measurement of the VCO conversion gain. Where the need for a FM generator arises, it may be met in most cases by the VCO of a Signetics PLL. Any of the loops may be set up to operate as a VCO by simply applying the modulating voltage to the low-pass filter terminal(s). The resulting generator may be checked for linearity by using the counter to check frequency as a function of modulating voltage. Since the VCOs may be modulated right down to DC, the calibration may be done in steps. Moreover, loop measurements may be made by applying a constant frequency to the loop input and the modulating signal to the low-pass filter terminal to simulate the effect of a FM input so that an FM generator may be omitted for many measurements. ### FREE-RUNNING FREQUENCY Free-running frequency measurements are easily made by connecting a frequency counter or oscilloscope to the VCO output of the Linear Products ### Modeling the PLL **AN178** loop. The loop should be connected in its final configuration with the chosen values of input, bypass, and low-pass filter capacitors. No input signal should be present. As the free-running frequency is read out, it can be adjusted to the desired value by the adjustment means selected for the particular loop. It is important not to make the frequency measurement directly at the timing capacitor, unless the capacity added by the measurement probe is much less than the timing capacitor value, since the probe capacity will then cause a frequency error. When the frequency measurement is to be converted to a DC voltage for production readout or automated testing, a calibrated phase-locked loop can be used as a frequency meter. ### CAPTURE AND LOCK RANGES Figure 14a shows a typical measurement setup for capture and lock range measurements. The signal input from a variable frequency oscillator is swept linearly through the frequency range of interest and the loop FM output is displayed on a scope or (at low frequencies) X-Y recorder. The sweep voltage is applied to the X axis. Figure 14b shows the type of trace which results. The lock range is given by the outer lines on the trace, which are formed as the incoming frequency sweeps away from the center frequency. The inner trace, formed as the frequency sweeps toward the center frequency, designates the capture range. Linearity of the VCO is revealed by the straightness of the trace portion within the lock range. The slope $(\Delta f/\Delta V)$ is the conversion gain $K_0$ for the VCO at the particular freerunning frequency. By using the sweep technique, the effect on free-running frequency, capture range, and lock range of the input amplitude, supply voltage, low-pass filter and temperature can be examined. Because of the lock-up time duration and variation, the sweep frequency must be much lower than the free-running frequency, especially when the capture range is below 10% of the free-running frequency. Otherwise, the apparent capture and lock range will be functions of sweep frequency. It is best to start sweeping as slowly as possible and, if desired, increase the rate until the capture range begins to show an apparent reduction - indicating that the sweep is too fast. Typical sweep frequencies are in the range of 1/1000 to 1/100,000 of the free-running frequency. In the case of the 567, the quadrature detector output may be similarly displayed on the Y axis, as shown in Figure 15, showing the output level versus frequency for one value of input amplitude. Capture and lock range measurements may also be made by sweeping the generator manually through the band of interest. Sweeping must be done very slowly as the edges of the capture range are approached (sweeping toward center frequency) or the lock-up transient delay will cause an error in reading the band edge. Frequency should be read from the generator rather than the loop VCO because the VCO frequency gyrates wildly around the center frequency just before and after lock. Lock and unlock can be readily detected by simultaneously monitoring the input and VCO signals, the DC voltage at the low-pass filter, or the AC beat frequency components at the low-pass filter. The latter are greatly reduced during lock as opposed to frequencies just outside of lock. ### FM AND AM DEMODULATION DISTORTION These measurements are quite straight-forward. The loop is simply set up for FM detection and the test signal is applied to the input. A spectrum analyzer or distortion analyzer (HP333A) can be used to measure distortion at the FM output. For FM demodulation, the input signal amplitude must be large enough so that lock is not lost at the frequency extremes. The data sheets give the lock (or tracking) range as a function of input signal and the optional range control adjustments. Due to the inherent linearity of the VCOs, it makes little difference whether the FM carrier is at the free-running frequency or offset slightly as long as the tracking range limits are not exceeded. The faster the FM modulation in relation to the center frequency, the lower the value of the capacitor in the low pass filter must be for satisfactory tracking. As this value decreases, however, it attenuates the sum frequency component of the phase comparator output less. The demodulated signal will appear to have greater distortion unless this component is filtered out before the distortion is measured ### NATURAL FREQUENCY AND DAMPING Circuits and mathematical expressions for the natural frequencies and dampings are given in Figure 16 for two first-order low-pass filters. Because of the integrator action of the PLL in converting frequency to phase, the order of the loop always will be one greater than the order of the LPF. Hence, both these first-order LPFs produce a second-order PLL system. The natural frequency $(\omega_n)$ of a loop in its final circuit configuration can be measured by applying a frequency-modulated signal of the desired amplitude to the loop. Figure 16 shows that the natural frequency is a function of K<sub>d</sub>, which is, in turn, a function of input amplitude. As the modulation frequency $(\omega_m)$ is increased, the phase relationship between the modulation and recovered sine wave will go through 90° at $\omega_m=\omega_n$ and the output amplitude will peak. Damping is a function of $K_d$ , $K_o$ , and the low-pass filter. Since $K_o$ and $K_d$ are functions of the free-running frequency and input amplitude, respectively, damping is highly dependent on the particular operating condition of the loop. Damping estimates for the desired operating condition can be made by applying an input signal which is frequency-modulated within the lock range by a square wave. The low-pass filter voltage is then monitored on an oscilloscope which is synchronized to the modulating waveform, as shown in Figure 17. Figure 18 shows typical waveforms displayed. The loop damping can be estimated by comparing the number and magnitude of the overshoots with the graph of Figure 19, which gives the transient phase error due to a step in input frequency. An expression for calculating the damping for any underdamped second-order system ( $\xi < 1.0$ ) when the normalized peak overshoot is known is $$M_{p} = 1 + e^{-\zeta \pi / \sqrt{1 - \zeta^{2}}}$$ (68) Examination of Figure 18 shows that the normalized peak overshoot of the error voltage is approximately 1.4. Using this value for $M_p$ in Equation 68 gives a damping of $\xi\cong 0.28$ . Another way of estimating damping is to make use of the frequency response plot measured for the natural frequency ( $\omega_n$ ) measurement. For low damping constants, the frequency response measurement peak will be a strong function of damping. For high damping constants, the 3dB down point will give the damping. Figure 19 tabulates some approximate relationships. #### NOISE The effect of input noise on loop operation is very difficult to predict. Briefly, the input noise ### Modeling the PLL **AN178** components near the center frequency are converted to phase noise. When the phase noise becomes so great that the ±90° permissible phase variation is exceeded, the loop drops out of lock or fails to acquire lock. The best technique is to actually apply the anticipated noise amplitude and bandwidth to the input and then perform the capture and lock range measurements as well as perform operating tests with the anticipated input level and modulation deviations. By including a small safety factor in the loop design to compensate for small processing variations, satisfactory operation can be assured. ### Modeling the PLL **AN178** | PEAK AMPLITUDE | ω <b>– 3dB</b> | |----------------|------------------------------------| | LOW FREQUENCY | $\omega_{n}$ | | AMPLITUDE | | | 6.0dB | 1.8 | | 3.2dB | 2.1 | | 2.2dB | 2.5 | | 1.3dB | 4.3 | | 0.5dB | 10 | | | AMPLITUDE 6.0dB 3.2dB 2.2dB 1.3dB | a. Transient Phase Error as an Indication of Damping b. Ratio of Peak Amplitude to Low Frequency Amplitude of Error Voltage From Modulating Frequency Response Figure 19. Estimating the Damping in a Second-Order PLL ### NE/SE564 Phase-Locked Loop **Product Specification** ### **Linear Products** ### **DESCRIPTION** The NE564 is a versatile, high guaranteed frequency phase-locked loop designed for operation up to 50MHz. As shown in the Block Diagram, the NE564 consists of a VCO, limiter, phase comparator, and post detection processor. #### **FEATURES** - Operation with single 5V supply - TTL-compatible inputs and outputs - Guaranteed operation to 50MHz - External loop gain control - Reduced carrier feedthrough - No elaborate filtering needed in FSK applications - Can be used as a modulator - Variable loop gain (externally controlled) ### **APPLICATIONS** - High-speed modems - FSK receivers and transmitters - Frequency synthesizers - Signal generators - Various satcom/TV systems ### PIN CONFIGURATION ### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic SO | 0 to +70°C | NE564D | | 16-Pin Plastic DIP | 0 to +70°C | NE564N | | 16-Pin Plastic DIP | -55°C to +125°C | SE564N | | 16-Pin Cerdip | 0 to +70°C | NE564F | ### **BLOCK DIAGRAM** ### **NE/SE564** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------|-------------------------|------| | V+ | Supply voltage<br>Pin 1<br>Pin 10 | 14<br>6 | V | | lout | (Sink) Max (Pin 9) | 10 | mA | | P <sub>D</sub> | Power dissipation | 600 | mW | | TA | Operating ambient temperature<br>NE<br>SE | 0 to +70<br>-55 to +125 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | NOTE: Operation above 5V will require heatsinking of the case. DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $f_O = 5MHz$ , $I_2 = 400 \mu A$ , unless otherwise specified. | | DADAMETED | DADAMETED TEST CONDITIONS | SE564 | | | NE564 | | | | |--------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|------------------|---------|-----------------|------------------|-------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Maximum VCO frequency | $C_1 = 0$ (stray) | 50 | 65 | | 45 | 60 | | MHz | | | Lock range | Input ≥ 200mV <sub>RMS</sub> $T_A = 25^{\circ}C$<br>$T_A = 125^{\circ}C$<br>$T_A = -55^{\circ}C$<br>$T_A = 0^{\circ}C$<br>$T_A = 70^{\circ}C$ | 40<br>20<br>50 | 70<br>30<br>80 | | 40 | 70<br>70<br>40 | | % of f <sub>O</sub> | | | Capture range | Input $\geq$ 200mV <sub>RMS</sub> , R <sub>2</sub> = 27 $\Omega$ | 20 | 30 | | 20 | 30 | | % of fo | | | VCO frequency drift with temperature | $\begin{split} f_O &= 5 \text{MHz}, \ T_A = -55^\circ\text{C} \ \text{to} \ +125^\circ\text{C} \\ T_A &= 0 \ \text{to} \ +70^\circ\text{C} \\ &= 0 \ \text{to} \ +70^\circ\text{C} \\ &= 0 \ \text{to} \ +70^\circ\text{C} \\ f_O &= 500 \text{kHz}, \ T_A = -55^\circ\text{C} \ \text{to} \ +125^\circ\text{C} \\ T_A &= 0 \ \text{to} \ +70^\circ\text{C} \end{split}$ | | 300 | 1500<br>800 | | 600<br>500 | | PPM/°C | | | VCO free-running frequency | $C_1 = 91pF$ $R_C = 100\Omega$ ''Internal'' | 4 | 5 | 6 | 3.5 | 5 | 6.5 | MHz | | | VCO frequency change with supply voltage | $V_{CC} = 4.5V$ to 5.5V | | 3 | 8 | | 3 | 8 | % of f <sub>O</sub> | | | Demodulated output voltage | Modulation frequency: $1kHz$ $f_O = 5MHz$ , input deviation: $2\%T = 25\%C$ $1\%T = 25\%C$ $1\%T = 0\%C$ $1\%T = -55\%C$ $1\%T = 70\%C$ $1\%T = 125\%C$ | 16<br>8<br>6 | 28<br>14<br>10<br>16 | | 16<br>8 | 28<br>14<br>13 | | mV <sub>RMS</sub><br>mV <sub>RMS</sub><br>mV <sub>RMS</sub><br>mV <sub>RMS</sub><br>mV <sub>RMS</sub> | | | Distortion | Deviation: 1% to 8% | | 1 | | | 1 | | % | | S/N | Signal-to-noise ratio | Std. condition, 1% to 10% dev. | | 40 | | | 40 | | dB | | | AM rejection | Std. condition, 30% AM | | 35 | | | 35 | | dB | | | Demodulated output at operating voltage | Modulation frequency: 1kHz $f_O = 5$ MHz, input deviation: 1% $V_{CC} = 4.5$ V $V_{CC} = 5.5$ V | 7<br>8 | 12<br>14 | | 7<br>8 | 12<br>14 | | mV <sub>RMS</sub><br>mV <sub>RMS</sub> | | Icc | Supply current | V <sub>CC</sub> = 5V I <sub>1</sub> , I <sub>10</sub> | | 45 | 60 | | 45 | 60 | mA | | | Output "1" output leakage current "0" output voltage | $V_{OUT} = 5V$ , Pins 16, 9<br>$I_{OUT} = 2mA$ , Pins 16, 9<br>$I_{OUT} = 6mA$ , Pins 16, 9 | | 1<br>0.3<br>0.4 | 20<br>0.6<br>0.8 | | 1<br>0.3<br>0.4 | 20<br>0.6<br>0.8 | μA<br>V<br>V | **NE/SE564** ## TYPICAL PERFORMANCE CHARACTERISTICS **NE/SE564** ## TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ### **TEST CIRCUIT** **NE/SE564** ## FUNCTIONAL DESCRIPTION (Figure 1) The NE564 is a monolithic phase-locked loop with a post detection processor. The use of Schottky clamped transistors and optimized device geometries extends the frequency of operation to greater than 50MHz. In addition to the classical PLL applications, the NE564 can be used as a modulator with a controllable frequency deviation. The output voltage of the PLL can be written as shown in the following equation: $$V_{O} = \frac{(f_{IN} - f_{O})}{K_{VCO}} \tag{1}$$ K<sub>VCO</sub> = conversion gain of the VCO f<sub>IN</sub> = frequency of the input signal f<sub>O</sub> = free-running frequency of the VCO The process of recovering FSK signals involves the conversion of the PLL output into logic compatible signals. For high data rates, a considerable amount of carrier will be present at the output of the PLL due to the wideband nature of the loop filter. To avoid the use of complicated filters, a comparator with hysteresis or Schmitt trigger is required. With the conversion gain of the VCO fixed, the output voltage as given by Equation 1 varies according to the frequency deviation of fin from fo. Since this differs from system to system, it is necessary that the hysteresis of the Schmitt trigger be capable of being changed, so that it can be optimized for a particular system. This is accomplished in the 564 by varying the voltage at Pin 15 which results in a change of the hysteresis of the Schmitt trigger. For FSK signals, an important factor to be considered is the drift in the free-running frequency of the VCO itself. If this changes due to temperature, according to Equation 1 it will lead to a change in the DC levels of the PLL output, and consequently to errors in the digital output signal. This is especially true for narrow-band signals where the deviation in f<sub>IN</sub> itself may be less than the change in f<sub>0</sub> due to temperature. This effect can be eliminated if the DC or average value of the signal is retrieved and used as the reference to the comparator. In this manner, variations in the DC levels of the PLL output do not affect the FSK output. #### **VCO Section** Due to its inherent high-frequency performance, an emitter-coupled oscillator is used in the VCO. In the circuit, shown in the equivalent schematic, transistors $Q_{21}$ and $Q_{23}$ with current sources $Q_{25} - Q_{26}$ form the basic oscillator. The approximate free-running frequency of the oscillator is shown in the following equation: $$f_0 \simeq \frac{1}{22 R_C (C_1 + C_S)}$$ (2) $R_C = R_{19} = R_{20} = 100\Omega$ (INTERNAL) C<sub>1</sub> = external frequency setting capacitor C<sub>S</sub> = stray capacitance #### **EQUIVALENT SCHEMATIC** Variation of V<sub>D</sub> (phase detector output voltage) changes the frequency of the oscillator. As indicated by Equation 2, the frequency of the oscillator has a negative temperature coefficient due to the positive temperature coefficient of the monolithic resistor. To compensate for this, a current I<sub>R</sub> with negative temperature coefficient is introduced to achieve a low frequency drift with temperature #### **Phase Comparator Section** The phase comparator consists of a double-balanced modulator with a limiter amplifier to improve AM rejection. Schottky-clamped vertical PNPs are used to obtain TTL level inputs. The loop gain can be varied by changing the current in $Q_4$ and $Q_{15}$ which effectively changes the gain of the differential amplifiers. This can be accomplished by introducing a current at Pin 2. ## Post Detection Processor Section The post detection processor consists of a unity gain transconductance amplifier and comparator. The amplifier can be used as a DC retriever for demodulation of FSK signals, and as a post detection filter for linear FM demodulation. The comparator has adjustable hysteresis so that phase jitter in the output signal can be eliminated. As shown in the equivalent schematic, the DC retriever is formed by the transductance amplifier $Q_{42}-Q_{43}$ together with an external capacitor which is connected at the amplifier output (Pin 14). This forms an integrator whose output voltage is shown in the following equation: $$V_{O} = \frac{g_{M}}{C_{O}} V_{IN} dt$$ (3) $g_M$ = transconductance of the amplifier $C_2$ = capacitor at the output (Pin 14) $V_{\rm IN}$ = signal voltage at amplifier input With proper selection of $C_2$ , the integrator time constant can be varied so that the output voltage is the DC or average value of the input signal for use in FSK, or as a post detection filter in linear demodulation. The comparator with hysteresis is made up of $Q_{49}-Q_{50}$ with positive feedback being pro- vided by $Q_{47}$ – $Q_{48}$ . The hysteresis is varied by changing the current in $Q_{52}$ with a resulting variation in the loop gain of the comparator. This method of hysteresis control, which is a DC control, provides symmetric variation around the nominal value. ## Design Formula The free-running frequency of the VCO is shown by the following equation: $$f_{\rm O} \simeq \frac{1}{22 \; {\rm R}_{\rm C} \; ({\rm C}_1 + {\rm C}_{\rm S})}$$ (4) $R_C = 100\Omega$ C<sub>1</sub> = external cap in farads C<sub>S</sub> = stray capacitance **NE/SE564** The loop filter diagram shown is explained by the following equation: $$F_{S} = \frac{1}{1 + sRC_{2}} \text{(First Order)} \tag{5}$$ $R = R_{12} = R_{13} = 1.3k\Omega$ (Internal)\* By adding capacitors to Pins 4 and 5, a pole is added to the loop transfer function at $$\omega = \frac{1}{RC_2}$$ NOTE: \*Refer to Figure 1. #### **APPLICATIONS** #### FM Demodulator The NE564 can be used as an FM demodulator. The connections for operation at 5V and 12V are shown in Figures 2 and 3, respectively. The input signal is AC coupled with the output signal being extracted at Pin 14. Loop filtering is provided by the capacitors at Pins 4 and 5 with additional filtering being provided by the capacitor at Pin 14. Since the conversion gain of the VCO is not very high, to obtain sufficient demodulated output signal the frequency deviation in the input signal should be 1% or higher. #### **Modulation Techniques** The NE564 phase-locked loop can be modulated at either the loop filter ports (Pins 4 and 5) or the input port (Pin 6) as shown in Figure 4. The approximate modulation frequency can be determined from the frequency conversion gain curve shown in Figure 5. This curve will be appropriate for signals injected into Pins 4 and 5 as shown in Figure 4. #### **FSK Demodulation** The 564 PLL is particularly attractive for FSK demodulation since it contains an internal voltage comparator and VCO which have TTL compatible inputs and outputs, and it can operate from a single 5V power supply. Demodulated DC voltages associated with the mark and space frequencies are recovered with a single external capacitor in a DC retriever without utilizing extensive filtering networks. An internal comparator, acting as a Schmitt trigger with an adjustable hysteresis, shapes the demodulated voltages into compatible TTL output levels. The high-frequency design of the 564 enables it to demodulate FSK at high data rates in excess of 1.0M band Figure 5 shows a high-frequency FSK decoder designed for input frequency deviations of ± 1.0MHz centered around a free-running frequency of 10.8MHz. The value of the timing capacitance required was estimated from Figure 8 to be approximately 40pF. A trimmer capacitor was added to fine tune fo' to 10.8MHz. The lock range graph indicates that the $\pm\,1.0$ MHz frequency deviations will be within the lock range for input signal levels greater than approximately 50mV with zero Pin 2 bias current. (While strictly this figure is appropriate only for 5MHz, it can be used as a guide for lock range estimates at other $f_0'$ frequencies). The hysteresis was adjusted experimentally via the $10 \mathrm{k}\Omega$ potentiometer and $2 \mathrm{k}\Omega$ bias arrangement to give the waveshape shown in Figure 7 for 20k, 500k, 2M baud rates with square wave FSK modulation. Note the magnitude and phase relationships of the phase comparators' output voltages with respect to each other and to the FSK output. The high-frequency sum components of the input and VCO frequency also are visible as noise on the phase comparator's outputs. **NE/SE564** ## OUTLINE OF SETUP PROCEDURE - Determine operating frequency of the VCO: - If $\div$ N in feedback loop, then $f_O = N \times f_{IN}$ . - 2. Calculate value of the VCO frequency set capacitor: $$C_O \simeq \frac{1}{2200~f_O}$$ - Set I₂ (current sinking into Pin 2) for ≅ 100µA. After operation is obtained, this value may be adjusted for best dynamic behavior. - Check VCO output frequency with digital counter at Pin 9 of device (loop open, VCO to \$\phi\$ det.). Adjust Co trim or frequency adj. Pins 4-5 for exact center frequency, if needed. - 5. Close loop and inject input signal to Pin6. Monitor Pins 3 and 6 with two-channel - scope. Lock should occur with $\Delta\phi_{3-6}$ equal to 90° (phase error). - If pulsed burst or ramp frequency is used for input signal, special loop filter design may be required in place of simple single capacitor filter on Pins 4 and 5. (See PLL application section). - 7. The input signal to Pin 6 and the VCO feedback signal to Pin 3 must have a duty cycle of 50% for proper operation of the phase detector. Due to the nature of a balanced mixer if signals are not 50% in Linear Products Product Specification ## Phase-Locked Loop **NE/SE564** duty cycle, DC offsets will occur in the loop which tend to create an artificial or biased VCO offset. - For multiplier circuits where phase jitter is a problem, loop filter capacitors may be increased to a value of 10 – 50µF on Pins - 4, 5. Also, careful supply decoupling may be necessary. This includes the counter chain $V_{\rm CC}$ lines. ## AN179 Circuit Description of the NE564 Application Note #### **Linear Products** ## CIRCUIT DESCRIPTION Of The NE564 The 564 contains the functional blocks shown in Figure 1. In addition to the normal PLL functions of phase comparator, VCO, amplifier and low-pass filter, the 564 has internal circuitry for an input signal limiter, a DC retriever, and a Schmitt trigger. The complete circuit for the 564 is shown in Figure 1. #### Limiter The input limiter functions to produce a near constant amplitude output that serves as the input for the phase comparator. Eliminating amplitude variations in the FM input signal improves the AM rejection of the PLL. Additional features of the 564's limiter are that it is capable of accepting TTL signals, operates at high frequencies up to 50MHz, and remains functional with variable supply voltages between 5 and 12V.\* Signal limiting is accomplished in the 564 with a differential amplifier whose output voltage is clipped by diodes $D_1$ and $D_2$ (see Figure 2). Schottky diodes are used because their limiting occurs between 0.3 to 0.4V instead of the 0.6 to 0.7V for regular IC diodes. This lower limiting level is helpful in biasing, especially for 5V operation. When limiting, the DC voltage across $R_2\ R_3$ remains at the Schottky diode voltage. Good high-frequency performance for $Q_2$ and $Q_3$ is achieved with current levels in the low mA range. Current-source biasing is established via the current mirror of $D_5$ and $Q_4$ (See Figure 1). Base biasing for $\mathrm{Q}_3$ is of concern because of the nature of the input signal which can be either a TTL digital signal of 0 to 5V amplitude or a low-level, AC coupled analog signal. Compatibility for either type is achieved by modifying the limiter of Figure 2 with the addition of the vertical Schottky PNP transistors Q1 and Q5 as shown in Figure 3. The input signal voltage appears as a collectorbase voltage for Q1, which presents no problems for either high TTL level inputs or lowlevel analog inputs. Q5 is in turn diode-biased by D<sub>3</sub> and D<sub>4</sub> (see Figure 1) which places the base voltages of Q1 and Q5 at approximately 1.0V. This same biasing network establishes a 1.3V bias at the base of Q13 for biasing the phase comparator section. A differential output signal from the input limiter is applied to one input of the phase comparator (Q9 through Q<sub>12</sub>) after buffering the level shifting through the Q7-Q8 emitter-followers. \*When operating above 5V $_{DC},\ a$ limiting resistor must be used from V $_{CC}$ to Pin 10 of the 564. ## AN179 ## Circuit Description of the NE564 ## **Phase Comparator** The phase comparator section of the 564 is shown in Figure 4. It is basically the conventional, double-balanced mixer commonly used in PLL circuits, with a few exceptions. The transconductance, $g_M$ , for the $Q_{13} - Q_{14}$ differential amplifier is directly proportional to the mirror current in $Q_{15}$ . Thus, by externally sinking or sourcing current at Pin 2, $g_{\text{M}}$ can be changed to alter the phase comparator's conversion gain, K<sub>d</sub>. The nominal current injected into this node by the internal current source is 0.75mA for 5V operation. If the current is externally removed by gating, the phase comparator can be disabled and the VCO will operate at its free-running frequenсу. ## Circuit Description of the NE564 The variation of $K_d$ with bias current at Pin 2 is shown in the experimental results of Figure 5. Note that the inherent $90^\circ$ phase error in the loop produces an approximate zero-phase comparator output voltage. For any particular bias current, the slope of the line is the $K_d$ conversion gain for the phase comparator. Numerically the data of Figure 5 can be expressed as $$\begin{split} &K_{d}\simeq 0.46\Bigg(\frac{\text{volts}}{\text{rad}}\Bigg) \\ &+7.3\times 10^{-4}\Bigg(\frac{\text{volts}}{\text{rad}\times \mu\text{A}}\Bigg)\times I_{\text{BIAS}}\;(\mu\text{A}) \end{split} \tag{1}$$ Equation 1 is valid for bias current less than $800\mu\text{A}$ where saturation occurs within the phase comparator. The current level established in $Q_{15}$ of Figure 3 determines all other quiescent currents in the phase comparator ( $Q_{9}$ through $Q_{14}$ ). Currents through $R_{12}$ and $R_{13}$ set the common-mode output voltage from the phase comparator (Pins 4 and 5). Since this common-mode voltage is applied to the VCO to establish its quiescent currents, the VCO conversion gain ( $K_{0}$ ) also depends upon the bias current at Pin 2. #### **VCO** The VCO is of the basic emitter-coupled astable type with several modifications included to achieve the high frequency, TTL compatible operation while maintaining low frequency drift with temperature changes. The basic oscillator in Figure 6 consists of $Q_{19},\,Q_{20},\,Q_{21},\,$ and $Q_{23}$ with current sinks of $Q_{25}$ and $Q_{26}.$ The master current sink of $Q_{28}$ keeps the total current constant by altering the ratio of currents in $Q_{25}-Q_{26}$ and the dummy current sink of $Q_{27}.$ The input drive voltage for the VCO is made up of common-mode and difference-mode components from the phase comparator. After buffering the level shifting through $Q_{17}-Q_{18}$ and $R_{15}-R_{16}$ , the VCO control voltage is applied differentially to the base of $Q_{27}$ and to the common bases of $Q_{25}$ and $Q_{26}$ . The VCO control voltages from the phase comparator are the Pin 4 and Pin 5 voltages or $$V_4 = V_{C9} = V_{B18} = V_{CM} + \frac{1}{2}V_{DM}$$ (2) $$V_5 = V_{C12} = V_{B17} = V_{CM} - \frac{1}{2}V_{DM}$$ (3) where $V_{CM}$ and $V_{DM}$ are the respective common-mode and difference-mode voltages. ## Circuit Description of the NE564 AN179 Emitter-followers Q<sub>17</sub> and Q<sub>18</sub> convert these control voltages into control currents through D<sub>6</sub> and D<sub>7</sub> of the form $$I_6 = \frac{1}{R_{15}} \left[ V_{CM} - \frac{1}{2} V_{DM} - 3 V_{BE} \right]$$ (4) $x = \frac{1}{2} (1 + \frac{V_{DM}}{RI})$ $$I_7 = \frac{1}{R_{16}} \left[ V_{CM} + \frac{1}{2} V_{DM} - 3 V_{BE} \right]$$ (5) These individual currents are summed in D<sub>8</sub> and become with $R_{15} = R_{16} = R$ . $$I_8 = I = I_6 + I_7 = \frac{2}{R}(V_{CM} - 3 V_{BE})$$ (6) Writing I6 and I7 as functions of the total I current gives $$I_6 = \frac{I}{2} (1 - \frac{V_{DM}}{RI}) \tag{7}$$ $$I_7 = \frac{I}{2}(1 + \frac{V_{DM}}{RI}) \tag{8}$$ Now consider variations in I6 and I7 while I remains constant. Let 'x' indicate the current imbalance such that $$I_6 = (1 - x)I = \frac{I}{2}(1 - \frac{V_{DM}}{RI})$$ (9) $$I_7 = xI = \frac{1}{2}(1 + \frac{V_{DM}}{RI}) \tag{10}$$ where $0 \le x \le 1$ . Thus x is defined to be $$x = \frac{1}{2}(1 + \frac{V_{DM}}{RI}) \tag{11}$$ Currents I6 and I7 establish proportional currents in Q25, Q26, and Q27 in a manner similar to the analysis above since the current in Q28 is a constant, or $$I_{O} = I_{C28} = I_{E25} + I_{E26} + E_{27A} + I_{E27B}$$ It can be shown that the D7 - D8 diode pair will cause identical differential currents to be reflected in both the Q25-Q26 and the Q<sub>27A</sub> - Q<sub>27B</sub> differential amplifier pairs. Consequently, the constant-current of IO, jointly shared by the differential amplifier pairs, will divide in each pair with the same x factor imbalance as in Equation 11. $$I_{E25} + I_{E26} = xI_{O}$$ (12) $$I_{E25} = I_{E26} = \frac{x}{2}I_{O}$$ (13) $$I_{E27A} + I_{E27B} = (1 - x)I_{O}$$ (14) $$|_{E27A} + |_{E27B} = (1 - x)|_{O}$$ $$|_{E27A} = |_{E27B} = (\frac{1 - x}{2})|_{O}$$ (14) (15) Now consider placing a capacitor between the collectors of $Q_{25}$ and $Q_{26}$ (Pins 12 and 13). Oscillation will occur with the capacitor alternately being charged by Q21 and Q23 and constantly discharged by Q25 and Q26. When the Q21 and Q22 pair conducts, Q23 and Q24 will be off, causing a negative ramp voltage to appear at Pin 13 and a constant voltage at Pin 12 as shown in Figure 7. During the next half-cycle, the transistor roles and voltages are reversed. Capacitor discharge is via Q25 and Q26, which act as constant-current sinks with current amplitudes as in Equation 13. During each half-cycle, the capacitor voltage changes linearly by 2 DV volts in DT seconds $$\Delta V = 2R_{20}I_O\left(\frac{x}{2} + \frac{1-x}{2}\right) = R_{20}I_O$$ (16) $$\Delta T = \frac{C2\Delta V}{I_{E25}}. (17)$$ Combining these two equations with Equation 13 gives a half period of $$\Delta T = \frac{4C R_{20}}{x} \tag{18}$$ Utilizing Equation 11 with the $\Delta T$ expression gives the desired VCO frequency expression $$f_O = f_O'(1 + \frac{V_{DM}}{RI}) = f_O' \left[ \frac{V_{DM}}{2(V_{CM} - 3 V_{BE})} \right]$$ (15) where fo' is the VCO's free-running frequency given by $$f_{O'} = \frac{1}{22 R_{20}C}$$ (20) Equation 19 shows that the oscillator frequency is a linear function of the differential voltage from the phase comparator. Resistors R<sub>35</sub> and R<sub>36</sub> function to insure that an initial current imbalance exists between the Q<sub>25</sub> - Q<sub>26</sub> transistor pair and the dummy Q<sub>27</sub>. This imbalance insures that the oscillator is self-starting when power is first applied to the circuit. The VCO conversion gain is determined as $$K_{O} = \frac{\partial f_{O}}{\partial V_{DM}} = \frac{f_{O}'}{RI} H_{V}^{2} V \tag{21}$$ which is valid as long as the transistor's VBE changes are small with respect to the common-mode voltage. Both fo and Ko are in- versely proportional to R, which has a strong positive temperature coefficient. An internal current I<sub>R</sub> having an equal and opposite negative temperature coefficient is inserted into the VCO as shown in Figure 6. Experimental determination of $K_o$ can be found from the data of Figure 8 where $K_o$ is the slope of either line. Numerically these results are for $I_{BIAS} = 0$ . $$K_0 = 0.95 \frac{\text{MHz}}{\text{V}} = 5.9 \times 10^6 \frac{\text{rad}}{\text{volt-sec}}$$ and for $I_{\text{BIAS}} = 800 \mu\text{A}$ (22) $$K_0 = 1.7 \frac{\text{MHz}}{\text{V}} = 10.45 \times 10^6 \frac{\text{rad}}{\text{volt-sec}}$$ It must be noted that the specific values obtained for $K_0$ in the manner above are valid only for the 1.0MHz free-running frequency where the data was taken. However, good estimates for $K_0$ at other free-running frequencies can be obtained by linearly scaling $K_0$ to the desired $f_0$ '. Thus, it is sometimes convenient to define a normalized $K_0$ as $$K_{O(norm)} = \frac{K_o}{f_O'} = 5.9 \frac{\text{rad}}{V} (I_{BIAS} = 0)$$ = 10.45 \frac{\text{rad}}{V} (I\_{BIAS} = 800 \mu A) (24) The K<sub>o</sub> estimate for any bias then can be obtained by multiplying the normalized conversion gain by the desired free-running frequency, or $$K_o(any f_O') = K_{o(norm)} f_O'.$$ (25) The additional VCO circuitry of $Q_{29}$ through $Q_{36}$ functions to produce the TTL and ECL compatible outputs at Pins 9 and 11. #### Amplifier (23) The difference-mode voltage from the phase comparator is extracted and amplified by the amplifier in Figure 1. The single-ended output from this amplifier serves as input signals for both the Schmitt Trigger and a second differential amplifier. Low-pass filtering with a large capacitance at Pin 14 produces a stable DC reference level as the second input to the Schmitt Trigger. When the PLL is locked, the voltage at Pin 14 is directly proportional to the difference between the input frequency and fo'. Thus Pin 14 provides the demodulated output for an FM input signal. #### Schmitt Trigger In FSK applications, the Pin 14 voltage will assume two different voltage levels corresponding to the mark and space input frequencies. A voltage comparator could be used to sense and convert these two voltage levels to logic compatible levels. However, at high data rates, V<sub>DM</sub> will contain a consider- able amount of carrier signal which can be removed by extensive filtering. Normally this complex filtering requires quite a few components, most all of which are external to the monolithic PLL. Also, since the control voltage for the comparator depends upon Ko and the deviations of the mark and space frequencies from $f_{O}$ , the filtering has to be optimized for each different system utilized. However the necessary DC reference level for the comparator is present in the PLL but buried in carrier-frequency feedthrough which appears as noise in the system. A Schmitt trigger with variable hysteresis can be used successfully to decode the FSK data without the need for extensive filtering. Consider the system shown in Figure 9 where the input signal is the single-ended output derived from the amplifier section of the 564. The DC retriever functions to establish a DC reference voltage for the Schmitt trigger. The upper and lower trigger points are adjustable externally around the reference voltage giving the variable hysteresis. For very low data rates, carrier feedthrough will be negligible and the ideal situation depicted in Figure 10 results. Increased data rate produces the carrier feedthrough shown in Figure 10b. where false FSK outputs result because the feedthrough amplitude exceeds the hysteresis voltage. Having the capability to increase the hysteresis, as in Figure 10c, produces the desired FSK output in the presence of carrier feedthrough. Another important factor to be considered is the temperature drift of the $f_0'$ in the VCO. Small changes in $f_0'$ will change the DC level of the input voltage to the Schmitt trigger. This DC voltage shift would produce errors in the FSK output in narrow-band systems where the mark and space deviations in $f_{\rm IN}$ are less than the $f_0'$ change with temperature. However, this effect can be eliminated if the DC or average value of the amplifier signal is retrieved and used as the reference voltage for the Schmitt trigger. In this manner, variations in the $f_0'$ with temperature do not affect the FSK output. ## Circuit Description of the NE564 ## AN180 Frequency Synthesis With the NF564 Application Note #### **Linear Products** ## FREQUENCY SYNTHESIS WITH THE NE564 Frequency multiplication can be achieved with the PLL in two ways: a. Locking to a harmonic of the input signal. b. Insertion of a counter (digital frequency divider) in the loop. Harmonic locking is simpler and usually can be achieved by setting the VCO free-running frequency to a multiple of the input frequency and allowing the PLL to lock. However, a limitation of this scheme is that the lock range decreases as successively higher and weaker harmonics are used for locking. This limits the practical harmonic locking range to multiples of approximately less than ten. For larger multiples, the second scheme is more desirable A block diagram of the second scheme is shown in Figure 1a. Here, the loop is broken between the VCO and the phase comparator and a counter is inserted. In this case, the fundamental of the divided VCO frequency is locked to the input reference frequency so that the VCO is actually running at a multiple of the reference frequency. The amount of multiplication is determined by the counter. An obvious practical application of this multiplication property is the use of the PLL in wide range frequency synthesizers. In frequency multiplication applications, it is important to take into account that the phase comparator is actually a mixer and that its output contains sum and difference frequency components. The difference frequency is DC and is the error voltage which drives the VCO to keep the PLL in lock. The sum frequency components (of which the fundamental is twice the frequency of the input signal), if not well filtered, will induce incidental FM on the VCO output. This occurs because the VCO is running at many times the frequency of the input signal and the sum frequency component which appears on the control voltage to the VCO causes a periodic variation of its frequency about the desired multiple. For frequency multiplication, it is generally necessary to filter quite heavily to remove this sum frequency component. The tradeoff, of course, is a reduced capture range and a more under-damped loop transient response. Producing a large number of frequencies with close spacing requires a counter with a large N for the system of Figure 1a. Large N values, in turn, require reference frequencies too low to be practical for commercially available crystals. To overcome this difficulty, a second counter (÷M) is inserted as a prescaler as in Figure 1b to divide down the reference frequency input. This also gives more programming flexibility, since the synthesized output frequencies are functions of both M and N integers, each of which can be changed separately. As an example of fractional frequency synthesis, the two counters can be set to generate an output frequency exactly 16/3 of the input reference frequency. In this case N = 16, M = 3, and the initial $f_{O}'$ is set to approximately 16/3 times the reference frequency input. The output always will be exactly 16/3 of the input frequency as long as the PLL remains in lock. PLL frequency synthesizers based upon Figure 1b find wide applications in many types of communications systems that require precisely spaced channels having narrow bandwidths which are centered around relatively high frequencies. For example, Citizens Band (CB) transceiver applications require forty channels corresponding to forty different reference frequencies, each separated by 10kHz bandwidths and centered in the 26 - 27MHz range. Channel 4 uses 27.005MHz; Channel 5 uses 27.015MHz; Channel 6 uses 27.025MHz; and so on. These frequencies could be produced by using forty different crystals - one for each channel. However, this becomes expensive and adds unnecessary complexity to the system. Frequency-mixing techniques have been employed to reduce the number of crystals needed to less than one crystal per channel. For example, one common mixer design uses 14 crystals for 23 channels. As a general rule, most practical approaches that use numerous crystals and mixers to produce discrete frequencies require more than one crystal for every two channel frequencies produced. As the number of channels grows large, frequency synthesis using PLLs becomes more attractive, especially since usually only one or two crystals are needed. Frequency stability of all channels will be essentially the same as that of the crystal reference frequency. Reduced system complexity, size, weight, and power consumption are key advantages of PLL synthesizers. Since the function of frequency synthesizers is to generate frequencies and not to linearly decode or demodulate input signals, digital PLLs are more commonly used than analog loops. ## Frequency Synthesis With the NE564 ## Frequency Synthesis With the NE564 ## Frequency Synthesis With the NE564 AN180 Analog PLLs also can be used for frequency synthesis applications. The 564 is particularly well suited for these applications because the loop is open between the VCO output and the phase comparator input. Also, the phase comparator input and VCO output are compatible with TTL counters. ## NE564 FREQUENCY SYNTHESIS WITH CRYSTAL CONTROL The system shown in Figure 2 has been used to generate frequencies of 5.4MHz and 21.6MHz from a 3.6MHz crystal-controlled source. This reference signal input is produced by using the crystal as the frequency-determining element in the VCO of a second PLL. The thermal stability of all three frequen- cies will be the same as the stability afforded by the crystal. It may be necessary to place a small detuning capacitor in parallel with the crystal to precisely tune the PLL to the crystal's resonant frequency and to prevent oscillations at harmonics of the resonant frequency. The value of this tuning capacitance must always be kept considerably less than the value required to produce an fo' without the crystal present. Otherwise the crystal will lose control and the input reference frequency will be set by the capacitor alone. A recommendation for improved 564 operation is to utilize a divide-by-N counter in the loop which produces "square" waves for the phase comparator that have as close to a 50% duty cycle as possible. Normally, counters with even N values produce square wave outputs perfectly compatible for the phase comparator. Counters for odd N values more commonly produce unsymmetrical outputs that can be less desirable inputs to the phase comparator. An easy modification to "square up" odd divide-by-N counter outputs is to insert a single toggling flip-flop stage between the counter output and the phase comparator's input. This produces an effective 2N multiplication of the input frequency within the PLL. The extra factor of two is removed by a second toggle flip-flop whose input is the output from the first flip-flop. This is the same system as was previously shown in Figure 2a where the +N counter becomes a +2N and M = 2 for the second counter. ## AN1801 10.8MHz FSK Decoder With NE564 Application Note ## **Linear Products** ## FSK DEMODULATION WITH THE 564 The 564 PLL is particularly attractive for FSK demodulation since it contains an internal voltage comparator and VCO which have TTL compatible inputs and outputs, and it can operate from a single 5V power supply. Demodulated DC voltages associated with the mark and space frequencies are recovered with a single external capacitor in a DC retriever without utilizing extensive filtering networks. An internal comparator, acting as a Schmitt trigger with an adjustable hysteresis, shapes the demodulated voltages into compatible TTL output levels. The high frequency design of the 564 enables it to demodulate FSK at high data rates in excess of 1.0M baud. Figure 1 shows a high-frequency FSK decoder designed for input frequency deviations of $\pm$ 1.0MHz centered around a free-running frequency of 10.8MHz. The value of the timing capacitance required was estimated from Figure 4a to be approximately 40pF. A trimmer capacitor was added to fine tune $f_0$ ' to 10.8MHz. Figure 2b indicates that the ±1.0MHz frequency deviations will be within the lock range for input signal levels greater than approximately 50mV with zero Pin 2 bias current. While strictly this figure is appropriate only for 5MHz, it can be used as a guide for lock range estimates at other fo' frequencies. A more thorough analysis confirms these lock range conclusions and serves as a guide for designing other systems. The closed-loop gain of the PLL is equal to the system's lock range and is found as the product of $K_d$ and $K_0$ adjusted to 10.8MHz $$2\omega_{L} = K_{V} = K_{d}K_{o} \tag{1}$$ $$2\omega_{L} = (0.46 \frac{\text{volt}}{\text{radian}}) (0.875 \frac{\text{MHz}}{\text{volt}})$$ $$\times (2\pi \times 10.8 \times 10^{6} \frac{\text{radian}}{\text{sec}})$$ $$2\omega_{L} = 2.73 \times 10^{7} \frac{\text{radian}}{\text{sec}} \text{ (Lock range total)}$$ Thus Pin 2 could be left as an open circuit and the internally set closed-loop gain would be adequate for tracking the mark and space input frequencies. However, to be safe, a bias adjustment as shown in Figure 1 is recommended to allow for $\rm K_d$ and $\rm K_o$ variations from device to device. Designing for a capture range of approximately 700kHz gives a low-pass filter time constant of $$\omega_{\rm c} \cong \sqrt{\frac{\omega L}{\tau}} \quad 2\omega_{\rm L} = K_{\rm V} = 2.73 \times 10^7 \quad (2)$$ $$(2\pi \times 700 \times 10^3) \cong \sqrt{\frac{2.73 \times 10^7}{\tau}}$$ $\tau = 1.18 \text{ms}$ Therefore, choose the low-pass filter capaci- $$C = \frac{\tau}{R} = \frac{1.41 \,\mu s}{1.3k} \simeq 1 \,\text{nF}$$ (3) Two 1nF capacitors were selected for the design. Capacitive coupling was used for the FSK input and is recommended to avoid DC feedthrough. This DC voltage would act as a DC offset to shift fo' from 10.8MHz. Balanced biasing with the $1.0k\Omega$ resistors from Pin 7 to Pins 3 and 6 also is recommended to establish symmetrical, quiescent current conditions in the limiter and phase comparator sections of the 564. The 470 $\Omega$ pull-up resistor for the VCO output was found to give a rise time less than 10ns. This rise time was further reduced by adding the $100\Omega$ resistor between Pins 9 and 11. Figure 3 shows an unmodulated 10.8MHz input signal and the VCO output. Note the approximate 90° phase lag of the VCO output. A 0.1 µF DC retriever capacitor (Pin 14) has less than $1\Omega$ impedance at $f_{\Omega}$ , and represents a good compromise between high baud rates (~100k baud) at fo' and higher-order filtering. If very high baud rates are used, this capacitor could be made smaller with an accompanying increase in the Schmitt trigger hysteresis voltage. The hysteresis was adjusted experimentally via the $10k\Omega$ potentiometer and $2k\Omega$ bias arrangement to give the waveshape shown in Figure 5 for 20k, 500k, and 2M baud rates with square wave FSK modulation. Note the magnitude and phase relationships of the phase comparator's output voltages with respect to each other and to the FSK output. The high frequency sum components of the input and VCO frequency also are visible as noise on the phase comparator's outputs. The phase comparator's outputs exhibit the waveshapes shown in Figure 4 when the FM input is changed from a square wave FSK modulation to a triangular sweep at a 100Hz modulation rate. The amplitude of the triangular sweep was increased from that used with square wave modulation, causing the loop to be driven in and out of lock. The loop is locked during the smooth, linear portions of the phase comparator's waveshapes and locked during the remaining portions. Lock and capture frequencies were measured for a Pin 2 bias current of $375\mu A$ and $f_0' = 10.8 MHz$ as: Lock: $$f_{1,1} = 6.2MH_z$$ $f_{1,2} = 16.4MH_z$ Capture: $f_{C1} = 9.3MH_z$ $f_{C2}=12.2MH_z$ \*P When the loop is locked, the phase detector's outputs represent the demodulated FM output. When unlocked, high frequency harmonics are present, increasing in amplitude until lock is achieved. ## 10.8MHz FSK Decoder With NE564 Linear Products Application Note ## 10.8MHz FSK Decoder With NE564 ## **AN181** # A 6MHz FSK Converter Design Example for the NE564 Application Note #### **Linear Products** ## **Design Example** It is desired to design an FSK converter operating at 6MHz with deviation of $\pm$ 1%. Supply voltage is 5V. Input to the 564 is from a radio receiver with an amplitude of 0.5V<sub>RMS</sub>. Worst case S/N is 10dB. An overall loop damping factor of 0.5 is specified ( $\xi$ ). #### Using the circuit in Figure 1 First the frequency determining capacitor must be established. Using the equation $$f_O = \frac{1}{22R_CC_O}$$ where R<sub>C</sub> is the internal resistance in the VCO oscillator equal to $100\Omega$ . Given two parameters the third is calculated f<sub>O</sub> = 6MHz; therefore $$C_O = \frac{1}{22 \times 100 \times 6 \times 10^6} = 75 \text{pF}.$$ A parallel 2 – 20pF trimmer and a 68pF $\pm$ 5% fixed mica capacitor is chosen. Next, signal level versus bias current and lock range is examined. Figure 2. Lock Range vs Signal Input The signal input to the 564 is specified to be $0.5V_{RMS}$ ; in the lock range graph, the input level is well within the limiting region of the 564. Thus, no external AM limiter circuit is required and a 10dB S/N (3.1:1) min. should provide reliable communication with a narrow deviation of $\pm$ 1% ( $\pm$ 60kHz) and there is no problem with adequate lock range as it pertains to bias current. We are free to use any loop gain necessary. The bias current sinking into Pin 2 is set to an initial value of $200\mu$ A. It's now possible to determine the damping factor of the closed-loop. First, the natural frequency of the loop is calculated from the relationship $$\omega_{\rm n} = \sqrt{\frac{K_{\rm O}K_{\rm D}}{\tau}} \tag{1}$$ where $$K_O = VCO$$ conversion gain in $\frac{\text{radians}}{\text{sec} \cdot \text{vol}}$ KD = Phase detector conversion gain $\tau$ = loop filter time constant in seconds. For $f_O=6MHz$ and $I_B=200\mu A$ , $K_O$ may be derived from Figure 3a by first constructing an extrapolated transfer line with slope one-quarter of the angle between the existing $I_B=0$ and $I_B=800$ plots. Interpolation gives $$K_O \cong \frac{(1.48 - 1.25MHz)}{(0.4 - 0.2V)} = \frac{\Delta f_O}{\Delta V_O};$$ Multiplying $\Delta f_O$ by $2\pi$ results in $$K_{O} = \frac{1.45 \times 10^{6} \text{rad/sec}}{0.2 \text{V}}$$ $$= 7.2 \times 10^{6} \frac{\text{radians}}{\text{sec} \cdot \text{volt}}$$ Next, using the K<sub>D</sub> graph (Figure 3b), $\pm$ 1 radian (-90° $\pm$ 57°); i.e., $\Delta\theta$ = 1 radian, results in an output of 0.6V/rad. Therefore, $$K_D = \frac{0.6}{\text{rad}} = 0.6 \text{ V/rad at}$$ $$I_B = 200 \mu A$$ . The value obtained for $K_{O}$ is for data taken at 1MHz and must be multiplied by 6 in order to find the correct value. Therefore, $$K_0 = 6 \times 7.2 \times 10^6 \frac{\text{radians}}{\text{sec} \cdot \text{volt}}$$ $$(6MH_z) = 4.34 \times 10^7 \frac{\text{radians}}{\text{sec volt}}$$ $$K_0K_0=K_V=(4.34\times10^7)(0.6)=2.6\times10^7$$ The damping factor specified (0.5) is now used to determine the necessary filter time constant (Pins 4, 5). $$\xi = \frac{1}{2\tau} \sqrt{\frac{K_0 K_0}{\tau}} = \frac{1}{2\sqrt{K_V \tau}} = \frac{\omega_n}{2K_V}$$ (2) $$\therefore \tau = \frac{1}{(4)(2.6 \times 10^7)(0.5)^2} = 38 \text{ns}$$ ## A 6MHz FSK Converter Design Example for the NE564 AN181 a. VCO Output Frequency as a Function of Input Voltage and Bias Current $(K_{\mbox{\scriptsize O}})$ b. Variation of the Phase Comparator's Output Voltage vs Phase Error and Bias Current $(K_D)$ Figure 3. Note that the filters on Pins 4 and 5 operate differentially with the net effect that break frequency is $$\omega_{\rm p} = \frac{1}{\rm RC}$$ (single pole filter – 3dB freg.) Now solving for $\omega_n$ using (1): $$\omega_{\text{n}} = \left[ \frac{(2.6 \times 10^7)}{(3.8 \times 10^{-8})} \right]^{1\!\!/2} = \frac{26 \times 10^6}{\text{sec}} \text{ radians/}$$ f<sub>n</sub> = 4.16MHz (natural frequency of the loop and approximate one-sided capture B.W.) The value of the loop filter capacitor may be determined by dividing the time constant by the value of the internal resistance, $1.3k\Omega$ . $$C_L = \frac{\tau}{1.3k\Omega} = \frac{3.8 \times 10^{-8}}{1.3 \times 10^3} = 29pF$$ This value filter time constant will give a less-than-critically-damped response allowing the fast excursion in V<sub>CO</sub> frequency necessary to good FSK reception. The tradeoff between response speed and carrier frequency harmonic rejection will have to be considered. A longer time constant gives more carrier rejection but slower response and less damping (Refer to equation 2). The next step is to test the circuit under actual operating conditions with the specified FSK signal. The level on Pin 15 (hysteresis adjust) must be set in the vicinity of +1.4V in order to attain proper FSK demodulation. Final signal tests may be carried out with noise injected through a resistive summing network at the input (Pin 6) to simulate the 10dB S/N. Note that the loop filter response actually operates on the frequency spectrum above (+) and below (-) the carrier center frequency, or center of deviation, for a symmetric FM or FSK signal. This may be seen in Figure 4. Figure 4. Bandpass Effect of Loop Filter # AN182 Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) Linear Products Application Note #### INTRODUCTION In order to obtain a local clock signal in Multiplexed Data Transmission systems, a phase and frequency coherent method of signal extraction is required. A Master-Slave system using the quartz crystal as the primary frequency determining element in a phase-lock loop VCO is used to reproduce a phase coherent clock from an asynchronous Data Stream. The NE564, a versatile phase-locked loop (PLL) operating at frequencies of 50MHz, has inputs and outputs designed to be TTL compatible. The Signetics NE564 is used to generate the phase-locked, crystal-stabilized clock reference signal. Its particular adaptation, for use with a crystal-controlled VCO instead of the usual RC control elements, requires a brief review of the principles of the Phase-Lock Loop design. The NE564 Phase-Locked Loop is a fully contained system, including limiter, phase detector, VCO, DC amplifiers, DC retriever and output comparator (reference Figure 1). For the clock regeneration system to be discussed, the portions of the NE564 implemented are the input limiter, phase detector and VCO. The signal limiter amplifies low level inputs (until saturation is reached, which is typically 60mV<sub>P-P</sub> for the NE564). The signal limiter output is fed to the phase detector, where the "unknown" input is compared to the "known" VCO frequency of the NE564. The differential error signal that is generated is fed through a DC amplifier and a voltage-to-current converter. The change in the current generated forces the VCO frequency to vary in its frequency and/or phase relationship, such that a $\theta$ of 90° lagging is obtained (the actual phase relationship may be somewhat less than 90° depending upon the $K_dK_0$ (gain) product of the NE564 at the operating frequency and bias current). The external filtering incorporated at Pins 4 and 5 control the dynamic frequency response and loop stability criteria. The NE564 is a first order system; therefore, the use of single capacitors (at Pins 4 and 5) will automatically create a "second-order" system. An RC series filter combination will cause a lead-lag condition that will permit dynamic selectivity, along with closed-loop stability. #### LOOP GAIN FUNCTIONS The phase detector conversion gain ( $K_d$ ) and the VCO conversion gain ( $K_o$ ) determine, in large part, the lock range, capture range and linearity characteristics of the NE564. These device parameters are both dependent upon bias current and operating frequency. Some typical curves for each of the parameters are shown for the NE564 in Figures 2 and 3. ## THE CLOCK REGENERATOR CIRCUIT The basic building blocks of the clock regenerator circuit are shown in Figure 4. The PLL is shown as a frequency multiplier incorporating a divide by "N" in the VCO phase detector feedback loop. The functions of the ringing circuit and the NE527 high-speed comparator will be discussed later. The waveforms of Figure 5 indicate the waveforms transmitted over a T1 line. The bipolar signal transmitted has "no" DC components induced in the transmission line (reference should be made to the effect of normal mode and common effects on signal information). When transmitted over telephone wire pairs, the resultant signal (at the receive end) will have been degraded in both waveshape and signal-to-noise ratios. Typical attenuation factors for a T1 line are -30dB per 6000 feet. In addition, pair-to-pair crosstalk can degrade signal-to-noise ratios. The energy transmitted in the bipolar system of signal transfer is centered at 772kHz (generated by the bit format). At the receiving end the bipolar signal information is converted to a unipolar pulse train after being amplified, filtered and fed through an automatic level control circuit. Some types of PCM systems use the rectified and filtered DC (average) to control the phase of the regenerator clock; however, in newer systems, bipolar signals are preprocessed (or Linear Products Application Note # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) **AN182** preconditioned) by terminal common equipment resulting in unipolar information. #### **T1 Data Transmission** The bipolar signal, as transmitted on a T1 line, appears below with the original binary, converted unipolar and clock waveform (reference Figure 5). The bipolar signal, when transmitted over standard wire pairs, will be degraded both in wave shape and signal-to-noise by the time it reaches the signal repeater. This is due to the attenuation factor of the cable which is nearly -30dB for 6000 ft. In addition, pair to pair crosstalk degrades signal-to-noise. The energy in the transmitted bipolar signal is centered at 772kHz due to the particular bit format. Bipolar signals have no DC offset. At each receiving station the bipolar signal is amplified, filtered and fed through an automatic level control circuit. A full wave rectified signal is then sent to the clock regeneration circuit. This is essentially the format followed by some of the original T1 repeater equipment. The clock regeneration circuit described here could be adapted to this system. #### THE T1 SPECTRUM The bipolar signal is similar to NRZ data in that it does not contain carrier information. In order to give the PLL coherent frequency information sufficient to obtain "capture" and lock, carrier components must be obtained from the data stream. The time duration of the frequency information fed to the PLL is also important in order to obtain accurate and stable information to update the PLL. In order to begin the extraction of frequency information, the positive-going portions of the bipolar data signals are used to drive a class "C" transistor tank circuit (reference Figure 4) which is sharply tuned to the basic clock frequency (1.544MHz). Each positive half cycle of data then starts a wave train of coherent information which is phase synchronous with each succeeding positive data bit. When the LC tank is optimally tuned, relatively extended periods without data bits can be tolerated with minimal loss of frequency and phase information. The combination of good short-term frequency stability of the high "Q" LC tank, coupled with the long-term stability of the crystal-controlled VCO, is the founda- # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) AN182 tion of the NE564 clock regeneration system accuracy. It must be emphasized that data pulse synchronization of the preprocessing circuit must be frequency coherent with the fundamental period of the time base to be extracted. That is, if the time period of the clock is ${}^t\!\!\!/\!_C = T_i$ where $f_C$ is the clock frequency, then the spacing between any positive code bit sequence must be $n\times t$ (reference Figure 6). Looking at the spectral analysis of the relative energy available to the clock extraction circuitry (with a worst-case duty cycle of 1 of 16) will demonstrate the need for enchancing the particular desired frequency component before applying the signal to the Phase-Lock Loop. For $f_0 = 1.544 \text{MHz}$ , the period is T = 647.67 ns. The pulse or bit width is 323.8ns. Here the bit duration 323.8ns = b. The Fourier expansion of the discrete spectrum is related by the following equation: $$F_{(n)} = \frac{(Ab)}{T} \begin{vmatrix} \frac{\sin(\frac{n\pi b}{t})}{\frac{n\pi b}{t}} \\ \frac{n\pi b}{t} \end{vmatrix} n = 0, 1, 2... \quad (1)$$ The basic frequency component resulting from various bit spacing factors is defined by the equation $$f = \frac{1}{T} \tag{}$$ where $f \leq f_0 = 1.544MHz$ If we consider the special case of a single pulse present out of 16 bipolar or 32NRZ periods, then T = 16 bipolar bit times = $$16 \times 647.67$$ ns = $10.36\mu$ s f = $96.5$ kHz Accordingly, the spectral lines will be spaced in multiples of 96.5kHz. The spectrum for this particular worst case condition is shown in Figure 7 below. Solving equation 1 for the relative amplitude of the 1.544MHz spectral component with the pulse spacing shown, $$\mathsf{F}_{(16)}(\frac{\mathsf{Ab}}{\mathsf{T}}) \left| \begin{array}{c} \frac{16\pi\mathsf{b}}{\mathsf{t}} \\ \frac{16\pi\mathsf{b}}{\mathsf{t}} \end{array} \right|$$ where T = 2nb, n = 16. $$= \left(\frac{Ab}{(2)(16)b}\right) \frac{\sin(\frac{16\pi b}{32b})}{\frac{(16\pi b)}{32b}} = \frac{A}{32} \frac{2}{\pi}$$ $$= (0.02)A$$ $$= -34dB$$ It is evident that as the bit spacing increases to the point where $f_O$ is the 16th harmonic of the fundamental, very little $f_O$ energy is available to drive a phase-lock regeneration circuit. $F_{(16)}$ is also ineffective since it is an even subharmonic of $f_O$ . The PLL will not normally lock to even harmonics; in fact, an error signal is produced which tends to force the VCO out of lock. This fact further stresses the need for preprocessing in the frequency domain. The class "C" pulsed resonant tank significantly multiplies the magnitude of the $f_O$ spectral component and filters out unwanted subharmonics. The loop error voltage available from the phase detector for phase correction of the VCO is directly related to the product of the incoming coherent spectral energy multiplied in the balanced mixer with the reference signal derived from the VCO. Since the phase error information is integrated in the loop filters, the instantaneous magnitude of the DC error voltage is proportional to the time integral of coherent mixer products. Thus, as the magnitude and time duration of the desired frequency component is increased in the # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) **AN182** preprocessing circuitry, the VCO phase accuracy is greatly improved. Capture time is obviously enhanced also. The signal from the tuned tank is buffered by a FET follower N-channel enhancement mode device (reference Figure 12). This provides power gain with virtually no loading on the tank circuit and avoids degrading the "Q". The buffered signal is then fed to a high-speed comparator (Signetics' NE527) which allows for waveform symmetry adjustment in addition to providing a standard TTL output to drive the NE564 PLL. In the particular circuit shown in Figure 12, the 1.544MHz information is applied to the phase detector input of the NE564 Phase-Lock Loop. The VCO, however, is operated at four (4) times this frequency to order to take advantage of economical and readily available crystals. The VCO signal is fed through a divide-by-four counter (74LS73) to provide the Phase Detector reference and final regenerated clock signal. To avoid loading, the clock signal (1.544MHz) is buffered by the 75451 peripheral driver which provides a high-speed open collector TTL output. The input signal is AC coupled in order to reduce DC bias errors in the Phase Detector caused by "O" level variations. ## The Crystal The crystal used was chosen to match the NE564 VCO drive characteristics. It is an "AT" cut oscillator crystal which operates near the anti-resonate or "parallel" mode in this circuit. The crystal may have to be fine-tuned, as indicated in Figure 8. The pulling characteristic of the crystal is adequate to allow for 0 to 70°C operational drift plus initial and aging accuracy tolerance factors and still retain lock between master and slave station VCXOs. The average lock range at room temperature with one of sixteen data bits present is typically 1000Hz for a 6.176MHz crystal with a capture range greater than For VCO operation at 6.176MHz, $C_S$ is 22pF, $C_C$ is 18pF, and $C_t$ , a 1 – 8pF trimmer capacitor (reference Figure 8). ## NE564 CRYSTAL-CONTROLLED VCO As shown in Figure 8, the crystal is operated with a series capacitor. When properly trimmed, this allows the crystal to operate near the series resonant mode. A crystal manufactured to operate in the series resonant mode will do so only if it sees a pure resistance looking into the oscillator terminals. The circuit below shows an oscillator which looks inductive with the equivalent crystal circuit and trimmer capacitor $C_1$ (reference Figure 9). If Lo is small and the internal gain of the device high over a wide frequency range, Lo may resonate with the Co of the crystal at a very high frequency. Under certain conditions the circuit may even tend to operate in the 3rd overtone mode unless measures are taken to roll-off the circuit gain. This is the purpose of Cs in Figure 8. Since the gain of the VCO is a factor in spurious oscillation, the current injected into Pin 2 will also have an effect in this respect. (Ko increases with I2). At higher operating frequencies this parameter may become more critical in attaining stable start ups in the desired frequency mode. Obviously the size of Cs must be smaller than the value needed to cause free running near the desired frequency without the crystal connected. ## CRYSTAL SPECIFICATION Crystals may be manufactured to operate in either the series mode with no external capacitance (purely resistive load) or in the parallel mode with a specified value of load capacitance. The 564 tends to operate at a frequency above the specified value when a series mode crystal is used. For a design frequency of 6.176000MHz and zero load capacitance. Referring to Figure 8, for $C_{\rm S}=10{\rm pF}$ and $C_{\rm T}=10{\rm pF}$ the average center frequency for an NE564 sample measured in the lab was 6181.192kHz. For the same $C_{\rm S}$ , but with $C_T$ equal to 60pF, $f_O$ measured 6176.565kHz. A second crystal showed a spread of 6176.600kHz to 6180.855kHz. The effect of the VCO was to pull the crystal to a frequency above its design value. This effect is then nearly tuned out by the external capacitances $C_S$ and $C_T$ . If $C_T$ is sufficiently increased, the crystal will see a purely resistive load and operate at its rated frequency. A second approach is to specify a crystal which is to operate near the anti-resonate or parallel mode. Normally this is done with a certain value of external load capacitance specified by the customer which matches the existing circuit parameters. The maximum difference between series and parallel resonance for any crystal is 0.5% of $f_{\rm O}$ (series resonant mode); for $f_{\rm r}=6.126{\rm MHz},~0.5\%$ of $f_{\rm r}=30{\rm kHz}$ . The usual value would be lower than this. $$f_a = f_r \sqrt{1 + \frac{1}{r_C}}$$ $r_{\rm O}$ = electromechanical coupling factor, $f_{\rm a}$ = parallel resonant frequency). The particular cut of the crystal material determines the drift response over temperature. For oscillator applications, the AT cut offers the best overall stability over a wide frequency and temperature range. Final design uses second approach. For a stability or total tolerance of $\pm$ 15ppm over the rated operating range of $-20^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ , a certain manufacturer's crystal actually performed as shown above (Refer to Figure 11). Calibration accuracy is the allowable frequency tolerance at the reference temperature, i.e., ± 10ppm @ 25°C. Third, is a long-term drift spec which determines the customer's maximum allowable drift due to aging effects. An acceptable value in quality crystals is ±2ppm/year. Linear Products Application Note ## Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) **AN182** Using our reference crystal of 6.176MHz and the above specifications, the crystal limits over a 1 year period would be: Temperature stability: $\pm 15$ ppm $\times 6.176$ = $\pm 93$ Hz =± 93Hz Calibration tolerance: $\pm$ 10ppm imes 6.176 =± 62Hz @25°C Long term drift: $\pm 2ppm \times 1 \times 6.176$ =± 12Hz Total: (± 167Hz) The above figure of $\pm$ 167Hz then determines the capture and lock range over which two crystal stabilized VCOs must track under worst case conditions when the exact same crystal specifications are used for master and slave units within an operational system. ## **Crystal Specifications** ## 'AT' Cut Oscillator Type Fundamental mode operation HC-33 Case (Standard) Calibration tolerance: ± 10ppm @ 25°C Temperature stability: $\pm$ 15ppm; -15°C to +65°C Circuit operating condition: Parallel resonance Frequency specified: 6.176000MHz Part designation: Croven #A330 DEF-32 or equivalent ## **Setup Procedure** Referring to Figure 12, the following setup procedure will aid the user in establishing proper circuit operation. Regulated supply voltage of +5V and -6V are required. Current drain on the +5V line is $\sim 100$ mA, and 6mA for the -6V. With proper voltage applied, (1) First check the supply currents to be sure they are in the range indicated above. (2) Check the operation of the NE564 VCXO by looking at Pin 9 with an oscilloscope (see Figure 13). A reasonably symmetric square wave should be present, having a frequency near 6.1MHz. (3) Attach a DVM across the 2k resistor which feeds Pin 2 of the NE564 and adjust for a reading of 2.00V, indicating a 1mA DC current flowing into Pin 2 (The (+) lead of the DVM should be connected to the end of the 2k resistor which ties to the wiper of the 10k pot and the (-) lead to Pin 2 of the 564; reference Figure 14). (4) The exact center frequency is set by adjusting Ct, the crystal trimmer cap, for exactly 6.176000MHz with no signal input (this sets the center frequency of the VCXO to free-run in the center of the capture range). (5) Enable strobe 'A' and 'B' with a +2.7V min. to +5V max. level. Apply a standard 1.544MBS NRZ data signal to the input terminal, terminated in $50\Omega$ . The amplitude should be +3 to +5V (0 to peak). Set the duty cycle for 1 bit in a 16-bit period. Note the data generator must be driven from a crystalcontrolled master oscillator also adjusted for a center data rate of 1.544 000MBS. Monitor the buffered output of the ringing circuit with a scope connected to the source of the SD213 (Figure 15). The waveform should appear as in Figure 17. (6) Adjust tank trimmer cap C<sub>T</sub> for a maximum amplitude and note that the cycle period should be 647ns. (7) Now monitor the comparator output signal at Pin 7 and adjust Rt for a 50% duty cycle. The same signal will appear at Pin 5 of the NE527 except it will be inverted. The signal on Pin 7 of the NE527 and Pin 6 of the NE564 should appear as shown in Figure 19. Now attach one lead of a dual-trace scope to Pin 7 of the NE527 and the other to Pin 3 of the NE564 as shown (Figure 16). The two signals should be in phase-locked with an approximate $90^\circ$ differential as shown in Figure 20 (data signal applied to @ 1.544MBS). If lock does not occur, a slight trimming of the crystal trimmer $C_T$ should correct for slight differences in master-to-slave crystal tolerance. It is recommended that master and slave crystals be of the exact same design and specification to insure optimal tracking over time and temperature. A recommended manufacturer and part number appears at the end of this application note for your convenience. Once lock is attained, move one lead of the dual-trace scope to the buffered output of the 75451 Pin 3, leaving the other scope probe on Pin 6 of the NE564. The phase-locked waveform should appear as in Figure 25. If a data word generator is being used, you may check overall operation for various bit patterns by synchronizing the scope trigger on the "end of word" pulse, then observe the phase error effect as different combinations are fed in. #### PHASE JITTER When operating with real-time data transmission, the PLL loop filters must be optimized to minimize regenerated clock jitter. A good grade of mylar capacitor is recommended as connected to Pins 4 and 5 of the NE564. A simple pair of shunt-connected loop filter caps of $0.33\mu F$ to $0.76\mu F$ was found to be adequate. # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) Linear Products Application Note # Clock Regenerator With Crystal-Controlled Phase-Locked VCO (NE564) **AN182** #### References - 1. "Fourier Analysis" by Hwei P. Hsu, Simon & Schuster Tech Outlines - 2. "Pulse and Digital Circuits" by Millman and Taub McGraw Hill - 3. "Phaselock Techniques" by Floyd M. Gardner Wiley, 1966 # NE/SE565 Phase-Locked Loop **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE565 Phase-Locked Loop (PLL) is a self-contained, adaptable filter and demodulator for the frequency range from 0.001Hz to 500kHz. The circuit comprises a voltage-controlled oscillator of exceptional stability and linearity, a phase comparator, an amplifier and a low pass filter as shown in the Block Diagram. The center frequency of the PLL is determined by the free-running frequency of the VCO; this frequency can be adjusted externally with a resistor or a capacitor. The low pass filter, which determines the capture characteristics of the loop, is formed by an internal resistor and an external capacitor. #### **FEATURES** - Highly stable center frequency (200ppm/°C typ.) - Wide operating voltage range (± 6V to ± 12V) - Highly linear demodulated output (0.2% typ.) - Center frequency programming by means of a resistor or capacitor, voltage or current - TTL and DTL compatible square wave output; loop can be opened to insert digital frequency divider - Highly linear triangle wave output - Reference output for connection of comparator in frequency discriminator - Bandwidth adjustable from < ± 1% to > ± 60% - Frequency adjustable over 10 to 1 range with same capacitor #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** #### **APPLICATIONS** - Frequency shift keying - Modems - Telemetry receivers - Tone decoders - SCA receivers - Wide-band FM discriminators - Data synchronizers - Tracking filters - Signal restoration - Frequency multiplication & division Linear Products Product Specification # Phase-Locked Loop **NE/SE565** #### **EQUIVALENT SCHEMATIC** #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic SO | 0 to +70°C | NE565D | | 14-Pin Cerdip | 0 to +70°C | NE565F | | 14-Pin Plastic DIP | 0 to +70°C | NE565N | | 14-Pin Cerdip | -55°C to +125°C | SE565F | | 14-Pin Plastic DIP | -55°C to +125°C | SE565N | ## **ABSOLUTE MAXIMUM RATINGS** $T_A = 25^{\circ}C$ , unless otherwise specified. | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------|-------------------------|------------------| | V+ | Maximum operating voltage | 26 | ٧ | | VIN | Input voltage | 3 | V <sub>P-P</sub> | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>A</sub> | Operating ambient temperature range NE565 SE565 | 0 to +70<br>-55 to +125 | ိုင | | P <sub>D</sub> | Power dissipation | 300 | mW | **NE/SE565** DC AND AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = \pm 6V$ , unless otherwise specified. | | 0.40.445770 | TEST COMPUTIONS | SE565 NE565 | | | | | | | | |------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|------|------|--------------|------|--------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | | Supply r | equirements | | | | | | | | | | | V <sub>CC</sub> | Supply voltage | | ± 6 | | ± 12 | ± 6 | | ± 12 | ٧ | | | Icc | Supply current | | | 8 | 12.5 | | 8 | 12.5 | mA | | | input ch | aracteristics | | | | | | | | | | | | Input impedance <sup>1</sup> | | 7 | 10 | | 5 | 10 | | kΩ | | | | Input level required for tracking | $f_O = 50$ kHz, $\pm 10\%$<br>frequency deviation | 10 | | | 10 | | | mV <sub>RMS</sub> | | | VCO cha | aracteristics | | | | | | | | | | | f <sub>C</sub> | Center frequency<br>Maximum value<br>distribution <sup>2</sup> | Distribution taken about $f_{\Omega} = 50 \text{kHz}$ , $R_1 = 5.0 \text{k}\Omega$ , | 300 | 500 | - | | 500 | | kHz | | | | | $C_1 = 1200pF$ | -10 | 0 | +10 | - 30 | 0 | +30 | % | | | | Drift with temperature Drift with supply voltage | $f_O = 50$ kHz<br>$f_O = 50$ kHz, $V_{CC} = \pm 6$ to $\pm 7$ V | | 500<br>0.1 | 1.0 | | 600<br>0.2 | 1.5 | ppm/°C<br>%/V | | | | Triangle wave<br>output voltage level<br>linearity | | 1.9 | 2.4<br>0.2 | 3 | 1.9 | 2.4<br>0.5 | 3 | V <sub>P-P</sub> % | | | | Square wave<br>logical ''1'' output voltage<br>logical ''0'' output voltage | $f_O = 50kHz$<br>$f_O = 50kHz$ | +4.9 | +5.2<br>-0.2 | +0.2 | +4.9 | +5.2<br>-0.2 | +0.2 | V<br>V | | | | Duty cycle | f <sub>O</sub> = 50kHz | 45 | 50 | 55 | 40 | 50 | 60 | % | | | t <sub>R</sub> | Rise time | | | 20 | 100 | | 20 | | ns | | | t <sub>F</sub> | Fall time | | | 50 | 200 | | 50 | | ns | | | Isink | Output current (sink) | | 0.6 | 1 | | 0.6 | 1 | | mA | | | Isource | Output current (source) | | 5 | 10 | | 5 | 10 | | mA | | | Demodu | lated output characteristics | | | | | | | | | | | V <sub>OUT</sub> | Output voltage level | Measured at Pin 7 | 4.25 | 4.5 | 4.75 | 4.0 | 4.5 | 5.0 | ٧ | | | | Maximum voltage swing <sup>3</sup> | and the state of t | | 2 | | | 2 | | V <sub>P-P</sub> | | | | Output voltage swing | ± 10% frequency deviation | 250 | 300 | | 200 | 300 | | mV <sub>P-P</sub> | | | THD | Total harmonic distortion | | | 0.2 | 0.75 | | 0.4 | 1.5 | % | | | | Output impedance <sup>4</sup> | | | 3.6 | | | 3.6 | | kΩ | | | Vos | Offset voltage (V6 - V7) | | | 30 | 100 | | 50 | 200 | mV | | | | Offset voltage vs temperature (drift) | | | 50 | | | 100 | | μV/°C | | | | AM rejection | | 30 | 40 | | | 40 | | dB | | #### NOTES: - 1. Both input terminals (Pins 2 and 3) must receive identical DC bias. This bias may range from 0V to -4V. - 2. The external resistance for frequency adjustment (R<sub>1</sub>) must have a value between $2k\Omega$ and $20k\Omega$ . - 3. Output voltage swings negative as input frequency increases. - 4. Output not buffered. #### TYPICAL PERFORMANCE CHARACTERISTICS # DESIGN FORMULAS (See Figure 1) Free-running frequency of VCO: $$f_0 \simeq \frac{1.2}{4R_1C_1}$$ in Hz Lock range: $f_L = \pm \frac{8f_O}{V_{CC}}$ in Hz Capture range: $f_{C} \simeq \pm \frac{1}{2\pi} \sqrt{\frac{2\pi f_{L}}{\tau}}$ where $\tau = (3.6 \times 10^3) \times C_2$ ## TYPICAL APPLICATIONS #### **FM** Demodulation The 565 Phase-Locked Loop is a general purpose circuit designed for highly linear FM demodulation. During lock, the average DC level of the phase comparator output signal is directly proportional to the frequency of the input signal. As the input frequency shifts, it is this output signal which causes the VCO to shift its frequency to match that of the input. Consequently, the linearity of the phase comparator output with frequency is determined by the voltage-to-frequency transfer function of the VCO. Because of its unique and highly linear VCO, the 565 PLL can lock to and track an input signal over a very wide bandwidth (typically $\pm\,60\%$ ) with very high linearity (typically, within 0.5%). A typical connection diagram is shown in Figure 1. The VCO free-running frequency is given approximately by $$f_O = \frac{\sim 1.2}{\sim 4R_1C}$$ and should be adjusted to be at the center of the input signal frequency range. $C_1$ can be any value, but $R_1$ should be within the range of 2000 to 20,000 $\Omega$ with an optimum value on the order of 4000 $\Omega$ . The source can be direct coupled if the DC resistances seen from Pins 2 and 3 are equal and there is no DC voltage difference between the pins. A short between Pins 4 and 5 connects the VCO to the phase comparator. Pin 6 provides a DC reference voltage that is close to the DC potential of the demodulated output (Pin 7). Thus, if a resistance is connected between Pins 6 and 7, the gain of the output stage can be reduced with little change in the DC voltage level at the output. This allows the lock range to be decreased with little change in the freeruning frequency. In this manner the lock range can be decreased from $\pm 60\%$ of fo to approximately $\pm 20\%$ of fo (at $\pm 60\%$ ). A small capacitor (typically $0.001\mu F$ ) should be connected between Pins 7 and 8 to eliminate possible oscillation in the control current source. A single-pole loop filter is formed by the capacitor C2, connected between Pin 7 and the positive supply, and an internal resistance of approximately $3600\Omega$ . **NE/SE565** #### Frequency Shift Keying (FSK) FSK refers to data transmission by means of a carrier which is shifted between two preset frequencies. This frequency shift is usually accomplished by driving a VCO with the binary data signal so that the two resulting frequencies correspond to the "0" to "1" states (commonly called space and mark) of the binary data signal. A simple scheme using the 565 to receive FSK signals of 1070Hz and 1270Hz is shown in Figure 2. As the signal appears at the input, the loop locks to the input frequency and tracks it between the two frequencies with a corresponding DC shift at the output. The loop filter capacitor $C_2$ is chosen smaller than usual to eliminate overshoot on the output pulse, and a three-stage RC ladder filter is used to remove the carrier component from the output. The band edge of the ladder filter is chosen to be approximately half way between the maximum keying rate (in this case 300 baud or 150Hz) and twice the input frequency (approximately 2200Hz). The output signal can now be made logic compatible by connecting a voltage comparator between the output and Pin 6 of the loop. The freerunning frequency is adjusted with $R_1$ so as to result in a slightly-positive voltage at the output with $f_{\rm IN}=1070{\rm Hz}$ . The input connection is typical for cases where a DC voltage is present at the source and therefore a direct connection is not desirable. Both input terminals are returned to ground with identical resistors (in this case, the values are chosen to effect at $600\Omega$ input impedance). #### Frequency Multiplication There are two methods by which frequency multiplication can be achieved using the 565: - 1. Locking to a harmonic of the input signal. - Inclusion of a digital frequency divider or counter in the loop between the VCO and phase comparator. The first method is the simplest, and can be achieved by setting the free-running frequency of the VCO to a multiple of the input frequency. A limitation of this scheme is that the lock range decreases as successively higher and weaker harmonics are used for locking. If the input frequency is to be constant with little tracking required, the loop can generally be locked to any one of the first 5 harmonics. For higher orders of multiplication, or for cases where a large lock range is desired, the second scheme is more desirable. An example of this might be a case where the input signal varies over a wide frequency range and a large multiple of the input frequency is required. A block diagram of the second scheme is shown in Figure 3. Here the loop is broken between the VCO and the phase comparator, and a frequency divider is inserted. The fundamental of the divided VCO frequency is locked to the input frequency in this case, so that the VCO is actually running at a multiple of the input frequency. The amount of multi- plication is determined by the frequency divider. A typical connection scheme is shown in Figure 4. To set up the circuit, the frequency limits of the input signal must be determined. The free-running frequency of the VCO is then adjusted by means of R1 and C1 (as discussed under FM demodulation) so that the output frequency of the divider is midway between the input frequency limits. The filter capacitor, C2, should be large enough to eliminate variations in the demodulated output voltage (at Pin 7), in order to stabilize the VCO frequency. The output can now be taken as the VCO squarewave output, and its fundamental will be the desired multiple of the input frequency (f<sub>IN</sub>) as long as the loop is in # SCA (Background Music) Decoder Some FM stations are authorized by the FCC to broadcast uninterrupted background music for confimercial use. To do this, a frequency modulated subcarrier of 67kHz is used. The frequency is chosen so as not to interfere with the normal stereo or monaural program; in addition, the level of the subcarrier is only 10% of the amplitude of the combined signal. The SCA signal can be filtered out and demodulated with the NE565 Phase-Locked Loop without the use of any resonant circuits. A connection diagram is shown in Figure 5. This circuit also serves as an example of operation from a single power supply. A resistive voltage divider is used to establish a bias voltage for the input (Pins 2 and 3). The demodulated (multiplex) FM signal is fed to the input through a two-stage high-pass filter, both to effect capacitive coupling and to attenuate the strong signal of the regular channel. A total signal amplitude, between 80mV and 300mV, is required at the input. Its source should have an impedance of less than $10,000\Omega.$ The Phase-Locked Loop is tuned to 67kHz with a $5000\Omega$ potentiometer; only approximate tuning is required, since the loop will seek the signal. **NE/SE565** The demodulated output (Pin 7) passes through a three-stage low pass filter to provide de-emphasis and attenuate the high- frequency noise which often accompanies SCA transmission. Note that no capacitor is provided directly at Pin 7; thus, the circuit is operating as a first-order loop. The demodulated output signal is in the order of 50mV and the frequency response extends to 7kHz. # AN183 Circuit Description of the NE565 PLL Application Note #### **Linear Products** # CIRCUIT DESCRIPTION OF THE NE565 PLL The 565 is a general purpose PLL designed to operate at frequencies below 1MHz. The loop is broken between the VCO and phase comparator to allow the insertion of a counter for frequency multiplication applications. With the 565, it is also possible to break the loop between the output of the phase comparator and the control terminal of the VCO to allow additional stages of gain or filtering. This is described later in this section. The VCO is made up of a precision current source and a non-saturating Schmitt trigger. In operation, the current source alternately charges and discharges an external timing capacitor between two switching levels of the Schmitt trigger, which in turn controls the direction of current generated by the current source. A simplified diagram of the VCO is shown in Figure 1. I<sub>1</sub> is the charging current created by the application of the control voltage V<sub>C</sub>. In the initial state, Q3 is off and the current I1 charges capacitor C<sub>1</sub> through the diode D<sub>2</sub>. When the voltage on C1 reaches the upper triggering threshold, the Schmitt trigger changes state and activates the transistor Q<sub>3</sub>. This provides a current sink and essentially grounds the emitters of $Q_1$ and $Q_2$ . The charging current I1 now flows through D1, Q1 and Q3 to ground. Since the base-emitter voltage of Q2 is the same as that of Q1, an equal current flows through Q2. This discharges the capacitor C1 until the lower triggering threshold is reached, at which point the cycle repeats itself. Because the capacitor C1 is charged and discharged with the constant current I1, the VCO produces a triangle waveform as well as the square wave output of the Schmitt trigger. The complete circuit for the 565 is shown in Figure 2. Transistors $Q_1-Q_7$ and diodes $D_1-D_3$ form the precision current source. The base of $Q_1$ is the control voltage input to the VCO. This voltage is transferred to Pin 8 where it is applied across the external resistor $R_1.$ This develops a current through $R_1$ which enters Pin 8 and becomes the charging current for the VCO. With the exception of the negligible $Q_1$ base current, all the current that enters Pin 8 appears at the anodes of diodes $D_2$ and $D_3.$ When $Q_8$ (controlled by the Schmitt trigger) is on, $D_3$ is reverse-biased and all the current flows through $D_2$ to the duplicating current source $Q_5-Q_7,\ R_2-R_3$ and appears as the capacitor discharge current at the collector of $Q_5$ . When $Q_8$ is off, the duplicating current source $Q_5-Q_7$ , $R_2-R_3$ floats and the charging current passes through $D_3$ to charge $C_1$ . The Schmitt trigger $(Q_{11},\,Q_{12})$ is driven from the capacitor triangle waveform by the emitter-follower $Q_9$ . Diodes $D_6-D_9$ prevent saturation of $Q_{11}$ and $Q_{12}$ , enhancing the switching speed. The Schmitt trigger output is buffered by emitter-follower $Q_{13}$ and is brought out to Pin 4, and is also connected back to the current source by the differential amplifier $(Q_{14}-Q_{19})$ . When operated from dual symmetrical supplies, the square wave on Pin 4 will swing between a low level of slightly (0.2V) below ground to a high level of one diode voltage drop (0.7V) below the positive supply. The triangle waveform on Pin 9 is approximately centered between the positive and negative supplies and has an amplitude of 2V with supply voltages of $\pm$ 5V. The amplitude of the triangle waveform is directly proportional to the supply voltages. The phase comparator is again of the doubly-balanced modulator type. Transistors $Q_{20}$ and $Q_{24}$ form the signal input stage, and must be biased externally. If dual symmetrical supplies are used, it is simplest to bias $Q_{20}$ and $Q_{24}$ through external resistors to ground. The switching stage $Q_{18}$ , $Q_{19}$ , $Q_{22}$ and $Q_{23}$ is driven from the Schmitt trigger via Pin 5 and $D_{11}$ . Diodes $D_{12}$ and $D_{13}$ limit the phase comparator output, and differential amplifier $Q_{26}$ and $Q_{27}$ provides increased loop gain. The loop low pass filter is formed with an external capacitor (connected to Pin 7) and the collector resistance $R_{24}$ (typically $3.6 \mathrm{k}\Omega$ ). The voltage on Pin 7 becomes the error voltage which is then connected back to the control voltage terminal of the VCO (base of $Q_1$ ). Pin 6 is connected to a tap on the bias resistor string and provides a reference voltage which is nominally equal to the output voltage on Pin 7. This allows differential stages to be both biased and driven by connecting them to Pins 6 and 7. The free-running center frequency of the 565 is adjusted by means of $R_1$ and $C_1$ and is given approximately by $$f_0' \simeq \frac{1.2}{4R_1C_1} \tag{1}$$ When the phase comparator is in the limiting mode ( $V_{IN} \ge 200 \text{mV}_{P-P}$ ), the lock range can be calculated from the expression: $$2\omega_{L} = 2K_{o}K_{d}A\theta_{d} \tag{2}$$ where $K_0$ is the VCO conversion gain, $K_d$ is the phase comparator's conversion gain, A is the amplifier gain, and $\theta_d$ is the maximum phase error over which the loop can remain in lock. Specific values for the terms of Equation 2 for the 565 are $$K_{d} = \frac{1.4}{\pi} V/rad \tag{3}$$ $$A = 1.4 \tag{4}$$ $$e_{d} = \frac{\pi}{2} rad$$ (5) $$K_{o} = \frac{50f_{O}'}{V_{CC}} \frac{\text{rad}}{\text{Volt-sec}}$$ (6) where $V_{CC}$ is the total supply voltage applied to the circuit. The tracking range for the 565 then becomes: $$f_L \cong \pm \frac{\omega_L}{2\pi} \cong \pm \frac{8f_O}{V_{CC}} Hz$$ (7) to each side of the free-running frequency, or a total lock range of: $$2f_L \cong \pm \frac{16f_O}{V_{CC}}Hz \tag{8}$$ The capture range, over which the loop can acquire lock with the input signal, is given approximately by: $$2\omega_{\mathbb{C}} \cong 2\sqrt{\frac{\omega_{\mathbb{L}}}{\tau}} \tag{9}$$ where $\omega_{\rm L}$ is the one-sided tracking range $$\omega_{\mathsf{L}} = 2\pi \mathsf{f}_{\mathsf{L}} \tag{10}$$ and $\tau$ is the time constant of the loop filter $$\tau = RC_2 \tag{11}$$ The lock-in range can be written as: $$f_{C} \cong \pm \frac{1}{2\pi} \sqrt{\frac{2\pi f_{L}}{\tau}} = \pm \frac{1}{2\pi} \sqrt{\frac{32\pi f_{O}'}{V_{CC}}}$$ (12) to each side of the free-running frequency or a total capture range of: $$f_{\rm C} \cong \frac{1}{\pi} \sqrt{\frac{32\pi f_{\rm O}'}{\tau V_{\rm CC}}} \tag{13}$$ This approximation works well for narrow capture ranges ( $f_C = \frac{1}{2} sf_L$ ) but becomes too large as the limiting case is approached ( $f_C = f_L$ ). When it is desired to operate the 565 out of its limiting mode ( $V_{IN} < 200 \, \text{mV}_{P-P}$ or $32 \text{mV}_{RMS}$ ), $K_d$ can be estimated from the graph in Figure 3 for the specific input voltage anticipated. The previous calculations for the lock and capture ranges remain valid with the new value of $K_d$ from the graph being used to replace the $K_dA$ product in Equation 2. In Figure 3, the DC amplifier gain A has been included in the $K_d$ value. ## Circuit Description of the NE565 PLL **AN183** For applications where both a narrow lock range and a large output voltage swing are required, it is necessary to inject a constant current into Pin 8 and increase the value of R<sub>1</sub>. One scheme for this is shown in Figure 4. The basis for this scheme is the fact that the output voltage controls only the current through R<sub>1</sub>, while the current through Q<sub>1</sub> remains constant. Thus, if most of the charging current is due to Q1 the total current can be varied only a small amount due to the small change in current through R<sub>1</sub>. Consequently, the VCO can track the input signal over a small frequency range, yet the output voltage of the loop (control voltage of the VCO) will swing its maximum value. Diode $D_1$ is a Zener diode, used to allow a larger voltage drop across $R_A$ than would otherwise be available. $D_4$ is a diode which should be matched to the emitter-base junction of $Q_1$ for temperature stability. In addition, $D_1$ and $D_2$ should have the same breakdown voltages and $D_3$ and $D_4$ should be similar so that the voltage seen across $R_B$ and $R_C$ is the same as that seen across Pins 10 and 1 of the phase-locked loop. This causes the frequency of the loop to be insensitive to power supply variations. The free-running frequency can be found by: $$f_{O}{'} \simeq \frac{2R_{B}}{(R_{B}+R_{C})R_{A}C_{1}} \ + \frac{1}{4R_{1}C_{1}}\,Hz \ \ (14)$$ and the total range is given by: $$2f_L\!\cong\!\frac{22.4V_D(R_B+R_C)R_Af_O'}{(|V_1|+|V_2|-V_Z-V_D)[8R_BR_1+R_A(R_B+R_C)]}$$ where $V_D$ is the forward-biased diode voltage ( $\simeq$ 0.7V), $V_Z$ is the zener diode breakdown voltage, $V_1$ is the positive supply voltage, and $V_2$ is the negative supply voltage. When the output excursion at Pin 7 need be only a volt or so, diodes $D_1$ , $D_2$ and $D_3$ may be replaced by short circuits. The value of R<sub>1</sub> can be selected to give a prescribed output voltage for a given frequency deviation. $$R_1 = \frac{R_A(R_B + R_C)f_{O'}}{R_B(|V_1| + |V_2| - 0.7)\Delta f}$$ (16) where $\Delta f$ is the desired frequency deviation per volt of output. In most instances, $R_B$ and $R_A$ are chosen to be equal so that the voltage drop across them is about 200mV. For best temperature stability, diode $D_1$ should be a base-collector shorted transistor of the same type as $Q_1$ . When the 565 is connected normally, feedback to the VCO from the phase comparator is internal. That is, an amplifier makes the Pin 8 voltage track the Pin 7 (phase comparator output) voltage. Since the capacitor C1 charge current is determined by the current through resistance R1, the frequency is a function of the voltage at Pin 8. It is possible. however, to bypass and swamp the internal loop amplifier so that the current into Pin 8 is no longer a function of the Pin 8 voltage but only of the Pin 7 voltage. This makes a greater charge-discharge current variation possible, allowing a greater lock range. Figure 5 shows such a circuit in which the μA741 operational amplifier is set for a differential gain of 5, feeding current to Pin 8 through the $33k\Omega$ resistor (simulating a current source). Not only is the tracking range greatly expanded, but the output voltage as a function of frequency is five times greater than normal. In setting up such a circuit, the designer should keep in mind that for best frequency stability, the charge-discharge current should be in the range of 50 to $1500\mu\text{A}$ , which also specifies the Pin 8 input current range, showing that a ratio of upper to lower lock extremes of about 30 can be achieved. Many times it would be advantageous to be able to break the feedback connection between the output (Pin 7) and the control voltage terminal (Q1) of the VCO. This can be easily done once it is seen that it is the current into Pin 8 which controls the VCO frequency. Replacing the external resistor R<sub>1</sub> with a current source, such as in Figure 6. effectively breaks the internal voltage feedback connection. The current flowing into Pin 8 is now independent of the voltage on Pin 8. The output voltage (on Pin 7) can now be amplified or filtered and used to drive the current source by a scheme such as that shown in Figure 6. This scheme allows the addition of enough gain for the loop to stay in lock over a 100:1 frequency range or, conversely, to stay in lock with a precise phase difference (between input and VCO signals) which is almost independent of frequency variation. Adjustment of the voltage to the non-inverting input of the op amp, together with a large enough loop gain allows the phase difference to be set at a constant value between 0° and 180°. In addition, it is now possible to do special filtering to improve the performance in certain applications. For in- # Circuit Description of the NE565 PLL **AN183** stance, in frequency multiplication applications, it may be desirable to include a notch filter tuned to the sum frequency component to minimize incidental FM without excessive reduction of capture range. # AN184 Typical Applications With NE565 Application Note #### **Linear Products** #### **FSK DEMODULATION** FSK refers to data transmission by means of a carrier which is shifted between two preset frequencies. This frequency shift is usually accomplished by driving a VCO with the binary data signal so that the two resulting frequencies correspond to the "0" and "1" states (commonly called space and mark) of the binary data signal. #### FSK Demodulation with the 565 A simple scheme using the 565 to receive FSK signals of 1070Hz and 1270Hz is shown in Figure 1. As the signal appears at the input, the loop locks to the input frequency and tracks it between the two frequencies with a corresponding DC shift at the output (Pin 7). The loop filter capacitor $C_2$ is chosen to set the proper overshoot on the output and a three-stage RC ladder filter is used to remove the sum frequency components. The band edge of the ladder filter is chosen to be approximately half-way between the maximum keying rate (300 baud or bits per second, or 150Hz). The free-running frequency should be adjusted (with $R_1$ ) so that the DC voltage level at the output is the same as that at Pin 6 of the loop. The output signal can now be made logic compatible by connecting a voltage comparator between the output and Pin 6. The input connection is typical for cases where a DC voltage is present at the source and, therefore, a direct connection is not desirable. Both input terminals are returned to ground with identical resistors (in this case, the values are chosen to achieve a $600\Omega$ input impedance). A more sophisticated approach primarily useful for narrow frequency deviations is shown in Figure 2. Here, a constant current is injected into Pin 8 by means of transistor Q<sub>1</sub>. This has the effect of decreasing the lock range and increasing the output voltage sensitivity to the input frequency shift. The basis for this scheme is the fact that the output voltage (control voltage for the VCO) controls only the current through $R_1$ , while the current through $Q_1$ remains constant. Thus, if most of the capacitor charging current is due to $Q_1$ , the current variation due to $R_1$ will be a small percentage of the total charging current and, consequently, the total frequency deviation of the VCO will be limited to a small percentage of the center frequency. A $0.25\mu\mathrm{F}$ loop filter capacitor gives approximately 30% overshoot on the output pulse, as seen in the accompanying photographs. Figure 3 shows the output of the $\mu\mathrm{A710}$ comparator and the output of the 565 phase-locked loop. Linear Products Application Note # Typical Applications With NE565 **AN184** # SCA Demodulator Using the 565 This application involves demodulation of a frequency-modulated subcarrier of the main channel. A popular example here is the use of the PLL to recover the SCA (Subsidiary Carrier Authorization or storecast music) signal from the combined signal of many commercial FM broadcast stations. The SCA signal is a 67kHz frequency-modulated subcarrier which puts it above the frequency spectrum of the normal stereo or monaural FM program material. By connecting the circuit of Figure 4 to a point between the FM discriminator and the de-emphasis filter of a commercial band (home) FM receiver and tuning the receiver to a station which broadcasts an SCA signal, one can obtain hours of commercial-free background music. # NE/SE566 Function Generator **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE566 Function Generator is a voltage-controlled oscillator of exceptional linearity with buffered square wave and triangle wave outputs. The frequency of oscillation is determined by an external resistor and capacitor and the voltage applied to the control terminal. The oscillator can be programmed over a ten-to-one frequency range by proper selection of an external resistance and modulated over a ten-to-one range by the control voltage, with exceptional linearity. #### **FEATURES** - Wide range of operating voltage (up to 24V; single or dual) - High linearity of modulation - Highly stable center frequency (200ppm/°C typical) - Highly linear triangle wave output - Frequency programming by means of a resistor or capacitor, voltage or current - Frequency adjustable over 10-to-1 range with same capacitor #### **APPLICATIONS** - Tone generators - Frequency shift keying - FM modulators - Clock generators - Signal generators - Function generators #### **PIN CONFIGURATIONS** #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | NE566D | | 14-Pin Cerdip | 0 to +70°C | NE566F | | 8-Pin Plastic DIP | 0 to +70°C | NE566N | | 14-Pin Cerdip | -55°C to +125°C | SE566F | | 8-Pin Plastic DIP | -55°C to + 125°C | SE566N | #### **BLOCK DIAGRAM** Linear Products Product Specification # **Function Generator** NE/SE566 #### **EQUIVALENT SCHEMATIC** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------|---------------------------|------------------| | V+ | Maximum operating voltage | 26 | ٧ | | V <sub>IN</sub> | Input voltage | 3 | V <sub>P-P</sub> | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>A</sub> | Operating ambient temperature range NE566 SE566 | · 0 to +70<br>-55 to +125 | ပံ့ | | P <sub>D</sub> | Power dissipation | 300 | mW | Linear Products Product Specification ## **Function Generator** NE/SE566 #### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C; $V_{CC} = \pm 6V$ , unless otherwise specified. | | PARAMETER | | SE566 | | | NE566 | | | | |------------------|-----------------------------------------------|-----|-------|------|--------------|---------|------|------------------|--| | SYMBOL | | Min | Тур | Max | Min | Тур | Max | UNIT | | | General | | | | | | | • | | | | TA | Operating ambient temperature range | -55 | | 125 | 0 | | 70 | °C | | | V <sub>CC</sub> | Operating supply voltage | ± 6 | | ± 12 | ± 6 | | ± 12 | ٧ | | | Icc | Operating supply current | | 7 | 12.5 | | 7 | 12.5 | mA | | | VCO1 | 1 | | A | l | <del> </del> | <b></b> | | | | | f <sub>MAX</sub> | Maximum operating frequency | | 1 | | | 1 | | MHz | | | | Frequency drift with temperature | | 500 | | | 600 | | ppm/°C | | | | Frequency drift with supply voltage | | 0.1 | 1 | | 0.2 | 2 | %/V | | | | Control terminal input impedance <sup>2</sup> | | 1 | | | 1 | | МΩ | | | | FM distortion (± 10% deviation) | | 0.2 | 0.75 | | 0.4 | 1.5 | % | | | | Maximum sweep rate | | 1 | | | 1 | | MHz | | | | Sweep range | | 10:1 | | | 10:1 | | | | | Output | | | | I | | | | <u> </u> | | | | Triangle wave output | T | T | I | | T | T | | | | | impedance | | 50 | | | 50 | | Ω | | | | voltage | 1.9 | 2.4 | | 1.9 | 2.4 | | V <sub>P-P</sub> | | | | linearity | | 0.2 | | | 0.5 | | % | | | | Square wave input | | | | | | 1 | | | | | impedance | | 50 | | | 50 | | Ω | | | | voltage | 5 | 5.4 | | 5 | 5.4 | | V <sub>P-P</sub> | | | | duty Cycle | 45 | 50 | 55 | 40 | 50 | 60 | % | | | t <sub>R</sub> | Rise time | | 20 | 1 | | 20 | | ns | | | t⊨ | Fall Time | 1 | 50 | | | 50 | | ns | | #### NOTES: <sup>1.</sup> The external resistance for frequency adjustment (R<sub>1</sub>) must have a value between $2k\Omega$ and $20k\Omega$ . <sup>2.</sup> The bias voltage (V<sub>C</sub>) applied to the control terminal (Pin 5) should be in the range $^{9}4V+ \leqslant V_{C} \leqslant V+$ . #### **Function Generator** ## NE/SE566 #### TYPICAL PERFORMANCE CHARACTERISTICS #### **OPERATING INSTRUCTIONS** The NE/SE566 Function Generator is a general purpose voltage-controlled oscillator designed for highly linear frequency modulation. The circuit provides simultaneous square wave and triangle wave outputs at frequencies up to 1MHz. A typical connection diagram is shown in Figure 1. The control terminal (Pin 5) must be biased externally with a voltage (V<sub>C</sub>) in the range $$\frac{3}{4}V + \leq V_{C} \leq V +$$ where $V_{CC}$ is the total supply voltage. In Figure 1, the control voltage is set by the voltage divider formed with $R_2$ and $R_3$ . The modulating signal is then AC coupled with the capacitor $C_2$ . The modulating signal can be direct coupled as well, if the appropriate DC isas voltage is applied to the control terminal. The frequency is given approximately by $$f_{O} = \frac{2[(V + ) - (V_{C})]}{R_{1}C_{1}V +}$$ and $R_1$ should be in the range $2k\Omega < R_1 < 20k\Omega.$ A small capacitor (typically $0.001\mu F$ ) should be connected between Pins 5 and 6 to eliminate possible oscillation in the control current source. If the VCO is to be used to drive standard logic circuitry, it may be desirable to use a dual supply as shown in Figure 2. In this case the square wave output has the proper DC levels for logic circuitry. RTL can be driven directly from Pin 3. For DTL or TTL gates, which require a current sink of more than 1mA, it is usually necessary to connect a $5k\Omega$ resistor between Pin 3 and negative supply. This increases the current sinking capability to 2mA. The third type of interface shown uses a saturated transistor between the 566 and the logic circuitry. This scheme is used primarily for TTL circuitry which requires a fast fall time (< 50ns) and a large current sinking capability. Linear Products Product Specification # **Function Generator** # NE/SE566 # AN185 Circuit Description of the NE566 Application Note #### **Linear Products** # CIRCUIT DESCRIPTION OF THE 566 PLL The 566 is the voltage-controlled oscillator portion of the 565. The basic die is the same as that of the 565; modified metalization is used to bring out only the VCO. The 566 circuit diagram is shown in Figure 1. Transistor $Q_{18}$ provides a buffered triangle waveform output. (The triangle waveform is available at capacitor $C_1$ also, but any current drawn from Pin 7 will alter the duty cycle and frequency.) The square wave output is available from $Q_{19}$ by Pin 4. The circuit will operate at frequencies up to 1MHz and may be programmed by the voltage applied on the control terminal (Pin 5), by injecting current into Pin 6, or by changing the value of the external resistor and capacitor (R<sub>1</sub> and C<sub>1</sub>). # AN186 Waveform Generators With the NE566 Application Note #### **Linear Products** #### **WAVEFORM GENERATORS** The oscillator portion of many of the PLLs can be used as a precision, voltage-controllable waveform generator. Specifically, the 566 Function Generator contains the oscillator of the 565 PLL. Most of the applications which follow are designs using the 566. Many of these designs can be modified slightly to utilize the oscillator section of the 564 if higher frequency performance is desired. #### **Ramp Generators** Figure 1 shows how the 566 can be wired as a positive or negative ramp generator. In the positive ramp generator, the external transistor driven by the Pin 3 output rapidly discharges C<sub>1</sub> at the end of the charging period so that charging can resume instantaneously. The PNP transistor of the negative ramp generator likewise rapidly charges the timing capacitor C<sub>1</sub> at the end of the discharge period. Because the circuits are reset so quickly, the temperature stability of the ramp generator is excellent. The period T is $$\frac{1}{2f_0}$$ where f<sub>O</sub> is the 566 free-running frequency in normal operation. Therefore, $$T = \frac{1}{2f_{O}} = \frac{R_{T}C_{1}V_{CC}}{5(V_{CC} - V_{C})}$$ (1) #### Waveform Generators With the NE566 **AN186** where $V_C$ is the bias voltage at Pin 5 and $R_T$ is the total resistance between Pin 6 and $V_{CC}$ . Note that a short pulse is available at Pin 3. (Placing collector resistance in series with the external transistor collector will lengthen the pulse.) #### Sawtooth and Pulse Generator Figure 2 shows how the Pin 3 output of the 566 can be used to provide different charge and discharge currents for C<sub>1</sub> so that a sawtooth output is available at Pin 4 and a pulse at Pin 3. The PNP transistor should be well saturated to preserve good temperature stability. The charge and discharge times may be estimated by using the formula $$T = \frac{R_T C_1 V_{CC}}{5(V_{CC} - V_C)} \tag{2}$$ where $R_T$ is the combined resistance between Pin 6 and $V_{CC}$ for the interval considered. #### **Triangle-to-Sine Converters** Conversion of triangle wave shapes to sinusoids is usually accomplished by diode-resistor shaping networks, which accurately reconstruct the sine wave segment by segment. Two simpler and less costly methods may be used to shape the triangle waveform of the 566 into a sinusoid with less than 2% distortion In Figure 3, the non-linear I<sub>DS</sub>•V<sub>DS</sub> transfer characteristic of a P-channel junction FET is used to shape the triangle waveform. The amplitude of the triangle waveform is critical and must be carefully adjusted to achieve a low distortion sinusoidal output. Naturally, where additional waveform accuracy is needed, the diode-resistor shaping scheme can be applied to the 566 with excellent results since it has very good output amplitude stability when operated from a regulated supply. #### Single-Tone Burst Generator Figure 4 is a tone burst generator which supplies a tone for one-half second after the power supply is activated; its intended use is a communications network alert signal. Cessation of the tone is accomplished at the SCR, which shunts the timing capacitor $\rm C_1$ charge current when activated. The SCR is gated on when $\rm C_2$ charges up to the gate voltage which occurs in 0.5 seconds. Since only $\rm 70\mu A$ are available for triggering, the SC must be sensitive enough to trigger at this level. The triggering current can be increased, of course, by reducing $R_2$ (and increasing $C_2$ to keep the same time constant). If the tone duration must be constant under widely varying supply voltage conditions, the optional Zener diode regulator circuit can be added, along with the new value for $R_2$ , $R_2^\prime$ = 82k $\Omega$ . If the SCR is replaced by an NPN transistor, the tone can be switched on and off at will at the transistor base terminal. ## Low Frequency FM Generators Figure 5 shows FM generators for low frequency (less than 0.5MHz center frequency) applications. Each uses a 566 function generator as a modulation generator and a second 566 as the carrier generator. Capacitor $C_1$ selects the modulation frequency adjustment range and $C_1{}'$ selects the center frequency. Capacitor $C_2$ is a coupling capacitor which only needs to be large enough to avoid distorting the modulating waveform. If a frequency sweep in only one direction is required, the 566 ramp generators given in this section may be used to drive the carrier generator. # NE/SE567 Tone Decoder/Phase-Locked Loop **Product Specification** #### **Linear Products** #### DESCRIPTION The NE/SE567 tone and frequency decoder is a highly stable phase-locked loop with synchronous AM lock detection and power output circuitry. Its primary function is to drive a load whenever a sustained frequency within its detection band is present at the self-biased input. The bandwidth center frequency and output delay are independently determined by means of four external components. #### **FEATURES** - Wide frequency range (.01Hz to 500kHz) - High stability of center frequency - Independently controllable bandwidth (up to 14%) - High out-band signal and noise rejection - Logic-compatible output with 100mA current sinking capability - Inherent immunity to false signals - Frequency adjustment over a 20-to-1 range with an external resistor - Military processing available #### **APPLICATIONS** - Touch-Tone® decoding - Carrier current remote controls - Ultrasonic controls (remote TV, etc.) - Communications paging - Frequency monitoring and control - Wireless intercom - Precision oscillator #### PIN CONFIGURATIONS #### **BLOCK DIAGRAM** ®Touch-Tone is a registered trademark of AT & T. # Tone Decoder/Phase-Locked Loop # **NE/SE567** ### **EQUIVALENT SCHEMATIC** Linear Products # Tone Decoder/Phase-Locked Loop **NE/SE567** #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic SO | 0 to +70°C | NE567D | | 14-Pin Cerdip | 0 to +70°C | NE567F | | 8-Pin Cerdip | 0 to +70°C | NE567FE | | 8-Pin Plastic DIP | 0 to +70°C | NE567N | | 14-Pin Cerdip | - 55°C to + 125°C | SE567F | | 8-Pin Cerdip | -55°C to +125°C | SE567FE | | 8-Pin Plastic DIP | - 55°C to + 125°C | SE567N | ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-------------------------------------------------|-------------------------|-----------------| | T <sub>A</sub> | Operating temperature<br>NE567<br>SE567 | 0 to +70<br>-55 to +125 | °C | | V <sub>CC</sub> | Operating voltage | 10 | ٧ | | V + | Positive voltage at input | 0.5 + V <sub>S</sub> | ٧ | | V - | Negative voltage at input | -10 | V <sub>DC</sub> | | V <sub>OUT</sub> | Output voltage (collector of output transistor) | 15 | V <sub>DC</sub> | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | P <sub>D</sub> | Power dissipation | 300 | mW | # Tone Decoder/Phase-Locked Loop **NE/SE567** #### DC ELECTRICAL CHARACTERISTICS V + = 5.0V; $T_A = 25$ °C, unless otherwise specified. | | | | | SE567 | | NE567 | | | | |-----------------|---------------------------------------------------------------|---------------------------------------------------------------|------|---------------------|------------|-------|---------------------|------------|---------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | Center | frequency <sup>1</sup> | | | | | | | | | | fo | Highest center frequency | | | 500 | | | 500 | | kHz | | f <sub>O</sub> | Center frequency stability <sup>2</sup> | -55 to +125°C<br>0 to +70°C | | 35 ± 140<br>35 ± 60 | - | | 35 ± 140<br>35 ± 60 | | ppm/°C<br>ppm/°C | | f <sub>O</sub> | Center frequency distribution | $f_0 = 100kHz = \frac{1}{1.1 R_1C_1}$ | -10 | 0 | +10 | -10 | 0 | +10 | % | | fo | Center frequency shift with supply voltage | $f_0 = 100 \text{kHz} = \frac{1}{1.1 \text{ R}_1 \text{C}_1}$ | | 0.5 | 1 | | 0.7 | 2 | %/V | | Detecti | on bandwidth | L | | 1 | L | L | | | | | вw | Largest detection bandwidth | $f_O = 100 \text{kHz} = \frac{1}{1.1 \text{ R}_1 \text{C}_1}$ | 12 | 14 | 16 | 10 | 14 | 18 | % of f <sub>O</sub> | | BW | Largest detection bandwidth skew | | | 2 | 4 | | 3 | 6 | % of f <sub>O</sub> | | BW | Largest detection bandwidth — variation with temperature | V <sub>I</sub> = 300mV <sub>RMS</sub> | | ± 0.1 | | | ± 0.1 | | %/°C | | BW | Largest detectionbandwidth — variation with supply voltage | V <sub>I</sub> = 300mV <sub>RMS</sub> | | ± 2 | | | ±2 | | %/V | | Input | | | | | | | | | | | R <sub>IN</sub> | Input resistance | | 15 | 20 | 25 | 15 | 20 | 25 | kΩ | | VI | Smallest detectable input voltage <sup>4</sup> | $I_L = 100 \text{mA}, f_I = f_O$ | | 20 | 25 | | 20 | 25 | mV <sub>RMS</sub> | | | Largest no-output input voltage <sup>4</sup> | $I_L = 100 \text{mA}, f_I = f_O$ | 10 | 15 | | 10 | 15 | | mV <sub>RMS</sub> | | | Greatest simultaneous out-band signal-to-in-band signal ratio | | | +6 | | | +6 | | dB | | | Minimum input signal to wide-band noise ratio | B <sub>n</sub> = 140kHz | | -6 | | | -6 | | dB | | Output | | | | | | | | | | | | Fastest on-off cycling rate | | | f <sub>O</sub> /20 | | | f <sub>O</sub> /20 | | | | | "1" output leakage current | V <sub>8</sub> = 15V | | 0.01 | 25 | | 0.01 | 25 | μΑ | | | "0" output voltage | I <sub>L</sub> = 30mA<br>I <sub>L</sub> = 100mA | | 0.2<br>0.6 | 0.4<br>1.0 | | 0.2<br>0.6 | 0.4<br>1.0 | V | | t <sub>F</sub> | Output fall time <sup>3</sup> | $R_L = 50\Omega$ | | 30 | | | 30 | | ns | | t <sub>R</sub> | Output rise time <sup>3</sup> | $R_L = 50\Omega$ | | 150 | | | 150 | | ns | | Genera | ı | | | | | | | | | | V <sub>CC</sub> | Operating voltage range | | 4.75 | | 9.0 | 4.75 | | 9.0 | V | | | Supply current quiescent | | | 6 | 8 | | 7 | 10 | mA | | | Supply current — activated | $R_L = 20k\Omega$ | | 11 | 13 | | 12 | 15 | mA | | t <sub>PD</sub> | Quiescent power dissipation | | | 30 | | | 35 | | mW | #### NOTES - 1. Frequency determining resistor $R_1$ should be between 2 and $20k\Omega.$ - 2. Applicable over 4.75V to 5.75V. See graphs for more detailed information. - 3. Pin 8 to Pin 1 feedback R<sub>L</sub> network selected to eliminate pulsing during turn-on and turn-off. - 4. With $R_2 = 130 k\Omega$ from Pin 1 to V+. See Figure 1. # Tone Decoder/Phase-Locked Loop ## **NE/SE567** #### TYPICAL PERFORMANCE CHARACTERISTICS Linear Products Product Specification ## Tone Decoder/Phase-Locked Loop **NE/SE567** #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) #### **DESIGN FORMULAS** $$\begin{split} f_O &\cong \frac{1}{1.1R_1C_1} \\ BW &\simeq 1070 \sqrt[4]{\frac{V_1}{f_OC_2}} \text{ in \% of } f_O, \end{split}$$ $V_{I} \leqslant 200 \text{mV}_{\text{RMS}} \label{eq:VI}$ Where $V_I$ = Input voltage ( $V_{RMS}$ ) $C_2$ = Low-pass filter capacitor ( $\mu$ F) #### PHASE-LOCKED LOOP TERMINOLOGY CENTER FREQUENCY (f<sub>O</sub>) The free-running frequency of the current controlled oscillator (CCO) in the absence of an input signal. #### **Detection Bandwidth (BW)** The frequency range, centered about $f_O$ , within which an input signal above the threshold voltage (typically $20mV_{RMS}$ ) will cause a logical zero state on the output. The detection bandwidth corresponds to the loop capture range. #### Lock Range The largest frequency range within which an input signal above the threshold voltage will hold a logical zero state on the output. #### **Detection Band Skew** A measure of how well the detection band is centered about the center frequency, $f_0$ . The skew is defined as $(f_{MAX}+f_{MIN}-2f_0)/2f_0$ where fmax and fmin are the frequencies corresponding to the edges of the detection band. The skew can be reduced to zero if necessary by means of an optional centering adjustment. #### **OPERATING INSTRUCTIONS** Figure 1 shows a typical connection diagram for the 567. For most applications, the following three-step procedure will be sufficient for choosing the external components $R_1$ , $C_1$ , $C_2$ and $C_3$ . Select R<sub>1</sub> and C<sub>1</sub> for the desired center frequency. For best temperature stability, R<sub>1</sub> should be between 2K and 20K ohm, and the combined temperature coefficient of the R<sub>1</sub>C<sub>1</sub> product should have sufficient stability over the projected temperature range to meet the necessary requirements. #### TYPICAL RESPONSE - 2. Select the low-pass capacitor, C<sub>2</sub>, by referring to the Bandwidth versus Input Signal Amplitude graph. If the input amplitude Variation is known, the appropriate value of f<sub>0</sub>C<sub>2</sub> necessary to give the desired bandwidth may be found. Conversely, an area of operation may be selected on this graph and the input level and C<sub>2</sub> may be adjusted accordingly. For example, constand bandwidth operation requires that input amplitude be above 200mVrms. The bandwidth, as noted on the graph, is then controlled solely by the f<sub>0</sub>C<sub>2</sub> product (f<sub>0</sub> (Hz), C<sub>2</sub>(μF)). - 3. The value of C<sub>3</sub> is generally non-critical. C<sub>3</sub> sets the band edge of a low-pass filter which attenuates frequencies outside the detection band to eliminate spurious outputs. If C<sub>3</sub> is too small, frequencies just outside the detection band will switch the output stage on and off at the beat frequency, or the output may pulse on and off during the turn-on transient. If C<sub>3</sub> is too large, turn-on and turn-off of the ## Tone Decoder/Phase-Locked Loop **NE/SE567** output stage will be delayed until the voltage on $\mathrm{C}_3$ passes the threshold voltage. (Such delay may be desirable to avoid spurious outputs due to transient frequencies.) A typical minimum value for $\mathrm{C}_3$ is 2 $\mathrm{C}_2$ . 4. Optional resistor R<sub>2</sub> sets the threshold for the largest "no output" input voltage. A value of 130kΩ is used to assure the tested limit of 10mV<sub>RMS</sub> min. This resistor can be referenced to ground for increased sensitivity. The explanation can be found in the "optional controls" section which follows. #### **AVAILABLE OUTPUTS** (Figure 2) The primary output is the uncommitted output transistor collector, Pin 8. When an in-band input signal is present, this transistor saturates; its collector voltage being less than 1.0 volt (typically 0.6V) at full output current (100mA). The voltage at Pin 2 is the phase detector output which is a linear function of frequency over the range of 0.95 to 1.05 fo with a slope of about 20mV per percent of frequency deviation. The average voltage at Pin 1 is, during lock, a function of the in-band input amplitude in accordance with the transfer characteristic given. Pin 5 is the controlled oscillator square wave output of magnitude (+V -2VBE)≈(+V-1.4V) having a DC average of + V/2. A 1k $\Omega$ load may be driven from pin 5. Pin 6 is an exponential triangle of 1VP-P with an average DC level of + V/2. Only high impedance loads may be connected to pin 6 without affecting the CCO duty cycle or temperature stability. #### **OPERATING PRECAUTIONS** A brief review of the following precautions will help the user achieve the high level of performance of which the 567 is capable. - Operation in the high input level mode (above 200mV) will free the user from bandwidth variations due to changes in the in-band signal amplitude. The input stage is now limiting, however, so that out-band signals or high noise levels can cause an apparent bandwidth reduction as the inband signal is suppressed. Also, the limiting action will create in-band components from sub-harmonic signals, so the 567 becomes sensitive to signals at f<sub>O</sub>/3, f<sub>O</sub>/5, etc. - The 567 will lock onto signals near (2n + 1) f<sub>O</sub>, and will give an output for signals near (4n + 1) f<sub>O</sub> where n = 0, 1, 2, etc. Thus, signals at 5f<sub>O</sub> and 9f<sub>O</sub> can cause an unwanted output. If such signals are anticipated, they should be attenuated before reaching the 567 input. - Maximum immunity from noise and outband signals is afforded in the low input level (below 200mV<sub>RMS</sub>) and reduced bandwidth operating mode. However, decreased loop damping causes the worst-case lock-up time to increase, as shown by the Greatest Number of Cycles Before Output vs Bandwidth graph. Due to the high switching speeds (20ns) associated with 567 operation, care should be taken in lead routing. Lead lengths should be kept to a minimum. The power supply should be adequately bypassed close to the 567 with a $0.01\,\mu\text{F}$ or greater capacitor; grounding paths should be carefully chosen to avoid ground loops and unwanted voltage variations. Another factor which must be considered is the effect of load energization on the power supply. For example, an incandescent lamp typically draws 10 times rated current at turn-on. This can cause supply voltage fluctuations which could, for example, shift the detection band of narrow-band systems sufficiently to cause momentary loss of lock. The result is a low-frequency oscillation into and out of lock. Such effects can be prevented by supplying heavy load currents from a separate supply or increasing the supply filter capacitor. #### SPEED OF OPERATION Minimum lock-up time is related to the natural frequency of the loop. The lower it is, the longer becomes the turn-on transient. Thus, maximum operating speed is obtained when $C_2$ is at a minimum. When the signal is first applied, the phase may be such as to initially drive the controlled oscillator away from the incoming frequency rather than toward it. Under this condition, which is of course unpredictable, the lock-up transient is at its worst and the theoretical minimum lock-up time is not achievable. We must simply wait for the transient to die out. The following expressions give the values of $C_2$ and $C_3$ which allow highest operating speeds for various band center frequencies. The minimum rate at which digital information may be detected without information loss due to the turn-on transient or output chatter is about 10 cycles per bit, corresponding to an information transfer rate of $f_0/10$ baud. $$C_2 = \frac{130}{f_O} \mu F$$ $$C_3 = \frac{260}{f_O} \mu F$$ In cases where turn-off time can be sacrificed to achieve fast turn-on, the optional sensitivity adjustment circuit can be used to move the quiescent C<sub>3</sub> voltage lower (closer to the threshold voltage). However, sensitivity to beat frequencies, noise and extraneous signals will be increased. #### **OPTIONAL CONTROLS** (Figure 3) The 567 has been designed so that, for most applications, no external adjustments are required. Certain applications, however, will be greatly facilitated if full advantage is taken of the added control possibilities available through the use of additional external components. In the diagrams given, typical values are suggested where applicable. For best results the resistors used, except where noted, should have the same temperature coefficient. Ideally, silicon diodes would be low-resistivity types, such as forward-biased tran- sistor base-emmitter junctions. However, ordinary low-voltage diodes should be adequate for most applications. #### SENSITIVITY ADJUSTMENT (Figure 3 When operated as a very narrow-band detector (less than 8 percent), both $C_2$ and $C_3$ are made quite large in order to improve noise and out-band signal rejection. This will inevitably slow the response time. If, however, the output stage is biased closer to the threshold level, the turn-on time can be improved. This is accomplished by drawing additional current to terminal 1. Under this condition, the 567 will also give an output for lower-level signals (10mV or lower). By adding current to terminal 1, the output stage is biased further away from the threshold voltage. This is most useful when, to obtain maximum operating speed, $C_2$ and $C_3$ are made very small. Normally, frequencies just outside the detection band could cause false outputs under this condition. By desensitizing the output stage, the out-band beat notes do not feed through to the output stage. Since the input level must be somewhat greater when the output stage is made less sensitive, rejection of third harmonics or in-band harmonics (of lower frequency signals) is also improved. #### **CHATTER PREVENTION** (Figure 4) Chatter occurs in the output stage when C<sub>3</sub> is relatively small, so that the lock transient and the AC components at the quadrature phase detector (lock detector) output cause the output stage to move through its threshold more than once. Many loads, for example lamps and relays, will not respond to the chatter. However, logic may recognize the chatter as a series of outputs. By feeding the output stage output back to its input (Pin 1) the chatter can be eliminated. Three schemes for doing this are given in Figure 4. All operate by feeding the first output step (either on or off) back to the input, pushing the input past the threshold until the transient conditions are over. It is only necessary to assure that the feedback time constant is not so large as to prevent operation at the highest anticipated speed. Although chatter can always be eliminated by making C3 large. the feedback circuit will enable faster operation of the 567 by allowing C3 to be kept small. Note that if the feedback time constant is made quite large, a short burst at the input frequency can be stretched into a long output pulse. This may be useful to drive, for example, stepping relays. #### DETECTION BAND CENTERING (OR SKEW) ADJUSTMENT (Figure 5) When it is desired to alter the location of the detection band (corresponding to the loop capture range) within the lock range, the circuits shown above can be used. By moving the detection band to one edge of the range, for example, input signal variations will expand the detection band in only one direction. This may prove useful when a strong but undesirable signal is expected on one side or the other of the center frequency. Since R<sub>B</sub> also alters the duty cycle slightly, this method may be used to obtain a precise duty cycle when the 567 is used as an oscillator. # ALTERNATE METHOD OF BANDWIDTH REDUCTION (Figure 6) Although a large value of $C_2$ will reduce the bandwidth, it also reduces the loop damping so as to slow the circuit response time. This may be undesirable. Bandwidth can be reduced by reducing the loop gain. This scheme will improve damping and permit faster operation under narrow-band conditions. Note that the reduced impedance level at terminal 2 will require that a larger value of $C_2$ be used for a given filter cutoff frequency. If more than three 567s are to be used, the network of $R_B$ and $R_C$ can be eliminated and the $R_A$ resistors connected together. A capacitor between this junction and ground may be required to shunt high frequency components. #### **OUTPUT LATCHING** (Figure 7) To latch the output on after a signal is received, it is necessary to provide a feed-back resistor around the output stage (between Pins 8 and 1). Pin 1 is pulled up to unlatch the output stage. #### **REDUCTION OF C1 VALUE** (Figure 8) For precision very low-frequency applications, where the value of $C_1$ becomes large, an overall cost savings may be achieved by inserting a voltage-follower between the $R_1$ $C_1$ junction and Pin 6, so as to allow a higher value of $R_1$ and a lower value of $C_1$ for a given frequency. #### **PROGRAMMING** To change the center frequency, the value of $R_1$ can be changed with a mechanical or solid state switch, or additional $C_1$ capacitors may be added by grounding them through saturating NPN transistors. #### TYPICAL APPLICATIONS ### Tone Decoder/Phase-Locked Loop ### **NE/SE567** #### TYPICAL APPLICATIONS ### Tone Decoder/Phase-Locked Loop **NE/SE567** #### TYPICAL APPLICATIONS (Continued) # AN187 Circuit Description of the NE567 Tone Decoder **Application Note** #### **Linear Products** ## CIRCUIT DESCRIPTION OF THE NE567 TONE DECODER The NE567 is a PLL designed specifically for frequency sensing or tone decoding. The NE567 has a controlled oscillator, a phase comparator and a second auxiliary or quadrature-phase detector. In addition, however, it contains a power output stage which is driven directly by the quadrature-phase detector output. During lock, the quadrature-phase detector drives the output stage on, so the device unctions as a tone decoder or frequency relay. The tone decoder free-running frequency and bandwidth are specified by the free- running frequency and capture range of the loop portion. Since a tone decoder, by definition, responds to a stable frequency, the lock or tracking range is relatively unimportant except as it limits the maximum attainable capture range. The complete circuit diagram of the NE567 is shown in Figure 1. The current-controlled oscillator is shown in simplified form in Figure 2. It provides both a square wave output and a quadrature output. The control current $I_C$ sweeps the oscillator $\pm$ 7% of the free-running frequency, which is set by external components $R_1$ and $C_1$ . Transistors $Q_1$ through $Q_6$ form a flip-flop which can switch Pin 5 between $V_{BE}$ and + V – $V_{BE}$ . Thus, the $R_1C_1$ network is driven from a square wave of + V – $2V_{BE}$ peak-to-peak volts. On the positive portion of the square wave, $C_1$ is charged through $R_1$ until $V_1$ is reached. A comparator circuit driven from $C_1$ at Pin 6 then supplies a pulse which resets the flip-flop so that Pin 5 switches to $V_{BE}$ and $C_1$ is discharged until $V_2$ is reached. A second comparator then supplies a pulse which sets the flip-flop, and $C_1$ resumes charging. #### Circuit Description of the NE567 Tone Decoder **AN187** The total swing of the capacitor voltage, as determined by the comparator sensing voltages, is $$V_1 - V_2 = (+V - 2V_{BE})$$ $$\left[\frac{R_{22} + R_{23}}{R_{21} + R_{22} + R_{23} + R_{24}}\right]$$ $$= K(+V - 2V_{BE})$$ (1) Due to the excellent matching of integrated resistors, the resistor ratio K may be considered constant. Figure 3 shows the Pin 5 and Pin 6 voltages during operation. It is obvious from the proportion that $t_1+t_2$ is independent of the magnitude of +V and dependent only on the time constant $R_1C_1$ of the external components. Moreover, if $(V_1+V_2)/2=+V/2$ , then $t_1=t_2$ and the duty cycle is 50%. Note that the triangular waveform is phase-shifted from the square wave. A differential stage ( $Q_{22}$ and $Q_{23}$ ) amplifies the triangular wave with respect to ( $V_1 + V_2$ )/2 to provide the quadrature output. (Due to the exponential distortion of the triangle wave, the quadrature output is actually phase-shifted about 80°, but no operating compromises result from this slight deviation from true quadrature.) One source of error in this oscillator scheme is current drawn by the comparators from the $R_1C_1$ mode. An emitter-follower, therefore, is inserted at X to minimize this drain and $Q_{21}$ placed in series with $Q_{20}$ to drop the comparator sensing voltage one $V_{BE}$ to compensate for the $V_{BE}$ drop in the emitter-follower. In order to insure that the square wave drops quickly and accurately to $V_{BE}$ , an active clamp scheme is applied to the collector of $Q_2$ . The base of $Q_9$ is held at $2V_{BE}$ so that as $Q_2$ is turned on its base current, its collector #### Circuit Description of the NE567 Tone Decoder **AN187** is held at V<sub>BE</sub>. Because $Q_2$ and $Q_3$ have the same geometry and their base-emitter voltages are the same, the maximum $Q_2$ current, when clamped, is essentially the same as the collector current of $Q_3$ (as limited by $R_5$ ). The flip-flop was optimized for maximum switching speed to reduce frequency drift due to switching speed variations. Current control of the frequency is achieved by making $R_{21}$ somewhat less than $R_{24}$ and restoring the proper voltage for 50% duty cycle by drawing $I_{C}$ of $100\mu A$ for the $R_{21}$ , $Q_{20}$ junction. When $I_{C}$ is then varied between 0 and $200\mu A$ , the frequency changes by $\pm$ 7%. Because of the slight shift in the voltage levels $V_{1}$ and $V_{2}$ with $I_{C}$ , the square wave duty cycle changes from about 47% to about 53% over the control range. To avoid drift of freerunning frequency with temperature and supply voltage changes when $I_{C}\neq 0$ , $I_{C}$ is also made a function of $+V_{C}$ A doubly balanced multiplier formed by $Q_{32}$ through $Q_{37}$ (Figure 1) functions as the phase comparator. The input signal is applied to the base of $Q_{32}$ . Transistors $Q_{34}-Q_{37}$ are driven by a square wave taken from the CCO at the collector of $Q_2$ . Phase comparator input bias is provided by three diodes, $Q_{38}$ through $Q_{40}$ , connected in series, assuring good bias voltage matching from run to run. Emitter resistors $R_{26}$ and $R_{27}$ , in addition to providing the necessary dynamic range at the input, help stabilize the gain over the wide temperature range. The loop DC amplifier is formed by Q51 and Q52. Having a current gain of 8, it permits even a small phase detector output to drive the CCO the full ±7%. Therefore, full detection bandwidth can be obtained for any inband input signal greater than about 70mV<sub>RMS</sub>. However, the main purpose of high loop gain in the tone decoder is to keep the locked phase as close to $\pi/2$ as possible for all but the smallest input levels, since this greatly facilitates operation of the quadrature lock detector. Emitter-resistors $R_{36}$ and $R_{37}$ help stabilize the gain over the required temperature range. Another function of the DC amplifier is to allow a higher impedance level at the low pass filter terminal (Pin 2) so that a smaller capacitor can be used for a given loop cutoff frequency. Once again, emitter-resistors help stabilize the loop gain over the temperature range. The quadrature-phase detector (QPD), formed by a second doubly-balanced multiplier $Q_{42}-Q_{47}$ is driven from the quadrature output (E, F, in Figure 1) of the CCO. The signal input comes from the emitters of the input transistors $Q_{32}$ and $Q_{33}$ . The output stage, $Q_{53}$ through $Q_{62}$ , compares the average QPD current in the low pass output filter $R_3C_3$ with a temperature-compensated current in $R_{39}$ (forming the threshold voltage $V_1$ ). Since $R_3$ is slightly lower in value than $R_{39}$ , the output stage is normally off. When the lock and the QPD current $I_q$ occurs, Pin 1 voltage drops below the threshold voltage $V_t$ and the output stage is energized. The uncommitted collector (Pin 8) of the power NPN output transistor can drive both 100 – 200mA loads and logic elements, including TTL. The K<sub>o</sub> conversion gain for the NE567 tone decoder is given by $$K_o = 0.44\omega_O' \left( \frac{\text{radians}}{\text{volt-sec}} \right)$$ (2) while the $K_d$ conversion gain depends upon the input signal level as shown in Figure 4. These parameters can be used to calculate the lock and capture range as has been illustrated previously. The NE567 tone decoder is a specialized loop which can be setup to respond to a given tone (constant frequency) within its bandwidth. The free-running frequency is set by a resistor $R_1$ and capacitor $C_1$ . The bandwidth is controlled by the low-pass filter capacitor $C_2$ . A third capacitor $C_3$ integrates the output of the quadrature-phase detector (QPD) so that the DC lock-indicating component can switch the power output stage on when lock is present. The NE567 is optimized for stability and predictability of free-running frequency and bandwidth. Two events must occur before an output is given. First, the loop portion of the NE567 must achieve lock. Second, the output capacitor $C_3$ must charge sufficiently to activate the output stage. For minimum response time, these events must be as brief as possible. As previously discussed, the lock time of a loop can be minimized by reducing the response time of the low-pass filter. Thus, C2 must be as small as possible. However, C2 also controls the bandwidth. Therefore, the response time is an inverse function of bandwidth as shown by Figure 5, reprinted from the NE567 data sheet. The upper curve denotes the expected worst-case response time when the bandwidth is controlled solely by C2 and the input amplitude is 200mV<sub>RMS</sub> or greater. The response time is given in cycles of free-running frequency. For example, a 2% bandwidth at a free-running frequency of 1000 cycles can require as long as 280 cycles (280ms) to lock when the initial phase relationship is at its worst. Figure 6 gives a typical distribution of response time versus input phase. Note that, assuming random initial input phase, only $^{39}_{180} = \frac{1}{6}$ of the time will the lock-up time be longer than half the worst-case lock-up time. Figure 7 shows some actual measurements of lock-up time for a setup having a worst-case lock-up time of 27 cycles and a best-case lock-up time of four input cycles. The lower curve on the graph of Figure 5 shows the worst-case lock-up time when the loop gain is reduced as a means of reducing the bandwidth (see data sheet, Alternate Method of Bandwidth Reduction). The value of $C_2$ required for this minimum response time is $$C_{2(min)} = \frac{130}{f_O'} \left[ \frac{10k + R_A}{R_A} \right] \mu F$$ (3) 9-189 It is important to note that noise immunity and rejection of out-band tones suffer somewhat when this minimum value of $\mathbf{C}_2$ is used so that response time is gained at their expense. Except at very low input levels, input amplitude has only a minor effect on the lock-up time — usually negligible in comparison to the variation caused by input phase. Lock-up transients can be displayed on a twochannel scope with case. Figure 8 shows the display which results. The top trace shows the square wave which either gates the input generator signal off and on (or shifts the frequency in and out of the band if you have a generator which has a frequency control input only). The lower trace shows the voltage at Pin 2, the low-pass filter voltage. The input frequency is offset slightly from the freerunning frequency so that the locked and unlocked voltages are different. It is apparent that, while the C<sub>2</sub> decay during unlock is always the same, the lock transient is different each time. This is because the turn-on repetition rate is such that a different initial phase relationship occurs with each appearance of the in-band signal. It is tempting to adjust the repetition rate so that a fast, constant lock-up transient is displayed. However, in doing so, a favorable initial phase is created that is not present in actual operation. On the contrary, it is most realistic to adjust the repetition rate so that the longest lock-up time is displayed, such as the fifth lock transient shows. Once this display is achieved, the effect of various adjustments in C2 or input amplitude is seen. However, the repetition rate must be readjusted for worst-case lock-up after each such change. Once lock is achieved, the quadrature-phase detector output at Pin 1 is integrated by C3 to extract the DC component. As C3 charges from its quiescent value Vq (see Figure 9) to its final value (Vq · \Delta V), it passes through the output stage threshold, turning it on. The total voltage change is a function of input amplitude. Since the unadjusted $V_{\rm q}$ is very close (within 50mV) to Vt, the output stage turns on very soon after lock. Only a small fraction of the output stage time constant ( $\tau = 4700C_3$ ) expires before Vt is crossed so that C3 does not greatly influence the response time. However, as shown in Figure 9a, the turn-off delay time can be quite long when C3 is large. Figure 9b shows how desensitizing the output stage by connecting a high-value resistor between Pin 1 and Pin 4 (positive supply voltage) can equalize the turn-on and turn-off time. If turn-off delay is important in the Linear Products Application Note #### Circuit Description of the NE567 Tone Decoder **AN187** overall response time, then desensitizing can reduce the total delay. But why not make C3 very small so that these delays can be totally neglected? The problem here is that the QPD output has a large second harmonic component of the freerunning frequency that must be filtered out. Also, noise, out-band signals, and difference frequencies formed by close out-band frequencies beating with the VCO frequency appear at the QPD output. All these must be attenuated by C3 or the output stage will chatter on and off as the threshold is approached. The more noisy the input signal and the larger the near-band signals, the greater C3 must be to reject them. Thus, there is a complicated relationship between the input spectrum and the size of C3. What must be done, then, is to make $C_3$ more than sufficient for proper operation (no false outputs or missed signals) under actual operating conditions and then reduce its value in small steps until either the required response time is obtained or operation becomes unsatisfactory. In setting up the tone decoder for maximum speed, it is best to proceed as follows: a. After the center frequency has been set, adjust C<sub>2</sub> to give the desired bandwidth or, if the graph of response time in cycles (Figure 7) suggests that worst-case lockup time will be too long, incorporate the loop gain reduction scheme as an alternate means of bandwidth reduction (see data sheet). - b. Check lock-up time by observing the waveform at Pin 2 while pulsing the input signal on and off (or in and out of the band when a FM generator is used). Adjust repetition rate to reveal worst lockup time. - c. Starting with a large value of C<sub>3</sub> (say 10 C<sub>2</sub>), reduce it as much as possible in steps while monitoring the output to be certain that no false outputs or missed signals occur. The full input spectrum should be used for this test. Ignore brief transients or chatter during turn-on and turn-off as they can be eliminated with the chatter prevention feedback technique described in the data sheet. - d. Use the desensitizing technique, also described in the data sheet, to balance turn-on and turn-off delay. - Apply the chatter prevention technique to clean up the output. If this procedure results in a worst-case response time that is too slow, the following suggestions may be considered: - a. Relax the bandwidth requirement. - b. Operate the entire system at higher frequency when this option is available. - c. Use two tone decoders operating at slightly different frequencies and OR the outputs. This will reduce the statistical occurrence of the worst-case lock-up time so that excessive lock-up time occurs. For example, if the lock-up time is marginal 10% of the time with one unit, it will drop to 1% with two units. - d. Control the in-band input amplitude to stabilize the bandwidth, set up two tone decoders for maximum bandwidth, and overlap the detection bands to make the desired frequency range equal to the overlap. Since both tone decoders are on only when a tone appears within the overlap range, the outputs can be ANDed to provide the desired selectivity. - e. If the system design permits, send the tone to be detected continuously at a low level (say 25mV<sub>RMS</sub>) to keep the loop in lock at all times. The output stage, slightly desensitized, can then be gated on as required by increasing the signal amplitude during the on time. Naturally, the signal phase should be maintained as the amplitude is changed. This scheme is extremely fast, allowing repetition rates as fast as ½ to ½ the free-running frequency when C<sub>3</sub> is small. This is equivalent to ASK (amplitude shift keying). ## AN188 Selected Circuits Using the NE567 Application Note #### **Linear Products** #### Touch-Tone® Decoder Touch-Tone® decoding is of great interest since all sorts of remote control applications are possible if you make use of the encoder (the pushbutton dial) that will ultimately be part of every phone. A low cost decoder can be made as shown in Figure 1. Seven 567 tone decoders, their inputs connected in common to a phone line or acoustical coupler, drive three integrated NOR gate packages. Each tone decoder is tuned, by means of R<sub>1</sub> and C<sub>1</sub>, to one of the seven tones. The R<sub>2</sub> resistor reduces the bandwidth to about 8% at 100mV and 5% at 50mV<sub>RMS</sub>. Capacitor C4 decouples the seven units. The seven R<sub>2</sub> resistors and capacitor C<sub>4</sub> can be eliminated at the expense of a somewhat slower response at low input voltages (50 to 100mV<sub>RMS</sub>). The bandwidth can be controlled in the normal manner by selecting C2 to be $4.7\mu F$ for the three lower frequencies and 2.2μF for the four higher frequencies. The only unusual feature of this circuit is the means of bandwidth reduction using the $R_2$ resistors. An external resistor $R_A$ can be used to reduce the loop gain and, therefore, the bandwidth. Resistor $R_2$ serves the same function as $R_A$ except that instead of going to a voltage divider for DC bias, it goes to a common point with the six other $R_2$ resistors. In effect, the five 567s which are not being activated during the decoding process serve as bias voltage sources for the $R_2$ resistors of the two NE567s which are being activated. Capacitor $C_4$ decouples the AC currents at the common point. ## **TONE DECODER APPLICATIONS** (NE567) The NE567 is a special purpose PLL intended solely for use as a tone decoder. It contains a complete PLL including VCO, phase comparator, and amplifier as well as a quadrature-phase detector of multiplier. If the signal amplitude at the lock frequency is above a minimal value, the driver amplifier turns on, driving a load with as much as 200mA. Thus the 567 gives an output whenever an in-band tone is present. The 567 is optimized for both free-running frequency and bandwidth stability. <sup>®</sup>Touch-Tone is a registered trademark of Bell Laboratories. Linear Products Application Note #### Selected Circuits Using the NE567 **AN188** #### **Dual-Tone Decoder** Two 567 tone decoders connected as shown in Figure 2a permit decoding of simultaneous or sequential tones. Both units must be on before an output is given. $R_1 \, C_1$ and $R_1' \, C_1'$ are chosen respectively for tones 1 and 2. If sequential tones (tone 1 followed by tone 2) are to be decoded, then $C_3$ is made very large to delay turn off of unit 1 until unit 2 has turned on and the NOR gate is activated. Note that the wrong sequence (tone 2 followed by tone 1) will not provide an output since unit 2 will turn off before unit 1 comes on. Figure 2b shows a circuit variation which eliminates the NOR gate. The output is taken from unit 2, but the unit 2 output stage is biased off by $R_{L1}$ and $D_1$ until activated by tone 1. A further variation is given in Figure 2c. Here, unit 2 is turned on by the unit 1 output when tone 1 appears, reducing the standby power to half. Thus, when unit 2 is on, tone 1 is or was present. If tone 2 is now present, unit 2 comes on also and an output is given. Since a transient output pulse may appear during unit 1 turn on, even if tone 2 is not present, the load must be slow in response to avoid a false output due to tone 1 alone. ## High-Speed, Narrow-Band Tone Decoder The circuit of Figure 2a may be used to obtain a fast, narrow-band tone decoder. The detection bandwidth is achieved by overlapping the detection bands of the two tone decoders. Thus, only a tone within the overlap portion will result in an output. The input amplitude should be greater than $70\text{mV}_{RMS}$ at all times to prevent detection band shrinkage and $C_2$ should be between $130/f_{O}$ and $1300/f_{O}\mu\text{F}$ where $f_{O}$ is the nominal detection frequency. The small value of $C_2$ allows operation at the maximum speed so that worst-case output delay is only about 14 cycles. #### Low-Cost Frequency Indicator Figure 3 shows how two tone decoders set up with overlapping detection bands can be used for a go/no-go frequency meter. Unit 1 is set 6% above the desired sensing frequency and unit 2 is at 6% below the desired frequency. Now, if the incoming frequency is within 13% of the desired frequency, either unit 1 or unit 2 will give an output. If both units are on, it means that the incoming frequency is within 1% of the desired frequency. Three light bulbs and a transistor allow low cost read-out. #### **Phase Modulator** If a phase-locked loop is locked onto a signal at the free-running frequency, the phase of the VCO will be 90° with respect to the input signal. If a current is injected into the VCO terminal (the low-pass filter output), the phase will shift sufficiently to develop an opposing average current out of the phase comparator so that the VCO voltage is constant and lock is maintained. When the input signal amplitude is low enough so that the loop frequency swing is limited by the phase comparator output rather than the VCO swing, the phase can be modulated over the full range of 0 to 180°. If the input signal is a square wave, the phase will be a linear function of the injected A block diagram of the phase modulator is given in Figure 4a. The conversion factor K is a function of which loop is used, as well as the input square wave amplitude. Figure 4b shows an implementation of this circuit using the 567. | | , | | | | | |--|---|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## NE568 150MHz Phase-Locked Loop **Preliminary Specification** #### **Linear Products** #### DESCRIPTION The NE568 is a monolithic phase-locked loop (PLL) which operates from 1Hz to frequencies in excess of 150MHz. The integrated circuit consists of a limiting amplifier, a current-controlled oscillator (ICO), a phase detector, a level shift circuit, V/I and I/V converters, an output buffer, and bias circuitry with temperature and frequency compensating characteristics. The design of the NE568 is particularly well-suited for demodulation of FM signals with extremely large deviation in systems which require a highly linear output. In satellite receiver applications with a 70MHz IF, the NE568 will demodulate ± 10% deviations with less than 4.0% non-linearity (1.5% typical). In addition to high linearity, the circuit has a loop filter which can be configured with series or shunt elements to optimize loop dynamic performance. The NE568 is available in 20-pin dual in-line and 20pin SO (surface-mounted) plastic packages. #### **FEATURES** - Operation to 150MHz - High linearity buffered output - Series or shunt loop filter component capability - Temperature compensated #### **APPLICATIONS** - Satellite receivers - Fiber-optic video links - VHF FSK demodulators - Clock recovery #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | |----------------------------|-------------------|------------|--| | 20-Pin Plastic SOL Package | 0 to +70°C | NE568D | | | 20-Pin Plastic DIP | 0 to +70°C | NE568N | | #### **BLOCK DIAGRAM** Linear Products Preliminary Specification #### 150MHz Phase-Locked Loop **NE568** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|----------------------------------------------|-------------|------| | Vcc | Supply voltage | 6 | ٧ | | T <sub>A</sub> | Operating free-air ambient temperature range | 0 to +70 | °C | | TJ | Junction temperature | + 150 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | P <sub>DMAX</sub> | Maximum power dissipation | 500 | mW | ## ELECTRICAL CHARACTERISTICS The electrical characteristics listed below are actual tests (unless otherwise stated) per- formed on each device with an automatic IC tester prior to shipment. Performance of the device in automated test setup is not necessarily optimum. The NE568 is layout-sensitive. Evaluation of performance for correlation to the data sheet should be done with the circuit and layout of Figures 1 – 3 with the evaluation unit soldered in place. (Do not use a socket!) DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = 5V$ , $f_O = 70MHz$ , Test Circuit Figure 1, $f_{IN} = -20dBm$ , $R_4 = 0\Omega$ (ground), unless otherwise specified. | CYMPOL | PARAMETER | TEST CONDITIONS | LIMITS | | | | |-----------------|----------------|-----------------|--------|-----|------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 4.75 | 5 | 5.25 | ٧ | | Icc | Supply current | | | 60 | 75 | mA | **NE568** #### **AC ELECTRICAL CHARACTERISTICS** | | | | LIMITS | | | | | |-----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------|-------------------|-------------------|--------------------------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | | fosc | Maximum oscillator operating frequency <sup>3</sup> | | 150 | | | MHz | | | | Input signal level | | 50<br>-20 <sup>1</sup> | | 2000<br>+ 10 | mV <sub>P-P</sub><br>dBm | | | BW | Demodulated bandwidth | | | f <sub>0</sub> /7 | | MHz | | | | Non-linearity <sup>5</sup> | | | 1.5 | 4.0<br>5.5<br>5.5 | % | | | | Lock range <sup>2</sup> | Input = -20dBm | ± 25 | ± 35 | | % of fo | | | | Capture range <sup>2</sup> | Input = -20dBm | ± 20 | ± 30 | | % of f <sub>O</sub> | | | | TC of f <sub>O</sub> | Figure 1 | | 100 | | ppm/°C | | | R <sub>IN</sub> | Input resistance <sup>4</sup> | | 1 | | | kΩ | | | | Output impedance | | | 6 | | Ω | | | | Demodulated V <sub>OUT</sub> | Dev = $\pm 20\%$ of f <sub>O</sub> measured at Pin 4 | 0.45 | 0.52 | | V <sub>P-P</sub> | | | | AM rejection | $V_{IN}$ = -20dBm (30% AM)<br>0dBm (30% AM)<br>referred to $\pm$ 20% deviation | | 30<br>50 | | dB | | | f <sub>O</sub> | Distribution <sup>6</sup> | Centered at 70MHz, $R_2 = 1.2k\Omega$ , $C_2 = 17pF$ , $R_4 = 0\Omega$ $(C_2 + C_{STRAY} = 20pF)$ | -15 | 0 | +15 | % | | | f <sub>O</sub> | Drift with supply | 4.75V to 5.25V | | 1 | | %/V | | #### NOTES: - 1. Signal level to assure all published parameters. Device will continue to function at lower levels with varying performance. - 2. Limits are set symmetrical to fo. Actual characteristics may have asymmetry beyond the specified limits. - 3. Not 100% tested, but guaranteed by design. - 4. Input impedance depends on package and layout capacitance. See Figures 4 and 5. - 5. Linearity is tested with incremental changes in input frequency and measurement of the DC output voltage at Pin 14 (V<sub>OUT</sub>). Nonlinearity is then calculated from a straight line over the deviation range specified. - 6. Free-running frequency is measured as feedthrough to Pin 14 ( $V_{OUT}$ ) with no input signal applied. **NE568** #### **NE568** #### **FUNCTIONAL DESCRIPTION** The NE568 is a high-performance phase-locked loop (PLL). The circuit consists of conventional PLL elements, with special circuitry for linearized demodulated output, and high-frequency performance. The process used has NPN transistors with $f_{\rm T} > 6 {\rm GHz}.$ The high gain and bandwidth of these transistors make careful attention to layout and bypass critical for optimum performance. The performance of the PLL cannot be evaluated independent of the layout. The use of the application layout in this data sheet and surface-mount capacitors are highly recommended as a starting point. The input to the PLL is through a limiting amplifier with a gain of 200. The input of this amplifier is differential (Pins 10 and 11). For single-ended applications, the input must be coupled through a DC-blocking capacitor with low impedance at the frequency of interest. The single-ended input is normally applied to Pin 11 with Pin 10 AC-bypassed with a low-impedance capacitor. The input impedance is characteristically slightly above $500\Omega$ . Impedance match is not necessary, but loading the signal source should be avoided. When the source is 50 or $75\Omega$ , a DC-blocking capacitor is usually all that is needed. Input amplification is low enough to assure reasonable response time in the case of large signals, but high enough for good AM rejection. After amplification, the input signal drives one port of a multiplier-cell phase detector. The other port is driven by the current-controlled oscillator (ICO). The output of the phase comparator is a voltage proportional to the phase difference of the input and ICO signals. The error signal is filtered with a low-pass filter to provide a DC-correction voltage, and this voltage is converted to a current which is applied to the ICO, shifting the frequency in the direction which causes the input and ICO to have a 90° phase relationship. The oscillator is a current-controlled multivibrator. The current control affects the charge/discharge rate of the timing capacitor. It is common for this type of oscillator to be referred to as a voltage-controlled oscillator (VCO), because the output of the phase comparator and the loop filter is a voltage. To control the frequency of an integrated ICO multivibrator, the control signal must be conditioned by a voltage-to-current converter. In the NE568, special circuitry predistorts the control signal to make the change in frequency a linear function over a large control-voltage range. The free-running frequency of the oscillator depends on the value of the timing capacitor connected between Pins 4 and 5. The value of the timing capacitor depends on internal resistive components and current sources. When $R_2 = 1.2k\Omega$ and $R_4 = 0\Omega$ , a very close approximation of the correct capacitor value is: $$C^* = \frac{0.0014}{f_O} F$$ where $$C^* = C_2 + C_{STRAY}$$ The temperature-compensation resistor, $R_4$ , affects the actual value of capacitance. This equation is normalized to 70MHz. See Figure 6 for correction factors. The loop filter determines the dynamic characteristics of the loop. In most PLLs, the phase detector outputs are internally connected to the ICO inputs. The NE568 was designed with filter output to input connections from Pins 20 ( $\phi$ DET) to 17 (ICO), and Pins 19 ( $\phi$ DET) to 18 (ICO) external. This allows the use of both series and shunt loop-filter elements. The loop constants are: $K_D = 0.127V/Radian$ (Phase Detector Constant) $$K_O = 4.2 \times 10^9 \frac{\text{Radians}}{\text{V-sec}}$$ (ICO Constant) The loop filter determines the general characteristics of the loop. Capacitors $C_9,\ C_{10},\ and$ resistor $R_1,\ control$ the transient output of the phase detector. Capacitor $C_9$ suppresses 70MHz feedthrough by interaction with $100\Omega$ load resistors internal to the phase detector. $$C_9 = \frac{1}{2\pi (50)(f_O)} F$$ At 70MHz, the calculated value is 45pF. Empirical results with the test and application board were improved when a 56pF capacitor was used. The natural frequency for the loop filter is set by $C_{10}$ and $R_1$ . If the center frequency of the loop is 70MHz and the full demodulated bandwidth is desired, i.e., $f_{BW} = f_O/7 = 10$ MHz, and a value for $R_1$ is chosen, the value of $C_{10}$ can be calculated. $$C_{10} = \frac{1}{2\pi R_1 f_{BW}} F$$ **NE568** #### PARTS LIST AND LAYOUT 70MHz APPLICATION NE568D | C <sub>1</sub> | 100nF | ± 10% | Ceramic chip | 1206 | |-------------------------------|---------------|-------|-----------------|--------------| | | | | | | | C <sub>2</sub> <sup>1</sup> | 18pF | ± 2% | Ceramic chip | 0805 | | C <sub>2</sub> <sup>2</sup> | 34pF | ± 2% | Ceramic OR chip | | | C <sub>3</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>4</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>5</sub> | 6.8μF | ± 10% | Tantalum | 35V | | C <sub>6</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>7</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>8</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>9</sub> | 56pF | ± 2% | Ceramic chip | 0805 or 1206 | | C <sub>10</sub> | 560pF | ± 2% | Ceramic chip | 0805 or 1206 | | C <sub>11</sub> | 47pF | ± 2% | Ceramic chip | 0805 or 1206 | | C <sub>12</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | C <sub>13</sub> | 100nF | ± 10% | Ceramic chip | 1206 | | R <sub>1</sub> | 27Ω | ± 10% | Chip | 1/8W | | R <sub>2</sub> | 2kΩ | | Trim pot | 1/eW | | R <sub>3</sub> <sup>3</sup> | 43Ω | ± 10% | Chip | ½W | | R <sub>4</sub> <sup>4</sup> | 4.5k $\Omega$ | ± 10% | Chip | ½W | | R <sub>5</sub> <sup>3</sup> | 50Ω | ± 10% | Chip | ½W | | RFC <sub>1</sub> <sup>5</sup> | 10μH | ± 10% | Surface mount | | | RFC <sub>2</sub> <sup>5</sup> | 10µH | ± 10% | Surface mount | | #### NOTES: - 1. $C_2 + C_{STRAY} = 20pF$ - 2. $C_2$ + $C_{STRAY}$ = 36pF for temperature-compensated configuration with $R_4$ = 4.5k $\Omega$ . - 3. For $50\Omega$ setup. $R_1 = 62\Omega$ , $R_3 = 75\Omega$ for $75\Omega$ application. - 4. For test configuration $R_4 = 0\Omega$ (GND) and $C_2 = 18pF$ . - 5. $0\Omega$ chip resistors (jumpers) may be substituted with minor degradation of performance. For the test circuit, $R_1$ was chosen to be $27\Omega$ . The calculated value of C<sub>10</sub> is 590pF; 560pF was chosen as a production value. (In actual satellite receiver applications, improved video with low carrier/noise has been observed with a wider loop-filter bandwidth.) A typical application of the NE568 is demodulation of FM signals. In this mode of operation, a second single-pole filter is available at Pin 15 to minimize high frequency feedthrough to the output. The roll-off frequency is set by an internal resistor of $350\Omega \pm 20\%$ , and an external capacitor from Pin 15 to ground. The value of the capacitor is: $$C = \frac{1}{2\pi (350) f_{BW}} F$$ Two final components complete the active part of the circuitry. A resistor from Pin 12 to ground sets the temperature stability of the circuit, and a potentiometer from Pin 16 to ground permits fine tuning of the free-running oscillator frequency. The Pin 16 potentiometer is normally 1.2k $\Omega$ . Adjusting this resistance controls current sources which affect the charge and discharge rates of the timing capacitor and, thus, the frequency. The value of the temperature stability resistor is chosen from the graph in Figure 6. The final consideration is bypass capacitors for the supply lines. The capacitors should be ceramic chips, preferably surface-mount types. They must be kept very close to the device. The capacitors from Pins 8 and 9 return to V<sub>CC1</sub> before being bypassed with a separate capacitor to ground. This assures that no differential loops are created which might cause instability. The layouts for the test circuits are recommended. DF07730S #### a. Component Side Top of Board #### b. Back of Board 1. Board is laid out for King BNC Connector P/N KC-79-243-M06 or equivalent. Mount on bottom (back) of board. Add stand-off in each corner. 2. Back and top side ground must be connected at 8 point minimum. Figure 2 #### PARTS LIST AND LAYOUT 70MHz APPLICATION NE568N | C <sub>1</sub> | 100nF | ± 10% | Ceramic chip | 50V | |-----------------------------|-------|-------|-----------------|------| | C <sub>2</sub> <sup>1</sup> | 17pF | ± 2% | Ceramic OR chip | 50V | | C <sub>2</sub> <sup>2</sup> | 34pF | ± 2% | Ceramic chip | 0805 | | C <sub>3</sub> | 100nF | ± 10% | Ceramic chip | 50V | | C <sub>4</sub> | 100nF | ± 10% | Ceramic chip | 50V | | C <sub>5</sub> | 6.8μF | ± 10% | Tantalum | 35V | | C <sub>6</sub> | 100nF | ± 10% | Ceramic OR chip | 50V | | C <sub>7</sub> | 100nF | ± 10% | Ceramic chip | 50V | | C <sub>8</sub> | 100nF | ± 10% | Ceramic chip | 50V | | C <sub>9</sub> | 56pF | ± 2% | Ceramic chip | 50V | | C <sub>10</sub> | 560pF | ± 2% | Ceramic chip | 50V | | C <sub>11</sub> | 47pF | ± 2% | Ceramic OR chip | 50V | | C <sub>12</sub> | 100nF | ± 10% | Ceramic OR chip | 50V | | C <sub>13</sub> | 100nF | ± 10% | Ceramic OR chip | 50V | | R <sub>1</sub> | 27Ω | ± 10% | Carbon | 1/4W | | R <sub>2</sub> | 2kΩ | | Trim pot | | | R <sub>3</sub> <sup>3</sup> | 43Ω | ± 10% | Carbon | 1/4W | | R <sub>4</sub> <sup>4</sup> | 4.5kΩ | ± 10% | Carbon | 1/4W | | R <sub>5</sub> <sup>3</sup> | 50Ω | ± 10% | Carbon | 1/4W | | RFC <sub>1</sub> | 10μΗ | ± 10% | | | | RFC <sub>2</sub> | 10μH | ± 10% | | | #### NOTES: - 1. $C_2$ + $C_{STRAY}$ = 20pF for test configuration with $R_4$ = 0 $\Omega$ . - 2. $C_2$ = 34pF for temperature-compensated configuration with $R_4$ = 4.5k $\Omega$ . - 3. For $50\Omega$ setup. $R_1=62\Omega$ ; $R_3=75\Omega$ for $75\Omega$ applications. - 4. For test configuration $R_4 = 0\Omega$ (GND) and $C_2 = 17pF$ . DF07750S #### a. Component Side for Leaded Components #### b. Solder Side of Board and Chip Capacitors NOTES: 1. Board is laid out for King BNC Connector P/N KC-79-243-M06 or equivalent mounted on the component side of the board. 2. Component side and solder side ground planes must be connected at 8 points minimum. Figure 3 Figure 4. NE568 Input Impedance With CP = 0.5pF 20-Pin SO Package Figure 5. NE568 Input Impedance With CP = 1.49pF 20-Pin Dual In-Line Plastic Package # AN174 Applications for Compandors: NE570/571/SA571 Application Note #### **Linear Products** #### **APPLICATIONS** The following circuits will illustrate some of the wide variety of applications for the NE570. #### **BASIC EXPANDOR** Figure 1 shows how the circuit would be hooked up for use as an expandor. Both the rectifier and $\Delta G$ cell inputs are tied to $V_{IN}$ so that the gain is proportional to the average value of $(V_{IN})$ . Thus, when $V_{IN}$ falls 6dB, the gain drops 6dB and the output drops 12dB. The exact expression for the gain is Gain exp. = $$\left[\frac{2 R_3 V_{IN} (avg)}{R_1 R_2 I_B};\right]^2$$ $$I_{B} = 140 \mu A$$ The maximum input that can be handled by the circuit in Figure 1 is a peak of 3V. The rectifier input current can be as large as $1=3V/R_1=3V/10k=300\mu A$ . The $\Delta G$ cell input current should be limited to $1=2.8V/R_2=2.8V/20k=140\mu A$ . If it is necessary to handle larger input voltages than $0\pm2.8V$ peak, external resistors should be placed in series with $R_1$ and $R_2$ to limit the input current to the above values. Figure 1 shows a pair of input capacitors $C_{\text{IN1}}$ and $C_{\text{IN2}}$ . It is now necessary to use both capacitors if low level tracking accuracy is not important. If $R_1$ and $R_2$ are tied together and share a common capacitor, a small current will flow between the $\Delta G$ cell summing node and the rectifier summing node due to offset voltages. This current will produce an error in the gain control signal at low levels, degrading tracking accuracy. The output of the expandor is biased up to 3V by the DC gain provided by R<sub>3</sub>, R<sub>4</sub>. The output will bias up to $$V_{OUT\ DC} = (1 + \frac{R_3}{R_4}) V_{REF}$$ For supply voltages higher than 6V, $R_4$ can be shunted with an external resistor to bias the output up to $\frac{1}{2}V_{CC}$ . Note that it is possible to externally increase $R_1,\,R_2,\,$ and $R_3,\,$ and to decrease $R_3$ and $R_4.\,$ This allows a great deal of flexibility in setting up system levels. If larger input signals are to be handled, $R_1$ and $R_2$ may be increased; if a larger output is required, $R_3$ may be increased. To obtain the largest dynamic range out of this circuit, the rectifier input should always be as large as possible (subject to the $\pm\,300\,\mu\mathrm{A}$ peak current restriction). #### BASIC COMPRESSOR Figure 2 shows how to use the NE570/571 as a compressor. It functions as an expandor in the feedback loop of an op amp. If the input rises 6dB, the output can rise only 3dB. The 3dB increase in output level produces a 3dB increase in gain in the $\Delta G$ cell, yielding a 6dB increase in feedback current to the summing node. Exact expression for gain is Gain comp. = $$\frac{R_1 R_2 I_B}{2 R_3 V_{IN} \text{ (avg)}}$$ The same restrictions for the rectifier and $\Delta G$ cell maximum input current still hold, which place a limit on the maximum compressor output. As in the expandor, the rectifier and $\Delta G$ cell inputs could be made common to save a capacitor, but low level tracking accuracy would suffer. Since there is no DC feedback path around the op amp through the $\Delta G$ cell, one must be provided externally. The pair of resistors $R_{DC}$ and the capacitor $C_{DC}$ must be provided. The op amp output will bias up to $$V_{OUT\ DC} = (1 + \frac{2R_{DC}}{R4}) V_{REF}$$ For the largest dynamic range, the compressor output should be as large as possible so that the rectifier input is as large as possible (subject to the $\pm\,300\,\mu\text{A}$ peak current restriction). If the input signal is small, a large output can be produced by reducing $R_3$ with the attendant decrease in input impedance, or by increasing $R_1$ or $R_2$ . It would be best to increase $R_2$ rather than $R_1$ so that the rectifier input current is not reduced. #### **DISTORTION TRIM** Distortion can be produced by voltage offsets in the $\Delta G$ cell. The distortion is mainly even harmonics, and drops with decreasing input signal (input signal meaning the current into the $\Delta G$ cell). The THD trim terminal provides Linear Products Application Note #### Applications for Compandors: NE570/571/SA571 **AN174** a means for trimming out the offset voltages and thus trimming out the distortion. The circuit shown in Figure 3 is suitable, as would be any other capable of delivering $\pm 30 \mu A$ into $100\Omega$ resistor tied to 1.8V. #### LOW LEVEL MISTRACKING The compandor will follow a 2-to-1 tracking ratio down to very low levels. The rectifier is responsible for errors in gain, and it is the rectifier input bias current of < 100nA that produces errors at low levels. The magnitude of the error can be estimated. For a full-scale rectifier input signal of ± 200 µA, the average input current will be 127 µA. When the input signal level drops to a 1 µA average, the bias current will produce a 10% or 1dB error in gain. This will occur at 42dB below the maximum input level. It is possible to deviate from the 2-to-1 transfer characteristic at low levels as shown in the circuit of Figure 4. Either RA or RB, (but not both), is required. The voltage on CRECT is $2 \times V_{BF}$ plus $V_{IN}$ avg. For low level inputs V<sub>IN</sub> avg is negligible, so we can assume 1.3V as the bias on CRECT. If RA is placed from CRECT to AND we will bleed off a current I = 1.3V/R<sub>A</sub>. If the rectifier average input current is less than this value, there will be no gain control input to the $\Delta G$ cell so that its gain will be zero and the expandor output will be zero. As the input level is raised, the input current will exceed 1.3V/RA and the expandor output will become active. For large input signals, RA will have little effect. The result of this is that we will deviate from the 2-to-1 expansion, present at high levels, to an infinite expansion at low levels where the output shuts off completely. Figure 5 shows some examples of tracking curves which can be obtained. Complementary curves would be obtained for a compressor, where at low level signals the result would be infinite compression. The bleed current through RA will be a function of temperature because of the two V<sub>BF</sub> drops, so the low level tracking will drift with temperature. If a negative supply is available, if would be desirable to tie RA to that, rather than ground, and to increase its value accordingly. The bleed current will then be less sensitive to the V<sub>BE</sub> temperature drift. R<sub>B</sub> will supply an extra current to the rectifier equal to (V<sub>CC</sub> - 1.3V)R<sub>B</sub>. In this case, the expandor transfer characteristic will deviate towards 1-to-1 at low levels. At low levels the expandor gain will stop dropping and the expansion will cease. In a compressor, this would lead to a lack of compression at low levels. Figure 6 shows some typical transfer curves. An R<sub>B</sub> value of approximately 2.5M would trim the low level tracking so as to match the Bell system N2 trunk compandor characteristic. #### RECTIFIER BIAS CURRENT CANCELLATION The rectifier has an input bias current of between 50 and 100nA. This limits the dynamic range of the rectifier to about 60dB. It also limits the amount of attenuation of the ΔG cell. The rectifier dynamic range may be increased by about 20dB by the bias current trim network shown in Figure 7. Figure 8 shows the rectifier performance with and without bias current cancellation. #### ATTACK AND DECAY TIME The attack and decay times of the compandor are determined by the rectifier filter time constant 10k × CRECT. Figure 9 shows how the gain will change when the input signal undergoes a 10, 20, or 30dB change in level. The attack time is much faster than the decay, which is desirable in most applications. Figure 10 shows the compressor attack envelope for a + 12dB step in input level. The initial output level of 1 unit instantaneously rises to 4 units, and then starts to fall towards Linear Products Application Note #### Applications for Compandors: NE570/571/SA571 AN174 Figure 8. Rectifier Performance With Bias Current Compensation its final value of 2 units. The CCITT recommendation on attack and decay times for telephone system compandors defines the attack time as when the envelope has fallen to a level of 3 units, corresponding to t = 0.15 in the figure. The CCITT recommends an attack time of 3 ± 2ms, which suggests an RC product of 20ms. Figure 11 shows the compressor output envelope when the input level is suddenly reduced 12dB. The output, initially at a level of 4 units, drops 12dB to 1 unit and then rises to its final value of 2 units. The CCITT defines release time as when the output has risen to 1.5 units, and suggests a value of 13.5 ± 9ms. This corresponds to t = 0.675 in the figure, which again suggests a 20ms RC product. Since $R_1$ = 10k, the CCITT recommendations will be met if $C_{RECT}$ = $2\mu F$ . There is a trade-off between fast response and low distortion. If a small $C_{RECT}$ is used to get very fast attack and decay, some ripple will appear on the gain control line and produce distortion. As a rule, a $1\mu F$ $C_{RECT}$ will produce 0.2% distortion at 1kHz. The distortion is inversely proportional to both frequency and capacitance. Thus, for telephone applications where $C_{RECT} = 2\mu F$ , the ripple would cause 0.1% distortion at 1kHz and 0.33% at 800Hz. The low frequency distortion generated by a compressor would be cancelled (or undistorted) by an expandor, providing that they have the same value of $C_{RECT}$ . ## FAST ATTACK, SLOW RELEASE HARD LIMITER The NE570/571 can be easily used to make an excellent limiter. Figure 12 shows a typical circuit which requires $^{1}\!\!/2$ of an NE570/571. $^{1}\!\!/2$ of an LM339 quad comparator, and a PNP transistor. For small signals, the $\Delta G$ cell is nearly off, and the circuit runs at unity gain as set by R<sub>8</sub>, R<sub>7</sub>. When the output signal tries to exceed a + or -1V peak, a comparator threshold is exceeded. The PNP is turned on and rapidly charges C<sub>4</sub> which activates the $\Delta G$ cell. Negative feedback through the $\Delta G$ cell reduces the gain and the output signal level. The attack time is set by the RC product of R<sub>18</sub> and C<sub>4</sub>, and the release time is determined by C<sub>4</sub> and the internal rectifier resistor, which is 10k. The circuit shown attacks in less than 1ms and has a release time constant of 100ms. $\rm R_9$ trickles about 0.7 $\mu \rm A$ through the rectifier to prevent $\rm C_4$ from becoming completely discharged. The gain cell is activated when the voltage on Pin 1 or 16 exceeds two diode drops. If $\rm C_4$ were allowed to become completely discharged, there would be a slight delay before it recharged to > 1.2V and activated limiting action. A stereo limiter can be built out of 1 NE570/571, 1 LM339 and two PNP transistors. The resistor networks $\rm R_{12},~R_{13}$ and $\rm R_{14},~R_{15}$ , which set the limiting thresholds, could be common between channels. To gang the stereo channels together (limiting in one channel will produce a corresponding gain change in the second channel to maintain the balance of the stereo image), then Pins 1 and 16 should be jumpered together. The outputs of all 4 comparators may then be tied together, and only one PNP transistor and one capacitor $\rm C_4$ need be used. The release time will then be the product $\rm 5k \times C_4$ since two channels are being supplied current from $\rm C_4$ . #### USE OF EXTERNAL OP AMP The operational amplifiers in the NE570/571 are not adequate for some applications. The slew rate, bandwidth, noise, and output drive capability can limit performance in many systems. For best performance, an external op amp can be used. The external op amp may be powered by bipolar supplies for a larger output swing. Figure 13 shows how an external op amp may be connected. The non-inverting input must be biased at about 1.8V. This is easily accomplished by tying it to either Pin 8 or 9, the THD trim pins, since these pins sit at 1.8V. An optional RC decoupling network is shown which will filter out the noise from the NE570/ 571 reference (typically about 10 µV in 20kHz BW). The inverting input of the external op amp is tied to the inverting input of the internal op amp. The output of the external op amp is then used, with the internal op amp output left to float. If the external op amp is used single supply (+V<sub>CC</sub> and ground), it must have an input common-mode range down to less than 1.8V. #### **N2 COMPANDOR** There are four primary considerations involved in the application of the NE570/571 in an N2 compandor. These are matching of input and output levels, accurate $600\Omega$ input and output impedances, conformance to the Bell system low level tracking curve, and proper attack and release times. TC072008 Figure 14 shows the implementation of an N2 compressor. The input level of 0.245V<sub>RMS</sub> is stepped up to 1.41V<sub>RMS</sub> by the $600\Omega$ : $20k\Omega$ matching transformer. The 20k input resistor properly terminates the transformer. An internal $20k\Omega$ resistor (R<sub>3</sub>) is provided, but for accurate impedance termination an external resistor should be used. The output impedance is provided by the $4k\Omega$ output resistor and the $4k\Omega$ : $600\Omega$ output transformer. The $0.275V_{RMS}$ output level requires a 1.4V op amp output level. This can be provided by increasing the value of R<sub>2</sub> with an external resistor, which can be selected to fine trim the gain. A rearrangement of the compressor gain equation (6) allows us to determine the value for R2. $$R_{2} = \frac{Gain^{2} \times 2 R_{3} V_{IN} avg}{R_{1} I_{B}}$$ $$= \frac{1^{2} \times 2 \times 20k \times 1.27}{10k \times 140\mu A}$$ $$= 36.3k$$ Figure 14. N2 Compressor The external resistance required will thus be 36.3k – 20k = 16.3k. The Bell-compatible low level tracking char- resistor from $C_{RECT}$ to $V_{CC}$ . As shown in Figure 6, this will skew the system to a 1:1 transfer characteristic at low levels. The $2\mu F$ rectifier capacitor provides attack and release times of 3ms and 13.5ms, respectively, as shown in Figures 10 and 11. The R-C-R network around the op amp provides DC feedback to bias the output at DC. $\label{eq:decomposition} % \begin{subarray}{ll} \end{subarray} \begi$ An N2 expandor is shown in Figure 15. The input level of $3.27V_{RMS}$ is stepped down to 1.33V by the $600\Omega:100\Omega$ transformer, which is terminated with a $100\Omega$ resistor for accurate impedance matching. The output impedance is accurately set by the $150\Omega$ output resistor and the $150\Omega:600\Omega$ output transformer. With this configuration, the 3.46V transformer output requires a 3.46V op amp #### Applications for Compandors: NE570/571/SA571 AN174 output. To obtain this output level, it is necessary to increase the value of $R_3$ with an external trim resistor. The new value of $R_3$ can be found with the expandor gain equation $$R_{3} = \frac{R_{1} R_{2} I_{B} Gain}{2 V_{IN} avg}$$ $$= \frac{10k \times 20k \times 140\mu A \times 2.6}{2 \times 1.20}$$ = 30.3k An external addition to $R_3$ of 10k is required, and this value can be selected to accurately set the high level gain. A low level trim resistor from $C_{RECT}$ to $V_{CC}$ of about 3M provides matching of the Bell low-level tracking curve, and the $2\mu F$ value of $C_{RECT}$ provides the proper attack and release times. A 16k resistor from the summing node to ground biases the output to $7V_{DC}$ . ## VOLTAGE-CONTROLLED ATTENUATOR The variable gain cell in the NE570/571 may be used as the heart of a high quality voltage-controlled amplifier (VCA). Figure 16 shows a typical circuit which uses an external op amp for better performance, and an exponential converter to get a control characteristic of -6dB/V. Trim networks are shown to null out distortion and DC shift, and to fine trim gain to 0dB with 0V of control voltage. Op amp $A_2$ and transistors $Q_1$ and $Q_2$ form the exponential converter generating an exponential gain control current, which is fed into the rectifier. A reference current of $150\mu\text{A}$ , (15V and R<sub>20</sub> = 100k), is attenuated a factor of two (6dB) for every volt increase in the control voltage. Capacitor C6 slows down gain changes to a 20ms time constant $(C_6 \times R_1)$ so that an abrupt change in the control voltage will produce a smooth sounding gain change. R<sub>18</sub> assures that for large control voltages the circuit will go to full attenuation. The rectifier bias current would normally limit the gain reduction to about 70dB. R<sub>18</sub> draws excess current out of the rectifier. After approximately 50dB of attenuation at a -6dB/V slope, the slope steepens and attenuation becomes much more rapid until the circuit totally shuts off at about 9V of control voltage. A1 should be a low noise high slew rate op amp. R<sub>13</sub> and R<sub>14</sub> establish approximately a 0V bias at A1's output. With a 0V control voltage, $R_{19}$ should be adjusted for 0dB gain. At 1V(-6dB gain) $R_9$ should be adjusted for minimum distortion with a large (+10dBm) input signal. The output DC bias ( $A_1$ output) should be measured at full attenuation (+10V control voltage) and then $R_8$ is adjusted to give the same value at 0dB gain. Properly adjusted, the circuit will give typically less than 0.1% distortion at any gain with a DC output voltage variation of only a few millivolts. The clipping level (140 $\mu$ A into Pin 3, 14) is $\pm$ 10V peak. A signal-to-noise ratio of 90dB can be obtained. If several VCAs must track each other, a common exponential converter can be used. Transistors can simply be added in parallel with $Q_2$ to control the other channels. The transistors should be maintained at the same temperature for best tracking. #### **AUTOMATIC LEVEL CONTROL** The NE570 can be used to make a very high performance ALC as shown in Figure 17. This circuit hook-up is very similar to the basic compressor shown in Figure 2 except that the rectifier input is tied to the input rather than the output. This makes gain inversely proportional to input level so that a 20dB drop in input level will produce a 20dB increase in gain. The output will remain fixed at a constant level. As shown, the circuit will maintain an output level of ± 1dB for an input range of +14 to -43dB at 1kHz. Additional external components will allow the output level to be adjusted. Some relevant design equations Output level = $$\frac{R_1 R_2 I_B}{2 R_3} \left( \frac{V_{IN}}{V_{IN} (avg)} \right)$$ ; $I_B = 140 \mu A$ $$\begin{aligned} \text{Gain} &= \frac{\text{R}_1 \text{ R}_2 \text{ I}_{\text{B}}}{2 \text{ R}_3 \text{ V}_{\text{IN}} \text{ (avg)}} \text{ where} \\ &\frac{\text{V}_{\text{IN}}}{\text{V}_{\text{IN}} \text{ (avg)}} = \frac{\pi}{2\sqrt{2}} = 1.11 \text{ (for sine wave)} \end{aligned}$$ If ALC action at very low input levels is not desired, the addition of resistor $R_X$ will limit the maximum gain of the circuit. $$Gain max = \frac{\frac{R_1 + R_X}{1.8V} \times R_2 \times I_B}{2 R_2}$$ The time constant of the circuit is determined by the rectifier capacitor, C<sub>RECT</sub>, and an internal 10k resistor. #### Applications for Compandors: NE570/571/SA571 $\tau = 10k C_{RECT}$ Response time can be made faster at the expense of distortion. Distortion can be approximated by the equation: $$THD = \left(\frac{1\mu F}{C_{RECT}}\right) \left(\frac{1kHz}{freq.}\right) \times 0.2\%$$ #### VARIABLE SLOPE COMPRESSOR-EXPANDOR Compression and expansion ratios other than 2:1 can be achieved by the circuit shown in Figure 18. Rotation of the dual potentiometer causes the circuit hook-up to change from a basic compressor to a basic expandor. In the center of rotation, the circuit is 1:1, has neither compression nor expansion. The (input) output transfer characteristic is thus continuously variable from 2:1 compression, through 1:1 up to 1:2 expansion. If a fixed compression or expansion ratio is desired, proper selection of fixed resistors can be used instead of the potentiometer. The optional threshold resistor will make the compression or expansion ratio deviate towards 1:1 at low levels. A wide variety of (input) output characteristics can be created with this circuit, some of which are shown in Figure 18. #### HI-FI COMPANDOR The NE570 can be used to construct a high performance compandor suitable for use with music. This type of system can be used for noise reduction in tape recorders, transmission systems, bucket brigade delay lines, and digital audio systems. The circuits to be described contain features which improve performance, but are not required for all applications. A major problem with the simple NE570 compressor (Figure 2) is the limited op amp gain at high frequencies. For weak input signals, the compressor circuit operates at high gain and the 570 op amp simply runs out of loop gain. Another problem with the 570 op amp is its limited slew rate of about $0.6V/\mu s$ . This is a limitation of the expandor, since the expandor is more likely to produce large output signals than a compressor. Figure 20 is a circuit for a high fidelity compressor which uses an external op amp and has a high gain and wide bandwidth. An input compensation network is required for stability. Another feature of the circuit in Figure 20 is that the rectifier capacitor $(C_9)$ is not grounded, but is tied to the output of an op amp circuit. This circuit, built around an LM324, speeds up the compressor attack time at low signal levels. The response times of the simple expandor and compressor (Figures 1 and 2) become longer at low signal levels. The time constant is not simply $10k \times C_{RECT}$ , but is really: $$\left(\ 10k + 2\left(\frac{0.026V}{I_{RECT}}\right)\ \right) \times C_{RECT}$$ When the rectifier input level drops from 0dBm to -30dBm, the time constant increases from $10.7k \times C_{RECT}$ to $32.6k \times C_{RECT}$ . In systems where there is unity gain between the compressor and expandor, this will cause no overall error. Gain or loss between the compressor and expandor will be a mistracking of low signal dynamics. The circuit with the LM324 will greatly reduce this problem for systems which cannot guarantee the unity gain. When a compressor is operating at high gain, (small input signal), and is suddenly hit with a signal, it will overload until it can reduce its gain. Overloaded, the output will attempt to swing rail to rail. This compressor is limited to approximately a $7V_{P-P}$ output swing by the brute force clamp diodes $D_3$ and $D_4$ . The diodes cannot be placed in the feedback loop because their capacitance would limit high frequency gain. The purpose of limiting the output swing is to avoid overloading any succeeding circuit such as a tape recorder input. The time it takes for the compressor to recover from overload is determined by the rectifier capacitor C9. A smaller capacitor will allow faster response to transients, but will produce more low frequency third harmonic distortion due to gain modulation. A value of $1\mu F$ seems to be a good compromise value and yields good subjective results. Of course, the expandor should have exactly the same value rectifier capacitor for proper transient response. Systems which have good low frequency amplitude and phase response can use compandors with smaller rectifier capacitors, since the third harmonic distortion which is generated by the compressor will be undistorted by the expandor. Simple compandor systems are subject to a problem known as breathing. As the system Figure 19. Typical Input-Output Tracking Curves of Variable Ratio Compressor-Expandor ### Applications for Compandors: NE570/571/SA571 **AN174** is changing gain, the change in the background noise level can sometimes be heard. The compressor in Figure 20 contains a high frequency pre-emphasis circuit ( $C_2$ , $R_5$ and $C_8$ , $R_{14}$ ), which helps solve this problem. Matching de-emphasis on the expandor is required. More complex designs could make the pre-emphasis variable and further reduce breathing. The expandor to complement the compressor is shown in Figure 21. Here an external op amp is used for high slew rate. Both the compressor and expandor have unity gain levels of 0dB. Trim networks are shown for distortion (THD) and DC shift. The distortion trim should be done first, with an input of 0dB at 10kHz. The DC shift should be adjusted for minimum envelope bounce with tone bursts. When applied to consumer tape recorders, the subjective performance of this system is excellent. ## Applications for Compandors: NE570/571/SA571 **AN174** ## AN176 Compandor Cookbook Application Note #### **Linear Products** Compandors are versatile, low cost, dualchannel gain control devices for audio frequencies. They are used in tape decks, cordless telephones, and wireless microphones performing noise reduction. Electronic organs, modems and mobile telephone equipment use compandors for signal level control. So what is companding? Why do it at all? What happens when we do it? Compandor is the contraction of the two words compressor and expandor. There is one basic reason to compress a signal before sending it through a telephone line or recording it on a cassette tape: to process that signal (music, speech, data) so that all parts of it are above the inherent noise floor of the transmission medium and yet not running into the max. dynamic range limits, causing clipping and distortion. The diagrams below demonstrate the idea; they are not totally correct because in the real world of electronics the 3kHz tone is riding on the 1kHz tone. They are shown separated for better explanation. Figure 1 is the signal from the source. Figure 2 shows the noise always in the transmission medium. Figure 3 shows the max limits of the transmission medium and what happens when a signal larger than those limits is sent through it. Figure 4 is the result of compressing the signal (note that the larger signal would *not* be clipped when transmitted). Figure 2. Wide-Band Noise Floor of Transmission Line The received/playback signal is processed (expanded) in exactly the same — only inverted — ratio as the input signal was compressed. The end result is a clean, undistorted signal with a high signal-to-noise ratio. This document has been designed to give the reader a basic working knowledge of the Signetics Compandor family. The analyses of #### **BLOCK DIAGRAMS** three primary applications will be accompanied by "recipes" describing how to select external components (for both proper operation and function modification). Schematic and artwork for an application board are also provided. For comprehensive technical information consult the Compandor Product Guide or the Linear Data Manual. The basic blocks in a compandor are the current-controlled variable gain cell ( $\Delta G$ ), voltage-to-current converter (rectifier), and operational amplifier. Each Signetics compandor package has two identical, independent channels with the following block diagrams (notice that the 570/71 is different from the 572). The operational amplifier is the main signal path and output drive. The full-wave averaging rectifier measures the AC amplitude of a signal and develops a control current for the variable gain cell. The variable gain cell uses the rectifier control current to provide variable gain control for the operational amplifier gain block. The compandor can function as a Compressor, Expandor, and Automatic Level Controller or as a complete compressor/expandor system as described in the following: - The COMPRESSOR function processes uncontrolled input signals into controlled output signals. The purpose of this is to avoid distortion caused by a narrow dynamic range medium, such as telephone lines, RF and satellite transmissions, and magnetic tape. The Compressor can also limit the level of a signal. - The EXPANDOR function allows a user to increase the dynamic range of an incoming compressed signal such as radio broadcasts. - The compressor/expandor system allows a user to retain dynamic range and reduce the effects of noise introduced by the transmission medium. - 4) The AUTOMATIC LEVEL CONTROL (ALC) function (like the familiar automatic gain control) adjusts its gain proportionally with the input amplitude. This ALC circuit therefore transforms a widely varying input signal into a fixed amplitude output signal without clipping and distortion. ## HOW TO DESIGN COMPANDOR CIRCUITS The rest of the cookbook will provide you with basic compressor, expandor, and automatic level control application information. A NE570/571 has been used in all of the circuits. If high-fidelity audio or separately programmable attack and decay time are needed, the NE572 with a low noise op amp should be used. The compressor (see Figure 5) utilizes all basic building blocks of the compandor. In this configuration, the variable gain cell is placed in the feedback loop of the standard inverting amplifier circuit. The gain equation is $A_V = -R_F/R_{IN}$ . As shown above, the variable gain cell acts as a variable feedback resistor ( $R_F$ ) (See Figure 5). As the input signal increases above the crossover level of 0dB, the variable resistor decreases in value. This causes the gain to decrease, thus limiting the output amplitude. Below the crossover level of 0dB, an increase in input signal causes the variable resistor to increase in value, thereby causing the output signal's amplitude to increase. In the compressor configuration, the rectifier is connected to the output. The complete equation for the compressor gain is: Gain comp. = $$\begin{bmatrix} \frac{R_1R_2I_B}{2 R_3V_{IN}(avg)} \end{bmatrix}^{\frac{1}{2}}$$ where: R<sub>1</sub> = 10k R<sub>2</sub> = 20k R<sub>3</sub> = 20k I<sub>B</sub> = 140 $\mu$ A $V_{IN}(avg) = 0.9(V_{IN(RMS)})$ #### **COMPRESSOR RECIPE** DC bias the output half way between the supply and ground to get maximum headroom. The circuit in Figure 6 is designed around a system supply of 6V, thus the output DC level should be 3V. $$V_{OUT\ DC} = (1 + (2R_{DC}/R_4)) V_{REF}$$ where: $$R_4 = 30k$$ $V_{REF} = 1.8V$ $R_{DC}$ is external manipulating the equation, the result is. . . $$R_{DC} = \left( \left( \frac{V_{OUT}}{V_{REF}} \right) - 1 \right) \frac{R_4}{2}$$ Note that the $C_{(DC)}$ should be large enough to totally short out any AC in this feedback loop. #### Compandor Cookbook AN176 - Analyze the OUTPUT signal's anticipated amplitude. - a) if larger than 2.8V peak, R<sub>2</sub> needs to be increased. (see INGREDIENTS section) - b) if larger than 3.0V peak, R<sub>1</sub> will also need to be increased. By limiting the peak input currents we avoid signal distortion. - The input and output coupling caps need to be large enough not to attenuate any desired frequencies (X<sub>C</sub> = 1/(6.28xf)). - 4) The $C_{RECT}$ should be $1\mu F$ to $2\mu F$ for initial setup. This directly affects Attack and Release times. - An input buffer may be necessary if the source's output impedance needs matching - Pre-emphasis may be used to reduce noise-pumping, breathing, etc., if present. See the NE570/571 data sheet for specific details. - 7) Distortion (THD) trim pins are available if the already low distortion needs to be further reduced. Refer to data sheet for trimming network. Note that if not used, the THD trim pins should have 200pF caps to ground. - 8) At very low input signal levels, the rectifier's errors become significant and can be reduced with the Low Level Mistracking network. (This technique prevents infinite compression at low input levels.) The EXPANDOR utilizes all the basic building blocks of the compandor (see Figure 7). In this configuration the variable gain cell is placed in the inverting input lead of the operational amplifier and acts as a variable input resistance, $R_{\rm IN}.$ The basic gain equation for operational amplifiers in the standard inverting feedback loop is $A_V = -R_{\rm F}/R_{\rm IN}.$ As the input amplitude increases above the crossover level of OdBM, this variable resistor decreases in value, causing the gain to increase, thus forcing the output amplitude to increase (refer to Figure 10). Below the crossover level, an increase in input amplitude causes the variable resistor to increase in value, thus forcing the output amplitude to decrease. In the expandor configuration the rectifier is connected to the input. The complete equation for the expandor gain is: Gain expandor = $(2R_3V_{IN}(avg))/R_1R_2I_B$ where: $R_1 = 10k$ $R_2 = 20k$ $R_3 = 20k$ $I_B = 140 \mu A$ $V_{IN}(avg) = 0.9 (V_{IN(RMS)})$ #### Compandor Cookbook #### **EXPANDOR RECIPE** DC bias the output halfway between the supply and ground to get maximum headroom. The circuit in Figure 8 is designed around a system supply of 6V so the output DC level should be 3V. $$V_{OUT\ DC} = (1 + R_3/R_4)V_{REF}$$ where: $R_3 = 20k$ $R_4 = 30k$ $V_{REF} = 1.8V$ Note that when using a supply voltage higher than 6V the DC output level should be adjusted. To increase the DC output level, it is recommended that $R_4$ be decreased by adding parallel resistance to it. (Changing $R_3$ would also affect the expandor's AC gain and thus cause a mismatch in a companding system.) - 2) Analyze the input signal's anticipated amplitude: - a) if larger than 2.8V peak, R<sub>2</sub> needs to be increased. (see INGREDIENTS section) - b) if larger than 3.0V peak, R<sub>1</sub> will also need to be increased. (see INGREDI-ENTS) By limiting the peak input currents we avoid signal distortion. - The input and output decoupling caps need to be large enough not to attenuate any desired frequencies. - 4) The $C_{RECT}$ should be $1\mu F$ to $2\mu F$ for initial setup. - An input buffer may be necessary if the source's output impedance needs matching. - 6) De-emphasis would be necessary if the complementary compressor circuit had been pre-emphasized (as in a tape deck application). See the Hi-Fi Expandor application in the Linear Data Manual. - 7) Distortion (THD) trim pins are available if the already low distortion needs to be further reduced. See Linear Data Manual for trimming network. Note that if not used, the THD trim pins should have 200pF caps to ground. - 8) At very low input signal levels, the rectifier's errors become significant and can be reduced with the Low Level Mistracking network (see Linear Data Manual). (This technique prevents infinite expansion at low input levels.) In the ALC configuration, (Figure 9), the variable gain cell is placed in the feedback loop of the operational amplifier (as in the Compressor) and the rectifier is connected to the input. As the input amplitude increases above the crossover point, the overall system gain decreases proportionally, holding the output amplitude constant. As the input amplitude decreases below the crossover point, the overall system gain increases proportionally, holding the output amplitude at the same constant level. The complete gain equation for the ALC is: $$Gain = \frac{R_1 R_2 I_B}{2 R_3 V_{IN}(avg)}$$ Output level = $$\frac{R_1R_2I_B}{2R_3}\left(\frac{V_{IN}}{V_{IN}(avg)}\right)$$ where $$\frac{V_{IN}}{V_{IN}(avg)} = \frac{\pi}{2\sqrt{2}} = 1.11$$ (for sine wave) Linear Products Application Note #### Compandor Cookbook **AN176** Note that for very low input levels, ALC may not be desired and to limit the maximum gain, resistor $\mathsf{R}_X$ has been added. The modified gain equation is: Gain max. = $$\frac{\left(\begin{array}{c} R_1 + R_X \\ 1.8V \end{array}\right) \times R_2 \times I_B}{2 R_3}$$ R<sub>X</sub>≅ ((desired max gain) × 26k) - 10k #### **INGREDIENTS** [Application guidelines for internal and external components (and input/output constraints) needed to tailor (cook) each of the three entrees (applications) to your taste.] $R_1$ (10k $\Omega$ ) limits input current to the rectifier. This current should not exceed an AC peak value of $\pm 300\mu A$ . An external resistor may be placed in series with $R_1$ if the input voltage to the rectifier will exceed $\pm 3.0V$ peak (i.e., $10k \times 300\mu A = 3.0V$ ). $R_2$ (20k $\Omega$ ) limits input current to the variable gain cell. This current should not exceed an AC peak value of $\pm$ 140 $\mu$ A. Again, an external resistor has to be placed in series with $R_2$ if the input voltage to the variable gain cell exceeds $\pm$ 2.8V (i.e., 20k $\times$ 140 $\mu$ A). $R_3$ (20k $\Omega$ ) acts in conjunction with $R_4$ as the feedback resistor $(R_F)$ (expandor configuration) in the equation. $(R_3$ 's value can be either reduced or increased externally.) However, it is recommended that $R_4$ be the one to change when adjusting the output DC level. $R_4$ (30k $\Omega)$ acts as the input resistor $(R_{IN})$ in the standard non-inverting op amp circuit. (Its value can only be reduced.) $$\begin{split} V_{OUT\ DC} &= (1 + (R_3/R_4))V_{REF} \\ & \text{(for the Expandor)} \\ V_{OUT\ DC} &= (1 + (2R_{DC}/R_4))V_{REF} \\ & \text{(for the Compandor, ALC)} \end{split}$$ [The purpose of these DC biasing equations is to allow the designer to set the output halfway between the supply rails for largest headroom (usually some positive voltage and ground).] $C_{DC}$ acts as an AC shunt to ground to totally remove the DC biasing resistors from the AC gain equation. CF caps are AC signal coupling caps. C<sub>RECT</sub> acts as the rectifier's filter cap and directly affects the response time of the circuit. There is a trade-off, though, between fast attack and decay times and distortion. The time constant is: $10k \times C_{RECT}$ The total harmonic distortion (THD) is approximated by: THD $\cong$ (1 $\mu$ F/C<sub>RECT</sub>)(1kHz/freq.) $\times$ 0.2% #### NOTES: The NE572 differs from the 570/571 in that: 1. There is no internal op amp. 2. The attack and release times are programmed separately. ## SYSTEM LEVELS OF A COMPLETE COMPANDING SYSTEM Figure 10 demonstrates the compressing and expanding functions: Point A represents a wide dynamic range signal with a maximum amplitude of +16dB and minimum amplitude of -80dB. Point B represents the compressor output showing a 2:1 reduction in dynamic range (-40dB is increased to -20dB, for example). Point B can also be seen as the dynamic range of a transmission medium. Transmission noise is present at the -60dB level from Point B to Point C. Point C represents the input signal to the expandor. Point D represents the output of the expandor. The signal transformation from Point C to D represents a 1:2 expansion. Linear Products Application Note ## Compandor Cookbook **AN176** #### WHAT IS COMPANDING?? Shown here are some scope pictures of what three functions of the compandor look like in the kitchen, responding to tone bursts of varying amplitudes. | WAITINGA | WAITINGB | | | |-------------------------------------------------|---------------------|-------------------------------------------------|----------| | Compression 1kHz | watinga | Expansion 1kHz | wallingb | | WAITINGC | WAITINGD | | | | Compandor System 15kHz | watingc | Compandor System 1kHz | waitingd | | WAITINGE | WAITINGF | | | | Automatic Level Control<br>(Small-Signal Input) | wainga<br>Figure 11 | Automatic Level Control<br>(Large-Signal Input) | waiting! | ## Compandor Cookbook **AN176** ## **APPLICATION BOARD** Shown below is the schematic (Figure 12) for Signetics' NE570/571 evaluation/demo board. This board provides one channel of Expansion and one channel of Compression (which can be switched to Automatic Level Control). # NE570/571/SA571 Compandor **Product Specification** #### **Linear Products** #### DESCRIPTION The NE570/571 is a versatile low cost dual gain control circuit in which either channel may be used as a dynamic range compressor or expandor. Each channel has a full-wave rectifier to detect the average value of the signal, a linerarized temperature-compensated variable gain cell, and an operational amplifier. The NE570/571 is well suited for use in cellular radio and radio communications systems, modems, telephone, and satellite broadcast/receive audio systems. ## CIRCUIT DESCRIPTION The NE570/571 compandor building blocks, as shown in the block diagram, are a full-wave rectifier, a variable gain cell, an operational amplifier and a bias system. The arrangement of these blocks in the IC result in a circuit which can perform well with few external components, yet can be adapted to many diverse applications. The full-wave rectifier rectifies the input current which flows from the rectifier input, to an internal summing node which is biased at VREF. The rectified current is averaged on an external filter capacitor tied to the CRECT terminal, and the average value of the input current controls the gain of the variable gain cell. The gain will thus be proportional to the average value of the input signal for capacitively-coupled voltage inputs as shown in the following equation. Note that for capacitively-coupled inputs there is no offset voltage capable of producing a gain error. The only error will come from the bias current of the rectifier (supplied internally) which is less than $0.1 \mu A$ . $$G \propto \frac{|V_{IN} - V_{REF}| avg}{R_1}$$ or $$G \propto \frac{|V_{IN}| avg}{R_1}$$ #### **FEATURES** - Complete compressor and expandor in one IC - Temperature compensated - Greater than 110dB dynamic range - Operates down to 6V<sub>DC</sub> - System levels adjustable with external components - Distortion may be trimmed out #### **APPLICATIONS** - Cellular radio - Telephone trunk compandor 570 - Telephone subscriber compandor 571 - High level limiter - Low level expandor noise gate - Dynamic noise reduction systems - Voltage-controlled amplifier - Dynamic filters #### PIN CONFIGURATION ## **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-----------------------|-------------------|------------| | 16-Pin Cerdip | 0 to +70°C | NE570F | | 16-Pin Plastic DIP | 0 to +70°C | NE570N | | 16-Pin Plastic SOL | 0 to +70°C | NE571D | | 16-Pin Cerdip | 0 to +70°C | NE571F | | 16-Pin Plastic Cerdip | 0 to +70°C | NE571N | | 16-Pin Cerdip | -40°C to +85°C | SA571F | | 16-Pin Plastic DIP | -40°C to +85°C | SA571N | ## **BLOCK DIAGRAM** ## Compandor NE570/571/SA571 ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-----------------|-------------------------------------------------|------------------------|-----------------| | V <sub>CC</sub> | Positive supply<br>570<br>571 | 24<br>18 | V <sub>DC</sub> | | T <sub>A</sub> | Operating ambient temperature range<br>NE<br>SA | 0 to +70<br>-40 to +85 | °C | | P <sub>D</sub> | Power dissipation | 400 | mW | DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = 15V$ . Except where indicated, the 571 specifications are identical to those of the 570. | | | | NE570 | | | NE/SA571 <sup>5</sup> | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------|----------------|-----------------|-----------------------|----------------|-----------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 6 | | 24 | 6 | | 18 | ٧ | | Icc | Supply current | No signal | | 3.2 | 4.8 | | 3.2 | 4.8 | mA | | lout | Output current capability | | ± 20 | | | ± 20 | | | mA | | SR | Output slew rate | | | ± .5 | | | ± .5 | | V/μs | | | Gain cell distortion <sup>2</sup> | Untrimmed<br>Trimmed | | 0.3<br>0.05 | 1.0 | | 0.5<br>0.1 | 2.0 | % | | | Resistor tolerance | | - | ± 5 | ± 15 | | ± 5 | ± 15 | % | | | Internal reference voltage | | 1.7 | 1.8 | 1.9 | 1.65 | 1.8 | 1.95 | V | | | Output DC shift <sup>3</sup> | Untrimmed | | ± 20 | ± 50 | | ± 30 | ± 100 | mV | | | Expandor output noise | No signal, 15Hz - 20kHz <sup>1</sup> | | 20 | 45 | | 20 | 60 | μV | | | Unity gain level | | -1 | 0 | +1 | -1.5 | 0 | +1.5 | dBm | | | Gain change <sup>2, 4</sup> | -40°C < T < 70°C<br>0°C < T < 70°C | | ± 0.1<br>± 0.1 | ± 0.2 | | ± 0.1<br>± 0.1 | ± 0.4 | dB | | | Reference drift <sup>4</sup> | -40°C < T < 70°C<br>0°C < T < 70°C | | +2, -25<br>±5 | +10, -40<br>±10 | | +2, -25<br>±5 | +20, -50<br>±20 | mV | | | Resistor drift <sup>4</sup> | -40°C < T < 70°C<br>0°C < T < 70°C | | +8, -0<br>+10 | | | | | % | | | Tracking error (measured relative to value at unity gain) equals [V <sub>O</sub> - V <sub>O</sub> (unity gain)] | Rectifier input,<br>$V_2 = +6$ dBm, $V_1 = 0$ dB<br>$V_2 = -30$ dBm, $V_1 = 0$ dB | | ± 0.2 | -0.5, +1 | | +0.2 | -1, +1.5 | dB | | - | dB – V <sub>2</sub> dBm<br>Channel separation | *2 -500Biii, *1 - 00B | | 60 | -0.0, 1-1 | | 60 | -1, +1.5 | dB | ## NOTES: - 1. Input to $V_1$ and $V_2$ grounded. - 2. Measured at 0dBm, 1kHz. - 3. Expandor AC input change from no signal to 0dBm. - 4. Relative to value at $T_A = 25$ °C. - 5. Electrical characteristics for the SA571 only are specified over -40 to +85°C temperature range. The speed with which gain changes to follow changes in input signal levels is determined by the rectifier filter capacitor. A small capacitor will yield rapid response but will not fully filter low frequency signals. Any ripple on the gain control signal will modulate the signal passing through the variable gain cell. In an expandor or compressor application, this would lead to third harmonic distortion, so there is a trade-off to be made between fast attack and decay times and distortion. For step changes in amplitude, the change in gain with time is shown by this equation. $$G(t) = (G_{initial} - G_{final})_{e} - t/\tau$$ $$+ G_{final} \cdot \tau = 10k \times C_{BECT}$$ The variable gain cell is a current-in, current-out device with the ratio $I_{OUT}/I_{IN}$ controlled by the rectifier. $I_{IN}$ is the current which flows from the $\Delta G$ input to an internal summing node biased at $V_{REF}.$ The following equation applies for capacitively-coupled inputs. The output current, $I_{OUT},$ is fed to the summing node of the op amp. $$I_{IN} = \frac{V_{IN} - V_{REF}}{R_2} = \frac{V_{IN}}{R_2}$$ A compensation scheme built into the $\Delta G$ cell compensates for temperature and cancels out odd harmonic distortion. The only distortion which remains is even harmonics, and they exist only because of internal offset voltages. The THD trim terminal provides a means for nulling the internal offsets for low distortion operation. The operational amplifier (which is internally compensated) has the non-inverting input tied to $V_{\rm REF}$ , and the inverting input connected to the $\Delta G$ cell output as well as brought out externally. A resistor, $R_3$ , is brought out from the summing node and allows compressor or expandor gain to be determined only by internal components. The output stage is capable of $\pm$ 20mA output current. This allows a +13dBm (3.5V<sub>RMS</sub>) output into a $300\Omega$ load which, with a series resistor and proper transformer, can result in +13dBm with a $600\Omega$ output impedance. A bandgap reference provides the reference voltage for all summing nodes, a regulated supply voltage for the rectifier and $\Delta G$ cell, and a bias current for the $\Delta G$ cell. The low tempco of this type of reference provides very stable biasing over a wide temperature range. The typical performance characteristics illustration shows the basic input-output transfer curve for basic compressor or expandor circuits. # TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL TEST CIRCUIT #### INTRODUCTION Much interest has been expressed in high performance electronic gain control circuits. For non-critical applications, an integrated circuit operational transconductance amplifier can be used, but when high-performance is required, one has to resort to complex discrete circuitry with many expensive, well-matched components. This paper describes an inexpensive integrated circuit, the NE570 Compandor, which offers a pair of high performance gain control circuits featuring low distortion (<0.1%), high signal-to-noise ratio (90dB), and wide dynamic range (110dB). #### CIRCUIT BACKGROUND The NE570 Compandor was originally designed to satisfy the requirements of the telephone system. When several telephone channels are multiplexed onto a common line, the resulting signal-to-noise ratio is poor and companding is used to allow a wider dynamic range to be passed through the channel. Figure 1 graphically shows what a compandor can do for the signal-to-noise ratio of a restricted dynamic range channel. The input level range of +20 to -80dB is shown undergoing a 2-to-1 compression where a 2dB input level change is compressed into a 1dB output level change by the compressor. The original 100dB of dynamic range is thus compressed to a 50dB range for transmission through a restricted dynamic range channel. A complementary expansion on the receiving end restores the original signal levels and reduces the channel noise by as much as 45dB. The significant circuits in a compressor or expandor are the rectifier and the gain control element. The phone system requires a simple full-wave averaging rectifier with good accuracy, since the rectifier accuracy determines the (input) output level tracking accuracy. The gain cell determines the distortion and noise characteristics, and the phone system specifications here are very loose. These specs could have been met with a simple operational transconductance multiplier, or OTA, but the gain of an OTA is proportional to temperature and this is very undesirable. Therefore, a linearized transconductance multiplier was designed which is insensitive to temperature and offers low noise and low distortion performance. These features make the circuit useful in audio and data systems as well as in telecommunications systems. # BASIC CIRCUIT HOOK-UP AND OPERATION Figure 2 shows the block diagram of one half of the chip, (there are two identical channels on the IC). The full-wave averaging rectifier provides a gain control current, $I_G$ , for the variable gain ( $\Delta G$ ) cell. The output of the $\Delta G$ cell is a current which is fed to the summing node of the operational amplifier. Resistors are provided to establish circuit gain and set the output DC bias. Channel The circuit is intended for use in single power supply systems, so the internal summing nodes must be biased at some voltage above ground. An internal band gap voltage reference provides a very stable, low noise 1.8V reference denoted $V_{REF}.$ The non-inverting input of the op amp is tied to $V_{REF},$ and the summing nodes of the rectifier and $\Delta G$ cell (located at the right of $R_1$ and $R_2)$ have the same potential. The THD trim pin is also at the $V_{REF}$ potential. Figure 3 shows how the circuit is hooked up to realize an expandor. The input signal, $V_{IN}$ , is applied to the inputs of both the rectifier and the $\Delta G$ cell. When the input signal drops by 6dB, the gain control current will drop by a factor of 2, and so the gain will drop 6dB. The output level at $V_{OUT}$ will thus drop 12dB, giving us the desired 2-to-1 expansion. Figure 4 shows the hook-up for a compressor. This is essentially an expandor placed in the feedback loop of the op amp. The $\Delta G$ cell is setup to provide AC feedback only, so a separate DC feedback loop is provided by the two $R_{DC}$ and $C_{DC}.$ The values of $R_{DC}$ will determine the DC bias at the output of the op amp. The output will bias to: $$V_{OUT} DC = 1 + \frac{R_{DC1} + R_{DC2}}{R_4}$$ $$V_{REF} = \left(1 + \frac{R_{DC TOT}}{30k}\right) 1.8V$$ The output of the expandor will bias up to: $$V_{OUT}$$ DC = 1 + $\frac{R_3}{R_4}$ $V_{REF}$ $$V_{REF} = \left(1 + \frac{20k}{30k}\right) 1.8V = 3.0V$$ The output will bias to 3.0V when the internal resistors are used. External resistors may be placed in series with R<sub>3</sub>, (which will affect the gain), or in parallel with R<sub>4</sub> to raise the DC bias to any desired value. ## CIRCUIT DETAILS - RECTIFIER Figure 5 shows the concept behind the full-wave averaging rectifier. The input current to the summing node of the op amp, $V_{IN}R_{1}$ , is supplied by the output of the op amp. If we can mirror the op amp output current into a unipolar current, we will have an ideal rectifier. The output current is averaged by $R_{5}$ , CR, which set the averaging time constant, and then mirrored with a gain of 2 to become $I_G$ , the gain control current. Figure 6 shows the rectifier circuit in more detail. The op amp is a one-stage op amp, biased so that only one output device is on at a time. The non-inverting input, (the base of Q1), which is shown grounded, is actually tied to the internal 1.8V V<sub>REF</sub>. The inverting input is tied to the op amp output, (the emitters of Q5 and Q6), and the input summing resistor R<sub>1</sub>. The single diode between the bases of Q<sub>5</sub> and Q6 assures that only one device is on at a time. To detect the output current of the op amp, we simply use the collector currents of the output devices Q5 and Q6. Q6 will conduct when the input swings positive and Q5 conducts when the input swings negative. The collector currents will be in error by the a of Q5 or Q6 on negative or positive signal swings, respectively. ICs such as this have typical NPN $\beta$ s of 200 and PNP $\beta$ s of 40. The a's of 0.995 and 0.975 will produce errors of 0.5% on negative swings and 2.5% on positive swings. The 1.5% average of these errors yields a mere 0.13dB gain error. At very low input signal levels the bias current of $\Omega_2$ , (typically 50nA), will become significant as it must be supplied by $\Omega_5$ . Another low level error can be caused by DC coupling into the rectifier. If an offset voltage exists between the $V_{IN}$ input pin and the base of $\Omega_2$ , an error current of $V_{OS}/R_1$ , will be generated. A mere 1mV of offset will cause an input current of 100nA which will produce twice the error of the input bias current. For highest accuracy, the rectifier should be coupled into capacitively. At high input levels the $\beta$ of the PNP $\Omega_6$ will begin to suffer, and there will be an increasing error until the circuit saturates. Saturation can be avoided by limiting the current into the rectifier input to $250\mu$ A. If necessary, an external resistor may be placed in series with R<sub>1</sub> to limit the current to this value. Figure 7 shows the rectifier accuracy vs input level at a frequency of 1kHz. At very high frequencies, the response of the rectifier will fall off. The roll-off will be more pronounced at lower input levels due to the increasing amount of gain required to switch between $Q_5$ or $Q_6$ conducting. The rectifier frequency response for input levels of OdBm, -20dBm, and -40dBm is shown in Figure 8. The response at all three levels is flat to well above the audio range. #### VARIABLE GAIN CELL Figure 9 is a diagram of the variable gain cell. This is a linerarized two-quadrant transconductance multiplier. $Q_1,\ Q_2$ and the op amp provide a predistorted drive signal for the gain control pair, $Q_3$ and $Q_4$ . The gain is controlled by $I_G$ and a current mirror provides the output current The op amp maintains the base and collector of $Q_1$ at ground potential ( $V_{REF}$ ) by controlling the base of $Q_2$ . The input current $I_{IN}$ (= $V_{IN}/R_2$ ) is thus forced to flow through $Q_1$ along with the current $I_1$ , so $I_{C1} = I_1 + I_{IN}$ . Since $I_2$ has been set at twice the value of $I_1$ , the current through $Q_2$ is: $$l_2 - (l_1 + l_{1N}) = l_1 - l_{1N} = l_{C2}$$ The op amp has thus forced a linear current swing between $Q_1$ and $Q_2$ by providing the proper drive to the base of $Q_2$ . This drive signal will be linear for small signals, but very non-linear for large signals, since it is compensating for the non-linearity of the differential pair, $Q_1$ and $Q_2$ , under large signal conditions. The key to the circuit is that this same predistorted drive signal is applied to the gain control pair, $Q_3$ and $Q_4$ . When two differential pairs of transistors have the same signal applied, their collector current ratios will be identical regardless of the magnitude of the currents. This gives us: $$\frac{I_{C1}}{I_{C2}} = \frac{I_{C4}}{I_{C3}} = -\frac{I_1 + I_{IN}}{I_1 - I_{IN}}$$ plus the relationships $I_G=I_{C3}+I_{C4}$ and $I_{OUT}=I_{C4}-I_{C3}$ will yield the multiplier transfer function. $$I_{OUT} = \frac{I_G}{I_1}I_{IN} = \frac{V_{IN}}{R_2}\frac{I_G}{I_1}$$ This equation is linear and temperature-insensitive, but it assumes ideal transistors. If the transistors are not perfectly matched, a parabolic, non-linearity is generated, which results in second harmonic distortion. Figure 10 gives an indication of the magnitude of the distortion caused by a given input level and offset voltage. The distortion is linearly proportional to the magnitude of the offset and the input level. Saturation of the gain cell occurs at a +8dBm level. At a nominal operating level of 0dBm, a 1mV offset will yield 0.34% of second harmonic distortion. Most circuits are somewhat better than this, which means our overall offsets are typically about ½mV. The distortion is not affected by the magnitude of the gain control current, and it does not increase as the gain is changed. This second harmonic distortion could be eliminated by making perfect transistors, but since that would be difficult, we have had to resort to other methods. A trim pin has been provided to allow trimming of the internal offsets to zero, which effectively eliminated second harmonic distortion. Figure 11 shows the simple trim network required. Linear Products Product Specification ## Compandor ## NE570/571/SA571 Figure 12 shows the noise performance of the $\Delta G$ cell. The maximum output level before clipping occurs in the gain cell is plotted along with the output noise in a 20kHz bandwidth. Note that the noise drops as the gain is reduced for the first 20dB of gain reduction. At high gains, the signal to noise ratio is 90dB, and the total dynamic range from maximum signal to minimum noise is 110dB. Control signal feedthrough is generated in the gain cell by imperfect device matching and mismatches in the current sources, $\mathbf{l}_1$ and $\mathbf{l}_2$ . When no input signal is present, changing $\mathbf{l}_G$ will cause a small output signal. The distortion trim is effective in nulling out any control signal feedthrough, but in general, the null for minimum feedthrough will be different than the null in distortion. The control signal feedthrough can be trimmed independently of distortion by tying a current source to the $\Delta G$ input pin. This effectively trims $\mathbf{l}_1$ . Figure 13 shows such a trim network. Figure 13. Control Signal Feedthrough Trim ## **OPERATIONAL AMPLIFIER** The main op amp shown in the chip block diagram is equivalent to a 741 with a 1MHz bandwidth. Figure 14 shows the basic circuit. Split collectors are used in the input pair to reduce g<sub>M</sub>, so that a small compensation capacitor of just 10pF may be used. The output stage, although capable of output currents in excess of 20mA, is biased for a low quiescent current to conserve power. When driving heavy loads, this leads to a small amount of crossover distortion. ## **RESISTORS** Inspection of the gain equations in Figures 3 and 4 will show that the basic compressor and expandor circuit gains may be set entirely by resistor ratios and the internal voltage reference. Thus, any form of resistors that match well would suffice for these simple hook-ups, and absolute accuracy and temperature coefficient would be of no importance. However, as one starts to modify the internal resistors, the internal resistor accuracy and tempoo be- come very significant. Figure 15 shows the effects of temperature on the diffused resistors which are normally used in integrated circuits, and the ion-implanted resistors which are used in this circuit. Over the critical 0°C to +70°C temperature range, there is a 10-to-1 improvement in drift from a 5% change for the diffused resistors, to a 0.5% change for the implemented resistors. The implanted resistors have another advantage in that they can be made ½7 the size of the diffused resistors due to the higher resistivity. This saves a significant amount of chip area. # NE/SA572 Programmable Analog Compandor **Product Specification** #### **Linear Products** ## **DESCRIPTION** The NE572 is a dual-channel, high-performance gain control circuit in which either channel may be used for dynamic range compression or expansion. Each channel has a full-wave rectifier to detect the average value of input signal, a linearized, temperature-compensated variable gain cell ( $\Delta G$ ) and a dynamic time constant buffer. The buffer permits independent control of dynamic attack and recovery time with minimum external components and improved low frequency gain control ripple distortion over previous compandors. The NE572 is intended for noise reduction in high-performance audio systems. It can also be used in a wide range of communication systems and video recording applications. #### **FEATURES** - Independent control of attack and recovery time - Improved low frequency gain control ripple - Complementary gain compression and expansion with external op amp - Wide dynamic range greater than 110dB - Temperature-compensated gain control - Low distortion gain cell - Low noise 6μV typical - Wide supply voltage range 6V – 22V - System level adjustable with external components ## ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic SO | 0 to +70°C | NE572D | | 16-Pin Plastic DIP | 0 to +70°C | NE572N | | 16-Pin Plastic SO | -40°C to +85°C | SA572D | | 16-Pin Cerdip | -40°C to +85°C | SA572F | | 16-Pin Plastic DIP | -40°C to +85°C | SA572N | ## PIN CONFIGURATION #### **APPLICATIONS** - Dynamic noise reduction system - Voltage control amplifier - Stereo expandor - Automatic level control - High-level limiter - Low-level noise gate - State variable filter #### **BLOCK DIAGRAM** Linear Products Product Specification ## Programmable Analog Compandor **NE/SA572** ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-----------------|-----------------------------------------------|------------------------|-----------------| | V <sub>CC</sub> | Supply voltage | 22 | V <sub>DC</sub> | | T <sub>A</sub> | Operating temperature range<br>NE572<br>SA572 | 0 to +70<br>-40 to +85 | °C | | P <sub>D</sub> | Power dissipation | 500 | mW | DC ELECTRICAL CHARACTERISTICS Standard test conditions (unless otherwise specified) $V_{CC}$ = 15V, $T_A$ = 25°C; Expandor mode (see Test Circuit). Input signals at unity gain level (0dB) = 100mV<sub>RMS</sub> at 1kHz; $V_1 = V_2$ ; $R_2 = 3.3k\Omega$ ; $R_3 = 17.3k\Omega$ . | SYMBOL | DADAMETER | TEST COMPLETIONS | NE572 | | | SA572 | | | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|----------------|--------------|-------|----------------|--------------|-----------------| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 6 | | 22 | 6 | | 22 | V <sub>DC</sub> | | Icc · | Supply current | No signal | | | 6 | | | 6.3 | mA | | | Internal voltage reference | | 2.3 | 2.5 | 2.7 | 2.3 | 2.5 | 2.7 | V <sub>DC</sub> | | THD | Total harmonic distortion (untrimmed) | 1kHz C <sub>A</sub> = 1.0μF | | 0.2 | 1.0 | | 0.2 | 1.0 | % | | THD | Total harmonic distortion (trimmed) | $1kHz C_R = 10\mu F$ | | 0.05 | | | 0.05 | | % | | THD | Total harmonic distortion (trimmed) | 100Hz | | 0.25 | | | 0.25 | | % | | | No signal output noise | Input to $V_1$ and $V_2$ grounded (20 – 20kHz) | | 6 | 25 | | 6 | 25 | μ٧ | | | DC level shift (untrimmed) | Input change from no signal to 100mV <sub>RMS</sub> | | ± 20 | ± 50 | | ± 20 | ± 50 | mV | | | Unity gain level | | -1 | 0 | +1 | -1.5 | 0 | +1.5 | dB | | | Large-signal distortion | V <sub>1</sub> = V <sub>2</sub> = 400mV | | 0.7 | 3.0 | | 0.7 | 3 | % | | | Tracking error (measured relative to value at unity gainoutput) = $[V_O - V_O \text{ (unity gain)}]$ dB - $V_2 \text{ (dBm)}$ | Rectifier input<br>$V_2 = +6dB$ , $V_1 = 0dB$<br>$V_2 = -30dB$ , $V_1 = 0dB$ | | ± 0.2<br>± 0.5 | -1.5<br>+0.8 | | ± 0.2<br>± 0.5 | -2.5<br>+1.6 | dB | | | Channel crosstalk | 200mV <sub>RMS</sub> into channel A,<br>measured output on channel B | 60 | | | 60 | | | dB | | PSRR | Power supply rejection ratio | 120Hz | | 70 | | | 70 | | dB | Linear Products Product Specification ## Programmable Analog Compandor **NE/SA572** #### **TEST CIRCUIT** ## AUDIO SIGNAL PROCESSING IC COMBINES VCA AND FAST ATTACK/SLOW RECOVERY LEVEL SENSOR In high-performance audio gain control applications, it is desirable to independently control the attack and recovery time of the gain control signal. This is true, for example, in compandor applications for noise reduction. In high end systems the input signal is usually split into two or more frequency bands to optimize the dynamic behavior for each band. This reduces low frequency distortion due to control signal ripple, phase distortion, high frequency channel overload and noise modulation. Because of the expense in hardware, multiple band signal processing up to now was limited to professional audio applications. With the introduction of the Signetics NE572 this high-performance noise reduction concept becomes feasible for consumer hi applications. The NE572 is a dual channel gain control IC. Each channel has a linearized, temperature-compensated gain cell and an improved level sensor. In conjunction with an external low noise op amp for current-to-voltage conversion, the VCA features low distortion, low noise and wide dynamic range. The novel level sensor which provides gain control current for the VCA gives lower gain control ripple and independent control of fast attack, slow recovery dynamic response. An attack capacitor CA with an internal 10k resistor RA defines the attack time tA. The recovery time t<sub>R</sub> of a tone burst is defined by a recovery capacitor C<sub>R</sub> and an internal 10k resistor R<sub>B</sub>. Typical attack time of 4ms for the high-frequency spectrum and 40ms for the low frequency band can be obtained with 0.1 µF and 1.0 µF attack capacitors, respectively. Recovery time of 200ms can be obtained with a 4.7 µF external capacitor. With the recovery capacitor added in the level sensor, the gain control ripple for low frequency signals is much lower than that of a simple RC ripple filter. As a result, the residual third harmonic distortion of low frequency signal in a two quad transconductance amplifier is greatly improved. With the 1.0 µF attack capacitor and 4.7 µF recovery capacitor for a 100Hz signal, the third harmonic distortion is improved by more than 10dB over the simple RC ripple filter with a single 1.0 µF attack and recovery capacitor, while the attack time remains the same. The NE572 is assembled in a standard 16-pin dual in-line plastic package and in oversized SOL package. It operates over a wide supply range from 6V to 22V. Supply current is less than 6mA. The NE572 is designed for consumer application over a temperature range 0 – 70°C. The SA572 is intended for applications from –40°C to +85°C. ## **NE572 BASIC APPLICATIONS** #### Description The NE572 consists of two linearized, temperature-compensated gain cells ( $\Delta G$ ), each with a full-wave rectifier and a buffer amplifier as shown in the block diagram. The two channels share a 2.5V common bias reference derived from the power supply but otherwise operate independently. Because of inherent low distortion, low noise and the capability to linearize large signals, a wide dynamic range can be obtained. The buffer amplifiers are provided to permit control of attack time and recovery time independent of each other. Partitioned as shown in the block diagram, the IC allows flexibility in the design of system levels that optimize DC shift, ripple distortion, tracking accuracy and noise floor for a wide range of application requirements. ## **NE/SA572** #### Gain Cell Figure 1 shows the circuit configuration of the gain cell. Bases of the differential pairs $Q_1-Q_2$ and $Q_3-Q_4$ are both tied to the output and inputs of OPA $A_1$ . The negative feedback through $Q_1$ holds the $V_{BE}$ of $Q_1-Q_2$ and the $V_{BE}$ of $Q_3-Q_4$ equal. The following relationship can be derived from the transistor model equation in the forward active region. $$\triangle V_{BEQ3-Q4} = \triangle_{BEQ1-Q2}$$ $$(V_{BE} = V_T I_n IC/IS)$$ $$\begin{split} & V_T \ I_n \Bigg( \frac{y_{2I_G} + y_{2I_O}}{I_S} \Bigg) - V_T \ I_n \Bigg( \frac{y_{2I_G} - y_{2I_O}}{I_S} \Bigg) \\ &= V_T \ I_n \Bigg( \frac{I_1 + I_{IN}}{I_S} \Bigg) - V_T \ I_n \Bigg( \frac{I_2 - I_1 - I_{IN}}{I_S} \Bigg) (2) \\ & \text{where } I_{IN} = \frac{V_{IN}}{R_1} \\ & R_1 = 6.8 \, \text{k} \, \Omega \\ & I_1 = 140 \, \mu \text{A} \\ & I_2 = 280 \, \mu \text{A} \end{split}$$ ${\sf I}_{\sf O}$ is the differential output current of the gain cell and ${\sf I}_{\sf G}$ is the gain control current of the gain cell. If all transistors $Q_1$ through $Q_4$ are of the same size, equation (2) can be simplified to: $$I_{O} = \frac{2}{I_{2}} \cdot I_{IN} \cdot I_{G} - \frac{1}{I_{2}} (I_{2} - 2I_{1}) \cdot I_{G}$$ (3) The first term of Equation 3 shows the multiplier relationship of a linearized two quadrant transconductance amplifier. The second term is the gain control feedthrough due to the mismatch of devices. In the design, this has been minimized by large matched devices and careful layout. Offset voltage is caused by the device mismatch and it leads to even harmonic distortion. The offset voltage can be trimmed out by feeding a current source within $\pm 25 \mu A$ into the THD trim pin. The residual distortion is third harmonic distortion and is caused by gain control ripple. In a compandor system, available control of fast attack and slow recovery improve ripple distortion significantly. At the unity gain level of $100\,\mathrm{mV}$ , the gain cell gives THD (total harmonic distortion) of 0.17% typ. Output noise with no input signals is only $6\mu\mathrm{V}$ in the audio spectrum ( $10\,\mathrm{Hz}-20\,\mathrm{kHz}$ ). The output current $l_O$ must feed the virtual ground input of an operational amplifier with a resistor from output to inverting input. The non-inverting input of the operational amplifier has to be biased at $V_\mathrm{REF}$ if the output current $l_O$ is DC coupled. #### Rectifier The rectifier is a full-wave design as shown in Figure 2. The input voltage is converted to current through the input resistor $\mathsf{R}_2$ and turns on either $\mathsf{Q}_5$ or $\mathsf{Q}_6$ depending on the signal polarity. Deadband of the voltage to current converter is reduced by the loop gain of the gain block $A_2$ . If AC coupling is used, the rectifier error comes only from input bias current of gain block $A_2$ . The input bias current is typically about 70nA. Frequency response of the gain block $A_2$ also causes second-order error at high frequency. The collector current of $Q_6$ is mirrored and summed at the collector of $Q_5$ to form the full wave rectified output current $I_{\rm R}$ . The rectifier transfer function is $$I_{R} = \frac{V_{IN} - V_{REF}}{P_{A}} \tag{4}$$ If $V_{\text{IN}}$ is AC-coupled, then the equation will be reduced to: $$I_{RAC} = \frac{V_{IN}(AVG)}{R_2}$$ The internal bias scheme limits the maximum output current $I_R$ to be around 300 $\mu$ A. Within a $\pm$ 1dB error band the input range of the rectifier is about 52dB. #### **Buffer Amplifier** In audio systems, it is desirable to have fast attack time and slow recovery time for a tone burst input. The fast attack time reduces transient channel overload but also causes low-frequency ripple distortion. The low-frequency ripple distortion can be improved with the slow recovery time. If different attack times are implemented in corresponding frequency spectrums in a split band audio system, high quality performance can be achieved. The buffer amplifier is designed to make this feature available with minimum external components. Referring to Figure 3, the rectifier output current is mirrored into the input and output of the unipolar buffer amplifier A<sub>3</sub> through Q<sub>8</sub>, Q<sub>9</sub> and Q<sub>10</sub>. Diodes D<sub>11</sub> and D<sub>12</sub> improve tracking accuracy and provide common-mode bias for A3. For a positive-going input signal, the buffer amplifier acts like a voltage-follower. Therefore, the output impedance of A3 makes the contribution of capacitor CR to attack time insignificant. Neglecting diode impedance, the gain Ga(t) for $\Delta$ G can be expressed as follows: $$Ga(t) = (Ga_{INT} - Ga_{FNL}) e^{\frac{-t}{\tau_A}} + Ga_{FNL}$$ GaINT = Initial Gain $$Ga_{FNL}$$ = Final Gain $\tau_A = R_A \cdot CA = 10k \cdot CA$ where $au_A$ is the attack time constant and $R_A$ is a 10k internal resistor. Diode $D_{15}$ opens the feedback loop of $A_3$ for a negative-going signal if the value of capacitor CR is larger than capacitor CA. The recovery time depends only on CR $\cdot$ $R_R$ . If the diode impedance is assumed negligible, the dynamic gain $G_R$ (t) for $\Delta G$ is expressed as follows. $$G_{R}(t) = (G_{R \text{ INT}} - G_{R \text{ FNL}}) e^{\frac{-t}{\tau_{R}}} + G_{R \text{ FNL}}$$ $$\tau R = R_R \cdot CR = 10k \cdot CR$$ where $\tau R$ is the recovery time constant and $R_R$ is a 10k internal resistor. The gain control current is mirrored to the gain cell through $Q_{14}$ . The low level gain errors due to input bias current of $A_2$ and $A_3$ can be trimmed through the tracking trim pin into $A_3$ with a current source of $\pm 3\mu A$ . **NE/SA572** ## **Basic Expandor** Figure 4 shows an application of the circuit as a simple expandor. The gain expression of the system is given by $$\frac{V_{OUT}}{V_{IN}} = \frac{2}{I_1} \cdot \frac{R_3 \cdot V_{IN(AVG)}}{R_2 \cdot R_1}$$ (5) (I<sub>1</sub> = 140 $\mu$ A) Both the resistors $R_1$ and $R_2$ are tied to internal summing nodes. $R_1$ is a 6.8k internal resistor. The maximum input current into the gain cell can be as large as $140\mu A$ . This corresponds to a voltage level of $140\mu A \cdot 6.8k = 952mV$ peak. The input peak current into the rectifier is limited to $300\mu A$ by the internal bias system. Note that the value of $R_1$ can be increased to accommodate higher input level. $R_2$ and $R_3$ are external resistors. It is easy to adjust the ratio of $R_3/R_2$ for desirable system voltage and current levels. A small $R_2$ results in higher gain control current and smaller static and dynamic tracking error. However, an impedance buffer $A_1$ may be necessary if the input is voltage drive with large source impedance. The gain cell output current feeds the summing node of the external OPA $A_2$ . $R_3$ and $A_2$ convert the gain cell output current to the output voltage. In high-performance applications, $A_2$ has to be low-noise, high-speed and wide band so that the high-performance output of the gain cell will not be degraded. The non-inverting input of $A_2$ can be biased at the low noise internal reference Pin 6 or 10. Resistor $R_4$ is used to bias up the output DC level of $A_2$ for maximum swing. The output DC level of $A_2$ is given by $$V_{ODC} = V_{REF} \left( 1 + \frac{R_3}{R_4} \right) - V_B \frac{R_3}{R_4}$$ (6) $V_{B}$ can be tied to a regulated power supply for a dual supply system and be grounded for a single supply system. CA sets the attack time constant and CR sets the recovery time constant. ## **NE/SA572** ## **Basic Compressor** Figure 5 shows the hook-up of the circuit as a compressor. The IC is put in the feedback loop of the OPA $A_1$ . The system gain expression is as follows: $$\frac{V_{OUT}}{V_{IN}} = \left(\frac{I_1}{2} \cdot \frac{R_2 \cdot R_1}{R_3 \cdot V_{IN(AVG)}}\right)^{\frac{1}{2}} \tag{7}$$ $R_{DC1}$ , $R_{DC2}$ , and CDC form a DC feedback for $A_1$ . The output DC level of $A_1$ is given by $$V_{ODC} = V_{REF} \left( 1 + \frac{R_{DC1} + R_{DC2}}{R_4} \right)$$ $$-V_B \cdot \left( \frac{R_{DC1} + R_{DC2}}{R_4} \right)$$ (8) The zener diodes $D_1$ and $D_2$ are used for channel overload protection. ## **Basic Compandor System** The above basic compressor and expandor can be applied to systems such as tape/disc noise reduction, digital audio, bucket brigade delay lines. Additional system design techniques such as bandlimiting, band splitting, pre-emphasis, de-emphasis and equalization are easy to incorporate. The IC is a versatile functional block to achieve a high performance audio system. Figure 6 shows the system level diagram for reference. ## **NE/SA572** # AN175 Automatic Level Control Using the NE572 Application Note **Linear Products** ## **NE572 AUTOMATIC LEVEL CONTROL** # NE575 Low Voltage Compandor **Preliminary Specification** ## **Linear Products** ## **DESCRIPTION** The NE575 is a dual gain-control circuit designed for low voltage applications. The NE575's channel 1 is an expandor, while channel 2 can be configured either for expandor, compressor, or automatic level controller (ALC) application. ## **FEATURES** - Operating voltage range from 3 to 7V - Reference voltage of 100mV<sub>RMS</sub> = 0dB - One dedicated summing op amp per channel and two extra uncommitted op amps - ullet 600 $\Omega$ drive capability - Single or split supply operation - Wide input/output swing capability. ## **APPLICATIONS** - Portable communications - Cellular radio - Cordless telephone - Consumer audio - Portable broadcast mixers - Wireless microphones - Modems - Electric organs ## PIN CONFIGURATION ## ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 20-Pin Plastic DIP | 0 to +70°C | NE575N | | 20-Pin Plastic SO | 0 to +70°C | NE575D | ## ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------|-------------|------| | V <sub>CC</sub> | Supply voltage | 8 | V | | T <sub>A</sub> | Operating temperature range | -40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | ## Low Voltage Compandor **NE575** DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , 0dB = 100mV, expander mode, $V_{CC} = 5V$ , Figure 1, unless otherwise specified. | overno: | | TEST COMPLETIONS | | LIMITS | | | |------------------|------------------------------------|-------------------------------------|----------------------|----------------------|-----------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNIT | | For comp | andor, including summing amplifier | | | | | | | V <sub>CC</sub> | Supply voltage <sup>1</sup> | | 3 | 5 | 7 | V | | Icc | Supply current | No signal | 3 | 4 | 5.5 | mA | | RL | Summing amp output load | | 10 | | | kΩ | | THD | Total harmonic distortion | 1kHz, 0dB, BW = 3.5kHz | | 0.13 | 1.0 | % | | eno | Output voltage noise | BW = $20kHz$ , $R_S = 0\Omega$ | | 6 | 20 | μ٧ | | 0dB | Unity gain level | 1kHz | -1.0 | | 1.0 | dB | | Vos | Output voltage offset | no signal | -100 | | 100 | mV | | | Output DC shift | no signal to 0dB | -50 | 10 | 50 | mV | | | Tracking error | 1kHz, +6dB to -30dB | -0.5 | | +0.5 | dB | | | Crosstalk | 1kHz, 0dB, C <sub>REF</sub> = 220μF | | -80 | -65 | dB | | For opera | ational amplifier | | | | | | | Vo | Output swing | $V_{P-P}$ , $R_L = 10k\Omega$ | V <sub>CC</sub> -0.4 | V <sub>CC</sub> -0.2 | | ٧ | | RL | Output load | 1kHz | 600 | | | Ω | | CMR | Input common-mode range | | 0 | | V <sub>CC</sub> | ٧ | | CMRR | Common-mode rejection ratio | | 60 | 80 | | dB | | IB | Input bias current | $V_{IN} = 0.5V - 4.5V$ | -0.3 | | 0.3 | μΑ | | Vos | Input offset voltage | | -10 | 3 | 10 | mV | | A <sub>VOL</sub> | Open-loop gain | $R_L = 10k\Omega$ | 80 | 90 | | dB | | SR | Slew rate | unity gain | | 1 | | V/μs | | GBW | Bandwidth | unity gain | | 3 | | MHz | | eni | Input voltage noise | BW = 20kHz | | 2.5 | | μ٧ | | PSRR | Power supply rejection ratio | 1kHz, 250mV | | 60 | | dB | #### NOTE: <sup>1.</sup> The IC remains functional down to 2V. ## Low Voltage Compandor ## **NE575** # Section 10 Telecommunications ## **INDEX** | SECTION | 10 - TELECOMMONICATIONS | | |---------|-------------------------|--| | | | | | Index | | 10-1 | |-----------|-----------------------|------| | Telephony | | | | NE5900 | Call Progress Decoder | 10-3 | # NE5900 Call Progress Decoder **Product Specification** #### **Linear Products** ## DESCRIPTION The NE5900 call progress decoder (CPD) is a low cost, low power CMOS integrated circuit designed to interface with a microprocessor-controlled smart telephone capable of making preprogrammed telephone calls. The call progress decoder provides information to permit microprocessor decisions whether to initiate, continue, or terminate calls. A tri-state, 3-bit output code indicates the presence of dial tone, audible ringback, busy signal, or reorder tones. A front-end bandpass filter is accomplished with switched capacitors. The bandshaped signal is detected and the cadence is measured prior to output decoding. In addition to the three data bits, a buffered bandpass output and envelope output are available. All logic inputs and outputs can interface with LSTTL, CMOS, and NMOS. Circuit features include low power consumption and easy application. Few and inexpensive external components are required. A typical application requires a 3.58MHz crystal or clock, 470kΩ resistor, and two bypass capacitors. The NE5900 is effective where traditional call progress tones, PBX tones, and precision call progress tones must be correctly interpreted with a single circuit. #### **FEATURES** - Fully decoded tri-state call progress status output - Works with traditional, precision, or PBX call progress tones - Low power consumption - Low cost 3.58MHz crystal or clock - No calibration or adjustment - Interfaces with LSTTL, CMOS, NMOS - Easy application #### **APPLICATIONS** Modems - PBXs - Security equipment - Auto dialers - Answering machines - Remote diagnostics - Pay telephones #### PIN CONFIGURATION #### **BLOCK DIAGRAM CPD** Linear Products Product Specification ## Call Progress Decoder NE5900 ## **ORDERING INFORMATION** | DESCRIPTION | AMBIENT TEMPERATURE | ORDER CODE | |--------------------|---------------------|------------| | 16-Pin Plastic SOL | 0 to +70°C | NE5900D | | 16-Pin Plastic DIP | 0 to +70°C | NE5900N | ## **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNITS | |-------------------|---------------------------------------|---------------------------------|-------| | V <sub>DD</sub> | Power supply voltage | 9 | V | | V <sub>IN</sub> | Logic control input voltages | -0.3 to +16 | V | | V <sub>IN</sub> | All other input voltages <sup>1</sup> | -0.3 to V <sub>CC</sub><br>+0.3 | v | | V <sub>OUT</sub> | Output voltages | -0.3 to V <sub>CC</sub><br>+0.3 | V | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>A</sub> | Operating temperature range | 0 to +70 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10s) | + 300 | °C | | TJ | Junction temperature | + 150 | °C | #### NOTE: <sup>1.</sup> Includes Pin 3 - Ext Clock in Linear Products Product Specification ## Call Progress Decoder NE5900 DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, $V_{DD} = +5.0V$ ; Pin 3 $f_{OSC} = 3.58MHz$ ; Ambient Temperature = 0 to $+70^{\circ}C$ . Pin 5 = 0V, Pin 14 = $V_{DD}$ . | | 24244575 | | LIMITS | | | | |------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------|-----------------| | SYMBOL | PARAMETER | TEST CONDITONS | Min | Тур | Max | UNIT | | V <sub>DD</sub> | Power supply voltage | Pin 16<br>Pin 14 = V <sub>DD</sub><br>Pins 5, 6 = 0V | 4.5 | 5.0 | 5.5 | ٧ | | | Quiescent current | As above with no output loads. | | 2.0 | 4.0 | mA | | | Input threshold | Pin 1 level, frequency = 460Hz,<br>V <sub>DC</sub> = V <sub>REF</sub> Output Pin 13 = V <sub>DD</sub> | | -39 | -35 | dB <sup>1</sup> | | | Signal rejection | Pin 1 level, 300Hz frequency,<br>V <sub>DC</sub> =V <sub>REF</sub> Output Pin 13 = 0V | | | -50 | dB <sup>1</sup> | | | Low frequency <sup>2</sup> rejection | Pin 1 frequency, 0dB max.,<br>V <sub>DC</sub> = V <sub>REF</sub> Output Pin 13 = 0V | | | 180 | Hz | | | High frequency <sup>2</sup> rejection | Pin 1 frequency 0dB max.,<br>V <sub>DC</sub> = V <sub>REF</sub> Output Pin 13 = 0V | 800 | | | Hz | | V <sub>IH</sub> | Logic 1 input voltage | Pins 6, 14 | 2.0 | | 15 | V | | V <sub>IL</sub> | Logic 0 input voltage | Pins 6, 14 | 0 | | 0.8 | V | | I <sub>HL</sub> | Logic 1 input current | Pins 3, 6, 14 = V <sub>DD</sub> | -1.0 | | 1.0 | μΑ | | I <sub>IL</sub> | Logic 0 input current | Pins 3, 6, 14 = 0V | -1.0 | | 1.0 | μΑ | | V <sub>IH</sub> | Logic 1 input voltage | Pin 3 External Clock In/XTAL | V <sub>DD</sub> – 1 | | V <sub>DD</sub> | V | | V <sub>IL</sub> | Logic 0 input voltage | Pin 3 External Clock In/XTAL | 0 | | 1.0 | V | | V <sub>OL</sub> | Logic 0 output voltage | I <sub>SINK</sub> = 1.6mA<br>Pins 7, 9, 10, 11, 12, 13 | 0 | | 0.4 | v | | V <sub>OH</sub> | Logic 1 output voltage | I <sub>SOURCE</sub> = 0.5mA<br>Pins 7, 9, 10, 11, 12, 13 | V <sub>DD</sub> - 0.4 | - | V <sub>DD</sub> | v | | l <sub>OZ</sub> | Tri-state leakage | V <sub>OUT</sub> = V <sub>DD</sub> or 0V<br>Pins 10, 11, 12, 13<br>Pin 14 = 0V | -3.0 | | 3.0 | μΑ | | | Filter output gain | Input Pin 1, 460Hz – 20dB,<br>$V_{DC} = V_{REF}$ Output Pin 15,<br>$R_{LOAD} = 1M\Omega$ | 6.5 | 8.5 | 10.5 | dB | | | Filter frequency response | As above from 300Hz to 630Hz, referenced to 460Hz | -1.0 | | 1.0 | dBmo | | | Input impedance <sup>2</sup> | Pin 1, frequency = 460Hz | 1 | | | МΩ | | V <sub>REF</sub> | Reference voltage | Pin 2, V <sub>DD</sub> = 5V | 2.4 | 2.5 | 2.6 | V | | R <sub>REF</sub> | Reference resistance | Pin 2 | | 5 | | Ω | | | Envelope response time | Time from removal or application of 460Hz – 20dB (V <sub>DC</sub> = V <sub>REF</sub> on Pin 1) to response of Pin 13 | | 38 | | ms | ## NOTES: <sup>1.</sup> $0dB = 0.775V_{RMS}$ . <sup>2.</sup> By design; not tested. The NE5900 uses the signal in the call progress tone passband and the cadence or interrupt rate of the signal to determine which call progress tone is present. Figure 1 shows a detailed block diagram of the NE5900. The signal input from the phone line is coupled through a $470 k\Omega$ resistor which, together with two internal capacitors and an internal resistor, form an anti-aliasing filter. This passive low pass filter strongly rejects AM radio interference. Insertion loss is typically 1.5dB at 460Hz. The $470 k\Omega$ resistor also provides protection from line transients. The input (Pin 1) DC voltage can be derived from VREF (Pin 2) or allowed to self-bias through a series coupling capacitor (10nF minimum). Following this is a switched capacitor bandpass filter which accepts call progress tones and inhibits tones not in the call progress band of 300Hz to 630Hz. The bandpass limits are determined by the input clock frequency of 3.58MHz. An on-board inverter between Pins 3 and 4 can be used either as a crystal oscillator or as a buffer for an external 3.58MHz clock signal. The switched capacitor filters provide typical rejection of greater than 40dB for frequencies below 120Hz and above 1.6kHz. The decoder responds to signals between 300Hz and 630Hz with a threshold of -39dB typical (0dB = 0.775V<sub>RMS</sub>). The decoder will not respond to any signals below -50dB or to tones up to 0dB which are below 180Hz or above 800Hz. Dropouts of 20ms or bursts of only 20ms duration are ignored. A gap of 40ms or a valid tone of 40ms is detected. The buffered output of the switched capacitor filter is available at the analog output, Pin 15. A logic output representing the detected envelope of this signal is available at the envelope output, Pin 13. At the start of an in-band tone (envelope output goes high), a 2.3-second interval is timed out. Transitions of the envelope during this interval are counted to determine the signal present. At 2.3 seconds, the three bits of data representing this decision are stored in the latch and appear at the outputs. A data valid signal goes high at this time, signaling that the data bits, Pins 10 – 12, can be read. The output code is as follows: | | PIN 12 | PIN 11 | PIN 10 | |----------------|--------|--------|--------| | DIAL TONE | 0 | 0 | 0 | | RINGING SIGNAL | 1 | 0 | 0 | | BUSY SIGNAL | 0 | 1 | 0 | | REORDER TONE | 0 | 0 | 1 | | OVERFLOW | 1 | 1 | 1 | The overflow condition occurs in the event that too many transitions occur during the 2.3-second interval. This can result from noise, voice, or other line disturbances not normally present during the post-dialing interval. Note that the end of dial tone is interpreted as a valid ringing signal. The clear input resets all internal registers and the output latch, and is to be set low after the completion of dialing. The clear input should be pulsed high for proper operation. Recommended pulse width is between 0.2µs and 20ms. If clear is held high when envelope is high, a false output pulse (Pin 13) can result when clear is returned low. For applications where dialing is done by a person rather than by a microprocessor, an uncertainty exists about the number of digits to be dialed (local vs long distance). In such situations it is possible to clear the NE5900 by application of the DTMF signal or dial pulses to the clear pin (Pin 6). When dialing is complete, the device is cleared and ready to respond to the next call progress unit. Enable is held at 5V to enable Pins 10, 11, 12, and 13. When enable is brought low, data valid is also set low. Enable must remain high while the data is being read. The test pin is for production test only and must be kept low in all user applications. ## Call Progress Decoder **NE5900** Figure 2 shows a typical application of the call progress decoder. In this application only one external component is needed and no microprocessor activity other than clear is required. Figure 3 shows the recommended direct interface to the telephone line. Bus connection is possible by utilizing tri-state, and internal timing is accomplished with a 3.58MHz crystal. The designer can utilize the input signal, clock, bus, or microprocessor interface which best serves the application. Figure 4 gives a typical timing diagram for the application of Figures 2 and 3. ## Call Progress Decoder **NE5900** ## Call Progress Decoder NE5900 ## TYPICAL PERFORMANCE CHARACTERISTICS # Section 11 Timers ## **INDEX** ## **SECTION 11 - TIMERS** | Index | | 11-1 | |---------------------------|------------------------------------|----------------| | ICM7555<br>NE/SA/SE556/1/ | General Purpose CMOS Timer | | | SE556-1C<br>NE/SA/SE558 | Dual Timer | | | AN171<br>NE/SE555/SE555C | NE558 Applications | 11-23 | | AN170 | Timer NE555 and NE556 Applications | 11-29<br>11-35 | 1 # ICM7555 General Purpose CMOS Timer **Product Specification** #### **Linear Products** #### DESCRIPTION The ICM7555 is a CMOS timer providing significantly improved performance over the standard NE/SE555 timer, while at the same time being a direct replacement for those devices in most applications. Improved parameters include low supply current, wide operating supply voltage range, low THRESHOLD, TRIGGER, and RESET currents, no crowbarring of the supply current during output transitions, higher-frequency performance and no requirement to decouple CONTROL VOLTAGE for stable operation. The ICM7555 is a stable controller capable of producing accurate time delays or frequencies. In the one-shot mode, the pulse width of each circuit is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free-running frequency and the duty cycle are both accurately controlled by two external resistors and one capacitor. Unlike the bipolar 555 device, the CONTROL VOLTAGE terminal need not be decoupled with a capacitor. The circuit is triggered and reset on falling (negative) waveforms, and the output inverter can source or sink currents large enough to drive TTL loads or provide minimal offsets to drive CMOS loads. #### **FEATURES** - Exact equivalent in most applications for NE/SE555 - Low supply current 80μA (typ) - Extremely low trigger, threshold, and reset currents — 20pA (typ) - High-speed operation 500kHz guaranteed - Wide operating supply voltage range guaranteed 2 to 18V - Normal reset function no crowbarring of supply during output transition - Can be used with higherimpedance timing elements than the bipolar 555 for longer time constants - Timing from microseconds through hours - Operates in both astable and monostable modes - Adjustable duty cycle - High output source/sink driver can drive TTL/CMOS - Typical temperature stability of 0.005%/°C at 25°C - Outputs have very low offsets, HI and LO #### PIN CONFIGURATION #### **APPLICATIONS** - Precision timing - Pulse generation - Sequential timing - Time delay generation - Pulse width modulationPulse position modulation - Missing pulse detector #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |-------------------|-------------------|------------| | 8-Pin Plastic DIP | 0 to +70°C | ICM7555CN | | 8-Pin Plastic SO | 0 to +70°C | ICM7555CD | | 8-Pin Ceramic DIP | 0 to +70°C | ICM7555CFE | | 8-Pin Plastic DIP | -40°C to +85°C | ICM7555IN | | 8-Pin Plastic SO | -40°C to +85°C | ICM7555ID | | 8-Pin Ceramic DIP | -40°C to +85°C | ICM7555IFE | | 8-Pin Plastic DIP | -55°C to +125°C | ICM7555MN | | 8-Pin Ceramic DIP | -55°C to +125°C | ICM7555MFE | Linear Products **Product Specification** ## General Purpose CMOS Timer ICM7555 #### **EQUIVALENT BLOCK DIAGRAM** #### TRUTH TABLE | THRESHOLD<br>VOLTAGE | TRIGGER<br>VOLTAGE | RESET <sup>1</sup> | ОИТРИТ | DISCHARGE<br>SWITCH | |-----------------------|-----------------------|--------------------|--------|---------------------| | DON'T CARE | DON'T CARE | LOW | LOW | ON | | > 2/3(V+) | > 1/3(V+) | HIGH | LOW | ON | | V <sub>TH</sub> < 2/3 | V <sub>TR</sub> > 1/3 | HIGH | STABLE | STABLE | | DON'T CARE | < 1/3(V+) | HIGH | HIGH | OFF | 1. RESET will dominate all other inputs: TRIGGER will dominate over THRESHOLD. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | SYMBOL | PARAMETER | RATING | UNIT | |-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------|----------------| | V <sub>DD</sub> | Supply voltage | + 18 | ٧ | | V <sub>TRIG</sub> 1<br>V <sub>CV</sub><br>V <sub>TH</sub><br>V <sub>RST</sub> | Trigger input voltage<br>Control voltage<br>Threshold input voltage<br>RESET input voltage | > -0.3 to<br>< V <sub>DD</sub> + 0.3 | V | | l <sub>OUT</sub> | Output current | 100 | mA | | | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>2, 3</sup> F package N package D package | 780<br>1160<br>780 | mW<br>mW<br>mW | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead temperature (Soldering 60s) | 300 | °C | #### NOTES: - 1. Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than $V_{DD} + 0.3V$ or less than GND - 0.3V may cause destructive latchup. For this reason it is recommended that no inputs from external sources not operating from the same power supply be applied to the device before its power supply is established. In multiple systems, the supply of the ICM7555 must be turned on first. - 2. Derate above 25°C, at the following rates: - F package at 6.2mW/°C N package at 9.3mW/°C - D package at 6.2mW/°C Linear Products Product Specification ## General Purpose CMOS Timer ICM7555 #### DC AND AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, unless otherwise specified. | | | | IC | CM7555 | М | IC | M7555I | /C | | |-------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|-----------------|------------|--------------|-----------------|------------|----------------------------| | SYMBOL | PARAMETER | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>DD</sub> | Supply voltage | $T_{MIN} \leq T_A \leq T_{MAX}$ | 3 | | 16 | 2 | | 18 | ٧ | | I <sub>DD</sub> | Supply current <sup>1</sup> | $V_{DD} = V_{MIN}$ $V_{DD} = V_{MAX}$ | | 50<br>180 | 200<br>300 | | 50<br>180 | 120<br>300 | μA<br>μA | | | Astable mode timing <sup>2</sup> | $R_A$ , $R_B = 1k$ to 100k, $C = 0.1 \mu F$<br>$5V \le V_{DD} \le 15V$ | | | | | | | | | | Initial accuracy Drift with supply voltage Drift with temperature <sup>3</sup> | | | 1.0<br>0.1 | 5.0<br>3.0 | : | 1.0<br>0.1 | 5.0<br>3.0 | %<br>%/V | | | | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$ | | 50<br>75<br>100 | | | 50<br>75<br>100 | | ppm/°C<br>ppm/°C<br>ppm/°C | | V <sub>TH</sub> | Threshold voltage | V <sub>DD</sub> = 5V | 0.63 | 0.65 | 0.67 | 0.63 | 0.65 | 0.67 | $\times$ V <sub>DD</sub> | | V <sub>TRIG</sub> | Trigger voltage | V <sub>DD</sub> = 5V | 0.29 | 0.31 | 0.34 | 0.29 | 0.31 | 0.34 | $\times$ V <sub>DD</sub> | | I <sub>TRIG</sub> | Trigger current | $V_{DD} = V_{TRIG} = V_{MAX}$ $V_{DD} = V_{TRIG} = 5V$ $V_{DD} = V_{TRIG} = V_{MIN}$ | | 50<br>10<br>1 | | | 50<br>10<br>1 | | pA<br>pA<br>pA | | I <sub>TH</sub> | Threshold current | $V_{DD} = V_{TH} = V_{MAX}$ $V_{DD} = V_{TH} = 5V$ $V_{DD} = V_{TH} = V_{MIN}$ | | 50<br>10<br>1 | | | 50<br>10<br>1 | | pA<br>pA<br>pA | | I <sub>RST</sub> | Reset current | $V_{DD} = V_{RST} = V_{MAX}$ $V_{DD} = V_{RST} = 5V$ $V_{DD} = V_{RST} = V_{MIN}$ | | 100<br>20<br>2 | | | 100<br>20<br>2 | | pA<br>pA<br>pA | | V <sub>RST</sub> | Reset voltage | V <sub>DD</sub> = V <sub>MIN</sub> and V <sub>MAX</sub> | 0.4 | 0.7 | 1.0 | 0.4 | 0.7 | 1.0 | ٧ | | V <sub>CV</sub> | Control voltage | V <sub>CC</sub> = 5V | 0.62 | 0.65 | 0.67 | 0.62 | 0.65 | 0.67 | ٧ | | V <sub>OL</sub> | Output voltage (low) | $V_{DD} = V_{MAX}$ , $I_{SINK} = 3.2$ mA<br>$V_{DD} = 5V$ , $I_{SINK} = 3.2$ mA | | 0.1<br>0.2 | 0.4<br>0.4 | | 0.1<br>0.2 | 0.4<br>0.4 | V<br>V | | V <sub>OH</sub> | Output voltage (high) | $V_{DD} = V_{MAX}$ , $I_{SOURCE} = 1.0 \text{mA}$<br>$V_{DD} = 5V$ , $I_{SOURCE} = 1.0 \text{mA}$ | 15.25<br>4.0 | 15.7<br>4.5 | | 17.25<br>4.0 | 17.8<br>4.6 | | V<br>V | | V <sub>DIS</sub> | Discharge output voltage | V <sub>DD</sub> = 5V, I <sub>DIS</sub> = 10.0mA | | 0.2 | 0.4 | | 0.2 | 0.4 | ٧ | | t <sub>R</sub> | Rise time of output <sup>3</sup> | $R_L = 10M\Omega$ , $C_L = 10pF$ , $V_{DD} = 5V$ | | 45 | 75 | | 45 | 75 | ns | | t <sub>F</sub> | Fall time of output <sup>3</sup> | $R_L = 10M\Omega$ , $C_L = 10pF$ , $V_{DD} = 5V$ | | 20 | 75 | | 20 | 75 | ns | | f <sub>MAX</sub> | Maximum oscillator frequency (astable mode) | | 500 | | | 500 | | | kHz | #### NOTES: <sup>1.</sup> The supply current value is essentially independent of the $\overline{\text{TRIGGER}}$ , THRESHOLD, and $\overline{\text{RESET}}$ voltages. <sup>2.</sup> A stable timing is calculated using the following equation: $f = \frac{1.38}{(R_A + 2R_B)C}$ . The components are defined in Figure 2. <sup>3.</sup> Parameter is not 100% tested. ## General Purpose CMOS Timer ## ICM7555 #### TYPICAL PERFORMANCE CHARACTERISTICS Linear Products Product Specification ## General Purpose CMOS Timer ICM7555 #### TYPICAL PERFORMANCE CHARACTERISTICS ## General Purpose CMOS Timer ICM7555 ## TYPICAL PERFORMANCE CHARACTERISTICS (Continued) ## General Purpose CMOS Timer ICM7555 #### TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL PERFORMANCE CHARACTERISTICS (Continued) #### **APPLICATION NOTES** #### General The ICM7555 device is, in most instances, a direct replacement for the NE/SE555 device. However, it is possible to effect economies in the external component count using the ICM7555. Because the bipolar 555 device produces large crowbar currents in the output driver, it is necessary to decouple the power supply lines with a good capacitor close to the device. The 7555 device produces no such transients. See Figure 1. The ICM7555 produces supply current spikes of only 2 – 3mA instead of 300 – 400mA and supply decoupling is normally not necessary. Secondly, in most instances, the CONTROL VOLTAGE decoupling capacitors are not required since the input impedance of the CMOS comparators on chip are very high. Thus, for many applications, 2 capacitors can be saved using an ICM7555. #### **Power Supply Considerations** Although the supply current consumed by the ICM7555 device is very low, the total system supply can be high unless the timing compo- Figure 1. Supply Current Transient Compared With a Standard Bipolar 555 During an Output Transition nents are high impedance. Therefore, use high values for R and low values for C in Figures 2 and 3. #### **Output Drive Capability** The output driver consists of a CMOS inverter capable of driving most logic families including CMOS and TTL. As such, if driving CMOS, the output swing at all supply voltages will equal the supply voltage. At a supply voltage of 4.5V or more, the ICM7555 will drive at least 2 standard TTL loads. #### **Astable Operation** If the circuit is connected as shown in Figure 2, it will trigger itself and free run as a multivibrator. The external capacitor charges through $R_{\rm A}$ and $R_{\rm B}$ and discharges through $R_{\rm B}$ only. Thus, the duty cycle (D) may be precisely set by the ratio of these two resistors. In this mode of operation, the capacitor charges and discharges between 1/3 $V_{\rm DD}$ and 2/3 $V_{\rm DD}$ . Since the charge rate and the threshold levels are directly proportional to the supply voltage, the frequency of oscillation is independent of the supply voltage. $$F = \frac{1.38}{(R_A + 2R_B)}C \qquad D = \frac{R_A + R_B}{R_A + 2R_B}$$ ### General Purpose CMOS Timer ICM7555 #### Monostable Operation In this mode of operation, the timer functions as a one-shot. Initially, the external capacitor (C) is held discharged by a transistor inside the timer. Upon application of a negative TRIGGER pulse to Pin 2, the internal flip-flop is set which releases the short circuit across the external capacitor and drives the OUT-PUT High. The voltage across the capacitor now increases exponentially with a time constant $t = R_AC$ . When the voltage across the capacitor equals 2/3 V+, the comparator resets the flip-flop, which in turn discharges the capacitor rapidly and also drives the OUTPUT to its low state. TRIGGER must return to a high state before the OUTPUT can return to a low state. #### **Control Voltage** The CONTROL VOLTAGE terminal permits the two trip voltages for the THRESHOLD and TRIGGER internal comparators to be controlled. This provides the possibility of oscillation frequency modulation in the astable mode, or even inhibition of oscillation, depending on the applied voltage. In the monostable mode, delay times can be changed by varying the applied voltage to the CONTROL VOLTAGE pin. #### RESET The RESET terminal is designed to have essentially the same trip voltage as the standard bipolar 555, i.e., 0.6 to 0.7V. At all supply voltages it represents an extremely high input impedance. The mode of operation of the RESET function is, however, much improved over the standard bipolar 555 in that it controls only the internal flip-flop, which in turn controls simultaneously the state of the OUT-PUT and DISCHARGE pins. This avoids the multiple threshold problems sometimes encountered with slow falling edges in the bipolar devices. ## NE/SA/SE556/NE/SA/ SE556-1/SE556-1C Dual Timer **Product Specification** #### **Linear Products** #### DESCRIPTION Both the 556 and 556-1 Dual Monolithic timing circuits are highly stable controllers capable of producing accurate time delays or oscillation. The 556 and 556-1 are a dual 555. Timing is provided by an external resistor and capacitor for each timing function. The two timers operate independently of each other, sharing only $V_{\rm CC}$ and ground. The circuits may be triggered and reset on falling waveforms. The output structures may sink or source 200mA. #### **FEATURES** - Turn-off time less than 2μs (556-1, 1C) - Maximum operating frequency 500kHz (556-1, 1C) - Timing from microseconds to hours - Replaces two 555 timers - Operates in both astable and monostable modes - High output current - Adjustable duty cycle - TTL compatible - Temperature stability of 0.005%/°C - SE556-1 compliant to MIL-STD or JAN available from Signetics' Military Division #### **APPLICATIONS** - Precision timing - Sequential timing - Pulse shaping - Pulse generator - Missing pulse detector #### PIN CONFIGURATION - Tone burst generator - Pulse width modulation - Time delay generator - Frequency division - Industrial controls - Pulse position modulation - Appliance timing - Traffic light control - Touch-Tone<sup>®</sup>encoder #### **BLOCK DIAGRAM** <sup>®</sup>Touch-Tone is a registered trademark of AT&T ## **Dual Timer** ## NE/SA/SE556/NE/SA/SE556-1/SE556-1C #### EQUIVALENT SCHEMATIC (Shown for one circuit only) #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 14-Pin Plastic SO | 0 to +70°C | NE556D | | 14-Pin Cerdip | 0 to +70°C | NE556F | | 14-Pin Plastic DIP | 0 to +70°C | NE556N | | 14-Pin Cerdip | 0 to +70°C | NE556-1F | | 14-Pin Plastic DIP | 0 to +70°C | NE556-1N | | 14-Pin Plastic DIP | -40°C to +85°C | SA556N | | 14-Pin Cerdip | -40°C to +85°C | SA556-1F | | 14-Pin Plastic DIP | -40°C to +85°C | SA556-1N | | 14-Pin Cerdip | -55°C to +125°C | SE556F | | 14-Pin Plastic DIP | -55°C to +125°C | SE556N | | 14-Pin Plastic DIP | -55°C to +125°C | SE556CN | | 14-Pin Cerdip | -55°C to +125°C | SE556-1F | | 14-Pin Plastic DIP | -55°C to +125°C | SE556-1N | | 14-Pin Cerdip | -55°C to +125°C | SE556-1CF | | 14-Pin Plastic DIP | -55°C to +125°C | SE556-1CN | ## **Dual Timer** ## NE/SA/SE556/NE/SA/SE556-1/SE556-1C #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|---------| | V <sub>CC</sub> | Supply voltage<br>NE/SA556, 556-1, SE556C,<br>SE556-1C<br>SE556-1, SE556 | + 16<br>+ 18 | V<br>V | | P <sub>D</sub> | Maximum allowable power dissipation <sup>1</sup> | 800 | mW | | TA | Operating temperature range<br>NE556-1, NE556<br>SA556-1, SA556<br>SE556-1, SE556-1C, SE556, SE556C | 0 to +70<br>-40 to +85<br>-55 to +125 | ာ့<br>၁ | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | #### NOTE: D package 115 °C/W N package 80 °C/W F package 100 °C/W #### **ELECTRICAL CHARACTERISTICS** T<sub>A</sub> = 25°C, V<sub>CC</sub> = +5V to +15V, unless otherwise specified. | SYMBOL | PARAMETER TEST CONDITIONS | s | E556/556 | -1 | | SA556/SE<br>56-1/SE5 | | UNIT | | |-----------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|-------------------|----------------------|--------------------|-------------------|--------------------| | | | | Min | Тур | Max | Min | Тур | Max | | | V <sub>CC</sub> | Supply voltage | | 4.5 | | 18 | 4.5 | | 16 | V | | Icc | Supply current (low state) <sup>1</sup> | $V_{CC} = 5V$ , $R_L = \infty$<br>$V_{CC} = 15V$ , $R_L = \infty$ | | 6<br>20 | 10<br>24 | | 6<br>20 | 12<br>30 | mA<br>mA | | | Timing error (monostable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A = 2k\Omega$ to $1COk\Omega$<br>$C = 0.1\mu F$<br>T = 1.1 RC | | 0.5<br>30<br>0.05 | 100<br>0.2 | | 0.75<br>50<br>0.1 | 3.0<br>150<br>0.5 | %<br>ppm/°C<br>%/V | | | Timing error (astable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A$ , $R_B = 1k\Omega$ to $100k\Omega$<br>$C = 0.\mu F$<br>$V_{CC} = 15V$ | | 4<br>400<br>0.15 | 6<br>500<br>0.6 | | 5<br>400<br>0.3 | 13<br>500<br>1 | %<br>ppm/°C<br>%/V | | | Control voltage level | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V | 9.6<br>2.9 | 10.0<br>3.33 | 10.4<br>3.8 | 9.0<br>2.6 | 10.0<br>3.33 | 11.0<br>4.0 | V | | | Threshold voltage | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V | 9.4<br>2.7 | 10.0<br>3.33 | 10.6<br>4.0 | 8.8<br>2.4 | 10.0<br>3.33 | 11.2<br>4.2 | V | | | Threshold current <sup>3</sup> | | | 30 | 250 | | 30 | 250 | nA | | | Trigger voltage Trigger current | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V<br>V <sub>TRIG</sub> = 0V | 4.8<br>1.45 | 5.0<br>1.67<br>0.5 | 5.2<br>1.9<br>0.9 | 4.5<br>1.1 | 5.0<br>1.67<br>0.5 | 5.6<br>2.2<br>2.0 | ν<br>ν<br>μΑ | | | Reset voltage <sup>5</sup><br>Reset current<br>Reset current | V <sub>RESET</sub> = 0V | 0.3 | 0.7<br>0.1<br>0.4 | 1.0<br>0.4<br>1.0 | 0.3 | 0.7<br>0.1<br>0.4 | 1.0<br>0.6<br>1.5 | V<br>mA<br>mA | | V <sub>OL</sub> | Output voltage (low) | V <sub>CC</sub> = 15V<br>I <sub>SINK</sub> = 10mA<br>I <sub>SINK</sub> = 50mA | | 0.1<br>0.4 | 0.15<br>0.5 | | 0.1<br>0.4 | 0.25<br>0.75 | V | | | SE556<br>SE556-1<br>NE/SA556/SE556C<br>NE556-1/SE556-1C | I <sub>SINK</sub> = 100mA | | 2.0<br>0.8 | 2.25<br>1.2 | | 2.0<br>2.0 | 3.2<br>2.5 | V<br>V<br>V | <sup>1.</sup> The junction temperature must be kept below 125°C for the D package and below 150°C for the N and F packages. At ambient temperatures above 25°C, where this limit would be exceeded, the Maximum Allowable Power Dissipation must be derated by the following: Linear Products Product Specification ### **Dual Timer** ## NE/SA/SE556/NE/SA/SE556-1/SE556-1C #### ELECTRICAL CHARACTERISTICS (Continued) T<sub>A</sub> = 25°C, V<sub>CC</sub> = +5V to +15V, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | SE556/556-1 | | | SE556/556-1 NE/SA556/SE556C<br>NE556-1/SE556-1C | | | | |------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|-------------------------------------------------|---------------------|-------------|--------------------| | | | | Min | Тур | Max | Min | Тур | Max | | | | | I <sub>SINK</sub> = 200mA<br>V <sub>CC</sub> = 5V<br>I <sub>SINK</sub> = 8mA<br>I <sub>SINK</sub> = 5mA | | 2.5<br>0.1<br>0.05 | 0.2<br>0.15 | | 2.5<br>0.25<br>0.15 | 0.3<br>0.25 | V<br>V | | V <sub>OH</sub> | Output voltage (high) | V <sub>CC</sub> = 15V<br>I <sub>SOURCE</sub> = 200mA<br>I <sub>SOURCE</sub> = 100mA<br>V <sub>CC</sub> = 5V<br>I <sub>SOURCE</sub> = 100mA | 13.0<br>3.0 | 12.5<br>13.3<br>3.3 | | 12.75<br>2.75 | 12.5<br>13.3<br>3.3 | | V<br>V | | t <sub>OFF</sub> | Turn-off time <sup>6</sup><br>NE556-1/SE556-1/SE556-1C | V <sub>RESET</sub> = V <sub>CC</sub> | | 0.5 | 2.0 | | 0.5 | | μs | | t <sub>R</sub> | Rise time of output | | | 100 | 200 | | 100 | 300 | ns | | t <sub>F</sub> | Fall time of output | | | 100 | 200 | | 100 | 300 | ns | | | Discharge leakage current | | | 20 | 100 | | 20 | 100 | nA | | | Matching characteristics <sup>4</sup> Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | | | 0.5<br>10<br>0.1 | 1.0<br>0.2 | | 1.0<br>± 10<br>0.2 | 2.0<br>0.5 | %<br>ppm/°C<br>%/V | #### NOTES - 1. Supply current when output is high is typically 1.0mA less. - 2. Tested at $V_{CC}$ = 5V and $V_{CC}$ = 15V. - 3. This will determine maximum value of $R_A + R_B$ . For 15V operation, the max total $R = 10M\Omega$ , and for 5V operation, the maximum total $R = 3.4M\Omega$ . - 4. Matching characteristics refer to the difference between performance characteristics for each timer section in the monostable mode. - 5. Specified with trigger input high. - 6. Time measured from a positive-going input pulse from 0 to 0.4 V<sub>CC</sub> into the threshold to the drop from high to low of the output. Trigger is tied to threshold. Linear Products Product Specification ## **Dual Timer** ## NE/SA/SE556/NE/SA/SE556-1/SE556-1C #### TYPICAL APPLICATIONS One feature of the dual timer is that by utilizing both halves it is possible to obtain sequential timing. By connecting the output of the first half to the input of the second half via a $0.001\mu\text{F}$ coupling capacitor sequential timing may be obtained. Delay $t_1$ is determined by the first half and $t_2$ by the second half delay. The first half of the timer is started by momentarily connecting Pin 6 to ground. When it is timed out (determined by $1.1R_1C_1$ ) the second half begins. Its duration is determined by $1.1R_2C_2$ . ## NE/SA/SE556/NE/SA/SE556-1/SE556-1C #### TYPICAL PERFORMANCE CHARACTERISTICS ## NE/SA/SE558 Quad Timer **Product Specification** #### **Linear Products** #### DESCRIPTION The 558 Quad Timers are monolithic timing devices which can be used to produce four independent timing functions. The 558 output sinks current. These highly stable, general purpose controllers can be used in a monostable mode to produce accurate time delays; from microseconds to hours. In the time delay mode of operation, the time is precisely controlled by one external resistor and one capacitor. A stable operation can be achieved by using two of the four timer sections. The four timer sections in the 558 are edge-triggered; therefore, when connected in tandem for sequential timing applications, no coupling capacitors are required. Output current capability of 100mA is provided in both devices. #### **FEATURES** - 100mA output current per section - Edge-triggered (no coupling capacitor) - Output independent of trigger conditions - Wide supply voltage range 4.5V to 18V - Timer intervals from microseconds to hours - Time period equals RC - Military qualifications pending #### **APPLICATIONS** - Sequential timing - Time delay generation - Precision timina - Industrial controls - Quad one-shot #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 16-Pin Plastic SOL | 0 to +70°C | NE558D | | 16-Pin Cerdip | 0 to +70°C | NE558F | | 16-Pin Plastic DIP | 0 to +70°C | NE558N | | 16-Pin Cerdip | -40°C to +85°C | SA558F | | 16-Pin Plastic DIP | -40°C to +85°C | SA558N | | 16-Pin Cerdip | -55°C to +125°C | SE558F | | 16-Pin Plastic DIP | -55°C to +125°C | SE558N | Linear Products Product Specification ## **Quad Timer** NE/SA/SE558 #### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------| | V <sub>CC</sub> | Supply voltage<br>NE/SA558<br>SE558 | + 16<br>+ 18 | V | | P <sub>D</sub> | Maximum power dissipation T <sub>A</sub> = 25°C ambient (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1090 | mW<br>mW<br>mW | | T <sub>A</sub> | Operating ambient temperature range<br>NE558<br>SA558<br>SE558 | 0 to +70<br>-40 to +85<br>-55 to +125 | °C<br>°C | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | #### NOTE: 1. Derate above 25°C, at the following rates: F package at 9.5mW/°C N package at 11.6mW/°C D package at 8.7mW/°C DC AND AC ELECTRICAL CHARACTERISTICS TA = 25°C, VCC = +5V to +15V, unless otherwise specified. | | PARAMETER TEST CONDITIONS | | | SE558 | | N | | | | |------------------|------------------------------|-------------------------------------------------|-----|------------|------------|-----|------------|------------|--------------------------| | SYMBOL | | TEST CONDITIONS | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 4.5 | | 18 | 4.5 | | 16 | V | | Icc | Supply current | V <sub>CC</sub> = Reset = 15V | | 16 | 32 | | 16 | 36 | mA | | | Timing accuracy (t = RC) | $R = 2k\Omega$ to $100k\Omega$ , $C = 1\mu F$ | | | | | | | | | | Initial accuracy | | | ± 1.0 | 3 | | ± 2 | 5 | % | | | Drift with temperature | | | 30 | 100 | | 30 | 150 | ppm/°C | | | Drift with supply voltage | | | 0.1 | 0.9 | | 0.1 | 0.9 | %/V | | | Trigger voltage <sup>1</sup> | V <sub>CC</sub> = 15V | 0.8 | | 2.4 | 0.8 | | 2.4 | V | | | Trigger current | Trigger = 0V | | 5 | 30 | | 5 | 100 | μΑ | | | Reset voltage <sup>2</sup> | | 0.8 | | 2.4 | 0.8 | | 2.4 | V | | | Reset current | Reset | | 50 | 300 | | 50 | 500 | μΑ | | | Threshold voltage | | | 0.63 | | | 0.63 | | $\times$ V <sub>CC</sub> | | | Threshold leakage | | | 15 | | | 15 | | nA | | V <sub>OUT</sub> | Output voltage <sup>3</sup> | I <sub>L</sub> = 10mA<br>I <sub>L</sub> = 100mA | | 0.1<br>0.7 | 0.2<br>1.5 | | 0.1<br>1.0 | 0.4<br>2.0 | V<br>V | | | Output leakage | | | 10 | 500 | | 10 | 500 | nA | | t <sub>PD</sub> | Propagation delay | | | 1.0 | | | 1.0 | | μs | | t <sub>R</sub> | Rise time of output | I <sub>L</sub> = 100mA | | 100 | | | 100 | | ns | | t <sub>F</sub> | Fall time of output | I <sub>L</sub> = 100mA | | 100 | | | 100 | | ns | #### NOTES: - 1. The trigger functions only on the falling edge of the trigger pulse only after previously being high. After reset, the trigger must be brought high and then low to implement triggering. - 2. For reset below 0.8V, outputs set low and trigger inhibited. For reset above 2.4V, trigger enabled. - 3. The 558 output structure is open-collector which requires a pull-up resistor to V<sub>CC</sub> to sink current. The output is normally low sinking current. ## **Quad Timer** NE/SA/SE558 #### **558 EQUIVALENT CIRCUIT** **Quad Timer** NE/SA/SE558 ## AN171 NE558 Applications Application Note #### **Linear Products** #### INTRODUCTION The 558 is a monolithic Quad Timer designed to be used in the timing range from a few microseconds to a few hours. Four entirely independent timing functions can be achieved using a timing resistor and capacitor for each section. Two sections of the quad may be interconnected for astable operation. All four sections may be used together, in tandem, for sequential timing applications up to several hours. No coupling capacitors are required when connecting the output of one timer section to the input of the next. #### **FEATURES** - 100mA output current per section - Edge-triggered (no coupling capacitor) - Output independent of trigger conditions - Wide supply voltage range 4.5V to 16V - Timer intervals from microseconds to hours - Time period equals RC #### **CIRCUIT OPERATIONS** In the one-shot mode of operation, it is necessary to supply a minimum of two external components (the resistor and capacitor) for timing. The time period is equal to the product of R and C. An output load must be present to complete the circuit due to the output structure of the 558. For a stable operation, it is desirable to cross-couple two devices from the 558 Quad. The outputs are direct-coupled to the opposite trigger input. The duty cycle can be set by the ratio of $R_1C_1$ to $R_2C_2$ , from close to zero to almost 100%. An astable circuit using one timer is shown in Figure 5b. #### **OUTPUT STRUCTURE 558** The 558 structure is open-collector which requires a pull-up resistor to $V_{\rm CC}$ and is capable of sinking 100mA per unit, but not to exceed the power dissipation and junction temperature rating of the die and package. The output is normally low and is switched high when triggered. #### RESET A reset function has been made available to reset all sections simultaneously to an output low state. During reset the trigger is disabled. After reset is finished, the trigger voltage must be taken high and then low to implement triggering. The reset voltage must be brought below 0.8V to insure reset. #### THE CONTROL VOLTAGE The control voltage is also made available on the 558 timer. This allows the threshold voltage to be modulated, therefore controlling the output pulse width and duty cycle with an external control voltage. The range of this control voltage is from about 0.5V to $V_{\rm CC}$ minus 1V. This will give a cycle time variation of about 50:1. In a sequential timer with voltage-controlled cycle time, the timing periods remain proportional over the adjustment range. #### **TEST BOARD FOR 558** The circuit layout can be used to test and characterize the 558 timer. $S_2$ is used to connect the loads to either $V_{CC}$ or ground. The main precaution, in layout of the 558 circuit, is the path of the discharge current from the timing capacitor to ground (Pin 12). The path must be direct to Pin 12 and not on the ground bus. This is to prevent voltage spikes on the ground bus return due to current switching transient. It is also wise to use good power supply bypassing when large currents are being switched. ## **NE558 Applications** ## AN171 ## **NE558** Applications **AN171** ### AN171 ## **NE558** Applications ## **NE558 Applications** **AN171** A single section of the quad time may be used as a non-precision oscillator. The values given are for oscillation at about 400Hz. T $_1\approx R_1C_1$ and $T_2\approx 2.25~R_2C_2$ for $V_{CC}$ of 15V. The frequency of oscillation is subject to the changes in $V_{CC}$ . ## NE/SE555/SE555C Timer **Product Specification** #### **Linear Products** #### DESCRIPTION The 555 monolithic timing circuit is a highly stable controller capable of producing accurate time delays, or oscillation. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For a stable operation as an oscillator, the free running frequency and the duty cycle are both accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output structure can source or sink up to 200mA. #### **FEATURES** - Turn-off time less than 2μs - Max. operating frequency greater than 500kHz - Timing from microseconds to hours - Operates in both astable and monostable modes - High output current - Adjustable duty cycle - TTL compatible - Temperature stability of 0.005% per °C #### **APPLICATIONS** - Precision timing - Pulse generation - Sequential timing - Time delay generation - Pulse width modulation - Pulse position modulation - Missing pulse detector #### PIN CONFIGURATIONS #### **EQUIVALENT SCHEMATIC** ## NE/SE555/SE555C #### **ORDERING INFORMATION** | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |-----------------------|-------------------|------------|--|--| | 8-Pin Hermetic Cerdip | 0 to +70°C | NE555FE | | | | 8-Pin Plastic SO | 0 to +70°C | NE555D | | | | 8-Pin Plastic DIP | 0 to +70°C | NE555N | | | | 8-Pin Hermetic Cerdip | -55°C to +125°C | SE555CFE | | | | 8-Pin Plastic DIP | -55°C to +125°C | SE555CN | | | | 14-Pin Plastic DIP | -55°C to +125°C | SE555N | | | | 8-Pin Hermetic Cerdip | -55°C to +125°C | SE555FE | | | | 14-Pin Ceramic DIP | 0 to +70°C | NE555F | | | | 14-Pin Ceramic DIP | -55°C to +125°C | SE555F | | | | 14-Pin Ceramic DIP | -55°C to +125°C | SE555CF | | | #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT<br>V<br>V | | |-------------------|---------------------------------------------------------------|-------------------------|----------------|--| | V <sub>CC</sub> | Supply voltage<br>SE555<br>NE555, SE555C | + 18<br>+ 16 | | | | P <sub>D</sub> | Maximum allowable power dissipation <sup>1</sup> | 600 | mW | | | T <sub>A</sub> | Operating ambient temperature range<br>NE555<br>SE555, SE555C | 0 to +70<br>-55 to +125 | °C | | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | +300 | °C | | #### NOTE: 1. The junction temperature must be kept below 125°C for the D package and below 150°C for the FE, N and F packages. At ambient temperatures above 25°C, where this limit would be derated by the following factors: D package 160 °C/W FE package 150 °C/W N package 100 °C/W F package 105 °C/W #### **BLOCK DIAGRAM** ## NE/SE555/SE555C #### DC AND AC ELECTRICAL CHARACTERISTICS TA = 25°C, VCC = +5V to +15 unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | SE555 | | | NE555/SE555C | | | | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------|-----------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------|--------------------| | | | | Min | Тур | Max | Min | Тур | Max | UNIT | | V <sub>CC</sub> | Supply voltage | | 4.5 | | 18 | 4.5 | | 16 | V | | Icc | Supply current (low state) <sup>1</sup> | $V_{CC} = 5V, R_L = \infty$<br>$V_{CC} = 15V, R_L = \infty$ | | 3<br>10 | 5<br>12 | | 3<br>10 | 6<br>15 | mA<br>mA | | $t_{M}$ $\Delta t_{M}/\Delta T$ $\Delta t_{M}/\Delta V_{S}$ | Timing error (monostable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A = 2k\Omega$ to $100k\Omega$ $C = 0.1\mu$ F | | 0.5<br>30<br>0.05 | 2.0<br>100<br>0.2 | | 1.0<br>50<br>0.1 | 3.0<br>150<br>0.5 | %<br>ppm/°C<br>%/V | | $t_{A}$ $\Delta t_{A}/\Delta T$ $\Delta t_{A}/\Delta V_{S}$ | Timing error (astable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A$ , $R_B = 1k\Omega$ to $100k\Omega$<br>$C = 0.1\mu F$<br>$V_{CC} = 15V$ | | 4<br>0.15 | 6<br>500<br>0.6 | | 5<br>0.3 | 13<br>500<br>1 | %<br>ppm/°C<br>%/V | | V <sub>C</sub> | Control voltage level | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V | 9.6<br>2.9 | 10.0<br>3.33 | 10.4<br>3.8 | 9.0<br>2.6 | 10.0<br>3.33 | 11.0<br>4.0 | V<br>V | | V <sub>TH</sub> | Threshold voltage | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V | 9.4<br>2.7 | 10.0<br>3.33 | 10.6<br>4.0 | 8.8<br>2.4 | 10.0<br>3.33 | 11.2<br>4.2 | V<br>V | | I <sub>TH</sub> | Threshold current <sup>3</sup> | | | 0.1 | 0.25 | | 0.1 | 0.25 | μΑ | | V <sub>TRIG</sub> | Trigger voltage | $V_{CC} = 15V$ $V_{CC} = 5V$ | 4.8<br>1.45 | 5.0<br>1.67 | 5.2<br>1.9 | 4.5<br>1.1 | 5.0<br>1.67 | 5.6<br>2.2 | V<br>V | | I <sub>TRIG</sub> | Trigger current | V <sub>TRIG</sub> = 0V | | 0.5 | 0.9 | | 0.5 | 2.0 | μΑ | | V <sub>RESET</sub> | Reset voltage <sup>4</sup> | | 0.3 | | 1.0 | 0.3 | | 1.0 | V | | I <sub>RESET</sub> | Reset current<br>Reset current | V <sub>RESET</sub> = 0V | | 0.1<br>0.4 | 0.4<br>1.0 | | 0.1<br>0.4 | 0.4<br>1.5 | mA<br>mA | | V <sub>OL</sub> | Output voltage (low) | $V_{CC} = 15V$ $I_{SINK} = 10mA$ $I_{SINK} = 50mA$ $I_{SINK} = 100mA$ $I_{SINK} = 200mA$ $V_{CC} = 5V$ $I_{SINK} = 8mA$ $I_{SINK} = 5mA$ | | 0.1<br>0.4<br>2.0<br>2.5<br>0.1<br>0.05 | 0.15<br>0.5<br>2.2<br>0.25<br>0.2 | | 0.1<br>0.4<br>2.0<br>2.5<br>0.3<br>0.25 | 0.25<br>0.75<br>2.5<br>0.4<br>0.35 | V<br>V<br>V | | V <sub>OH</sub> | Output voltage (high) | V <sub>CC</sub> = 15V<br>I <sub>SOURCE</sub> = 200mA<br>I <sub>SOURCE</sub> = 100mA<br>V <sub>CC</sub> = 5V<br>I <sub>SOURCE</sub> = 100mA | 13.0 | 12.5<br>13.3<br>3.3 | | 12.75 | 12.5<br>13.3<br>3.3 | | V V | | t <sub>OFF</sub> | Turn-off time <sup>5</sup> | V <sub>RESET</sub> = V <sub>CC</sub> | 0.0 | 0.5 | 2.0 | 2.75 | 0.5 | 2.0 | μs | | t <sub>R</sub> | Rise time of output | THESE! TOO | | 100 | 200 | | 100 | 300 | ns | | t <sub>F</sub> | Fall time of output | | | 100 | 200 | - | 100 | 300 | ns | | 71 | Discharge leakage current | | <b> </b> | 20 | 100 | <del> </del> | 20 | 100 | ns | #### NOTES <sup>1.</sup> Supply current when output high typically 1mA less. <sup>2.</sup> Tested at $V_{CC} = 5V$ and $V_{CC} = 15V$ . <sup>3.</sup> This will determine the max value of $R_A + R_B$ , for 15V operation, the max total $R = 10M\Omega$ , and for 5V operation, the max total $R = 3.4M\Omega$ . <sup>4.</sup> Specified with trigger input high. <sup>5.</sup> Time measured from a positive going input pulse from 0 to 0.8 imes V<sub>CC</sub> into the threshold to the drop from high to low of the output. Trigger is tied to threshold. #### TYPICAL PERFORMANCE CHARACTERISTICS ## NE/SE555/SE555C #### TYPICAL APPLICATIONS #### **TYPICAL APPLICATIONS** (continued) ## Trigger Pulse Width Requirements and Time Delays Due to the nature of the trigger circuitry, the timer will trigger on the negative going edge of the input pulse. For the device to time out properly, it is necessary that the trigger voltage level be returned to some voltage greater than one third of the supply before the time out period. This can be achieved by making either the trigger pulse sufficiently short or by AC coupling into the trigger. By AC coupling the trigger, see Figure 1, a short negative going pulse is achieved when the trigger signal goes to ground. AC coupling is most frequently used in conjunction with a switch or a signal that goes to ground which initiates the timing cycle. Should the trigger be held low, without AC coupling, for a longer duration than the timing cycle the output will remain in a high state for the duration of the low trigger signal, without regard to the threshold comparator state. This is due to the predominance of $Q_{15}$ on the base of $Q_{16}$ , controlling the state of the bistable flip-flop. When the trigger signal then returns to a high level, the output will fall immediately. Thus, the output signal will follow the trigger signal in this case. Another consideration is the "turn-off time". This is the measurement of the amount of time required after the threshold reaches 2/3 $V_{CC}$ to turn the output low. To explain further, $Q_1$ at the threshold input turns on after reaching 2/3 $V_{CC}$ , which then turns on $Q_5$ , which turns on $Q_6$ . Current from $Q_6$ turns on $Q_{16}$ which turns $Q_{17}$ off. This allows current from $Q_{19}$ to turn on $Q_{20}$ and $Q_{24}$ to given an output low. These steps cause the $2\mu s$ max. delay as stated in the data sheet. Also, a delay comparable to the turn-off time is the trigger release time. When the trigger is low, $O_{10}$ is on and turns on $O_{11}$ which turns on $Q_{15}$ . $Q_{15}$ turns off $Q_{16}$ and allows $Q_{17}$ to turn on. This turns off current to $Q_{20}$ and $Q_{24}$ , which results in output high. When the trigger is released, $Q_{10}$ and $Q_{11}$ shut off, $Q_{15}$ turns off, $Q_{16}$ turns on and the circuit then follows the same path and time delay explained as "turn off time". This trigger release time is very important in designing the trigger pulse width so as not to interfere with the output signal as explained previously. ## AN170 NE555 and NE556 Applications Application Note #### **Linear Products** #### INTRODUCTION In mid 1972, Signetics introduced the 555 timer, a unique functional building block that has enjoyed unprecedented popularity. The timer's success can be attributed to several inherent characteristics foremost of which are versatility, stability and low cost. There can be no doubt that the 555 timer has altered the course of the electronics industry with an impact not unlike that of the IC operational amplifier. The simplicity of the timer, in conjunction with its ability to produce long time delays in a variety of applications, has lured many designers from mechanical timers, op amps, and various discrete circuits into the ever increasing ranks of timer users. #### DESCRIPTION The 555 timer consists of two voltage comparators, a bistable flip-flop, a discharge transistor, and a resistor divider network. To understand the basic concept of the timer let's first examine the timer in block form as in Figure 1. The resistive divider network is used to set the comparator levels. Since all three resistors are of equal value, the threshold comparator is referenced internally at $\frac{2}{3}$ of supply voltage level and the trigger comparator is referenced at $\frac{1}{3}$ of supply voltage. The out- puts of the comparators are tied to the bistable flip-flop. When the trigger voltage is moved below ½ of the supply, the comparator changes state and sets the flip-flop driving the output to a high state. The threshold pin normally monitors the capacitor voltage of the RC timing network. When the capacitor voltage exceeds ¾ of the supply, the threshold comparator resets the flip-flop which in turn drives the output to a low state. When the output is in a low state, the discharge transistor is "on", thereby discharging the external timing capacitor. Once the capacitor is discharged, the timer will await another trigger pulse, the timing cycle having been completed. The 555 and its complement, the 556 Dual Timer, exhibit a typical initial timing accuracy of 1% with a 50ppm/°C timing drift with temperature. To operate the timer as a one-shot, only two external components are necessary; resistance & capacitance. For an oscillator, only one additional resistor is necessary. By proper selection of external components, oscillating frequencies from one cycle per half hour to 500kHz can be realized. Duty cycles can be adjusted from less than one percent to 99 percent over the frequency spectrum. Voltage control of timing and oscillation functions is also available. #### **Timer Circuitry** The timer is comprised of five distinct circuits: two voltage comparators; a resistive voltage divider reference; a bistable flip-flop; a discharge transistor; and an output stage that is the "totem-pole" design for sink or source capability. Q<sub>10</sub> - Q<sub>13</sub> comprise a Darlington differential pair which serves as a trigger comparator. Starting with a positive voltage on the trigger, Q<sub>10</sub> and Q<sub>11</sub> turn on when the voltage at Pin 2 is moved below one third of the supply voltage. The voltage level is derived from a resistive divider chain consisting of R7, R8 and R9. All three resistors are of equal value (5k $\Omega$ ). At 15V supply, the triggering level would be 5V. When Q10 and Q11 turn on, they provide a base drive for Q15, turning it on. Q<sub>16</sub> and Q<sub>17</sub> form a bistable flip-flop. When Q<sub>15</sub> is saturated, Q<sub>16</sub> is 'off' and Q<sub>17</sub> is saturated. Q16 and Q17 will remain in these states even if the trigger is removed and Q<sub>15</sub> is turned 'off'. While Q<sub>17</sub> is saturated, Q<sub>20</sub> and Q<sub>14</sub> are turned off. The output structure of the timer is a "'totempole" design, with $Q_{22}$ and $Q_{24}$ being large geometry transistors capable of providing 200mA with a 15V supply. While $Q_{20}$ is 'off', base drive is provided for $Q_{22}$ by $Q_{21}$ , thus providing a high output. For the duration that the output is in a high state, the discharge transistor is 'off'. Since the collector of $Q_{14}$ is typically connected to the external timing capacitor, C, while $Q_{14}$ is off, the timing capacitor now can charge through the timing resistor, $R_{\Delta}$ . The capacitor voltage is monitored by the threshold comparator $(Q_1-Q_4)$ which is a Darlington differential pair. When the capacitor voltage reaches two thirds of the supply voltage, the current is directed from $Q_3$ and $Q_4$ thru $Q_1$ and $Q_2$ . Amplification of the current change is provided by $Q_5$ and $Q_6$ . $Q_5-Q_6$ and $Q_7-Q_8$ comprise a diode-biased amplifier. The amplified current change from $Q_6$ now provides a base drive for $Q_{16}$ which is part of the bistable flip-flop, to change states. In doing so, the output is driven "low", and $Q_{14}$ , the discharge transistor, is turned "on", shorting the timing capacitor to ground. The discussion to this point has only encompassed the most fundamental of the timer's operating modes and circuitry. Several points of the circuit are brought out to the real world which allow the timer to function in a variety of modes. It is essential that one understands Linear Products Application Note ### NE555 and NE556 Applications AN170 all the variations possible in order to utilize this device to its fullest extent. #### **Reset Function** Regressing to the trigger mode, it should be noted that once the device has triggered and the bistable flip-flop is set, continued triggering will not interfere with the timing cycle. However, there may come a time when it is necessary to interrupt or halt a timing cycle. This is the function that the reset accomplishes. In the normal operating mode the reset transistor, $Q_{25}$ , is off with its base held high. When the base of $Q_{25}$ is grounded, it turns on, providing base drive to $Q_{14}$ , turning it on. This discharges the timing capacitor, resets the flip-flop at $Q_{17}$ , and drives the output low. The reset overrides all other functions within the timer. #### **Trigger Requirements** Due to the nature of the trigger circuitry, the timer will trigger on the negative-going edge of the input pulse. For the device to time-out properly, it is necessary that the trigger voltage level be returned to some voltage greater than one third of the supply before the timeout period. This can be achieved by making either the trigger pulse sufficiently short or by AC coupling into the trigger. By AC coupling the trigger (see Figure 3), a short negative-going pulse is achieved when the trigger signal goes to ground. AC coupling is most frequently used in conjunction with a switch or a signal that goes to ground which initiates the timing cycle. Should the trigger be held low, without AC coupling, for a longer duration than the timing cycle the output will remain in a high state for the duration of the low trigger signal, without regard to the threshold comparator state. This is due to the predominance of Q<sub>15</sub> on the base of Q<sub>16</sub>, controlling the state of the bistable flip-flop. When the trigger signal then returns to a high level, the output will fall immediately. Thus, the output signal will follow the trigger signal in this case. #### Control Voltage One additional point of significance, the control voltage, is brought out on the timer. As mentioned earlier, both the trigger comparator, $Q_1 - Q_1$ , and the threshold comparator, $Q_1 - Q_4$ , are referenced to an internal resistor divider network, $R_7,\ R_8,\ R_9.$ This network establishes the nominal two thirds of supply voltage (V $_{CC}$ ) trip point for the threshold comparator and one third of V $_{CC}$ for the trigger comparator. The two thirds point at the junction of $R_7$ , $R_8$ and the base of $Q_4$ is brought out. By imposing a voltage at this point, the comparator reference levels may be shifted either higher or lower than the nominal levels of one third and two thirds of the supply voltage. Varying the voltage at this point will vary the timing. This feature of the timer opens a multitude of application possibilities such as using the timer as a voltagecontrolled oscillator, pulse-width modulator, etc. For applications where the control voltage function is not used, it is strongly recommended that a bypass capacitor $(0.01 \mu F)$ be placed across the control voltage pin and ground. This will increase the noise immunity of the timer to high frequency trash which may monitor the threshold levels causing timing error. #### Monostable Operation The timer lends itself to three basic operating modes: - 1. Monostable (one-shot) - 2. Astable (oscillatory) - 3. Time delay By utilizing one or any combination of basic operating modes and suitable variations, it is possible to utilize the timer in a myriad of applications. The applications are limited only to the imagination of the designer. One of the simplest and most widely used operating modes of the timer is the monostable (one-shot). This configuration requires only two external components for operation (see Figure 4). The sequence of events starts when a voltage below one third V<sub>CC</sub> is sensed by the trigger comparator. The trigger is normally applied in the form of a short negative-going pulse. On the negative-going edge of the pulse, the device triggers, the output goes high and the discharge transistor turns off. Note that prior to the input pulse, the discharge transistor is on, shorting the timing capacitor to ground. At this point the timing capacitor, C, starts charging through the timing resistor, R. The voltage on the capacitor increases exponentially with a time constant T = RC. Ignoring capacitor leakage, the capacitor will reach the two thirds V<sub>CC</sub> level in 1.1 time constants or $$T = 1.1 RC$$ (1) Where T is in seconds, R is in ohms, and C is in Farads. This voltage level trips the threshold comparator, which in turn drives the output low and turns on the discharge transistor. The transistor discharges the capacitor, C, rapidly. The timer has completed its cycle and will now await another trigger pulse. #### **Astable Operation** In the astable (free-run) mode, only one additional component, $R_{\rm B}$ , is necessary. The trigger is now tied to the threshold pin. At power-up, the capacitor is discharged, holding the trigger low. This triggers the timer, which establishes the capacitor charge path through $R_{\rm A}$ and $R_{\rm B}$ . When the capacitor reaches the threshold level of $\frac{9}{3}$ $V_{\rm CC}$ , the output drops low and the discharge transistor turns on. The timing capacitor now discharges through $R_{\rm B}$ . When the capacitor voltage drops to $\frac{1}{2}$ 3 $V_{\rm CC}$ , the trigger comparator trips, automatically retriggering the timer, creating an oscillator whose frequency is given by: $$f = \frac{1.49}{(R_A + 2R_B)C}$$ (2) Selecting the ratios of RA and RB varies the duty cycle accordingly. Lo and behold, we have a problem. If a duty cycle of less than fifty percent is required, then what? Even if $R_A = 0$ , the charge time cannot be made smaller than the discharge time because the charge path is RA + RB while the discharge path is R<sub>B</sub> alone. In this case it becomes necessary to insert a diode in parallel with RB, cathode toward the timing capacitor. Another diode is desirable, but not mandatory (this one in series with R<sub>B</sub>), cathode away from the timing capacitor. Now the charge path becomes RA, through the parallel diode into C. Discharge is through the series diode and R<sub>R</sub> to the discharge transistor. This scheme will afford a duty cycle range from less than 5% to greater than 95%. It should be noted that for reliable operation a minimum value of $3k\Omega$ for R<sub>B</sub> is recommended to assure that oscillation begins. #### Time Delay In this third basic operating mode, we aim to accomplish something a little different from monostable operation. In the monostable mode, when a trigger was applied, Figure 6. Method of Achieving Duty Cycles Less Than 50% immediately changed to the high state, timed out, and returned to its pre-trigger low state. In the time delay mode, we require the output not to change state upon triggering, but at some precalculated time after trigger is received. The threshold and trigger are tied together, monitoring the capacitor voltage. The discharge function is not used. The operation sequence begins as transistor $(T_1)$ is turned on, keeping the capacitor grounded. The trigger sees a low state and forces the timer output high. When the transistor is turned off, the capacitor commences its charge cycle. When the capacitor reaches the threshold level, only then does the output change from its normally high state to the low state. The output will remain low until $T_1$ is again turned on. #### GENERAL DESIGN CONSIDERATIONS The timer will operate over a guaranteed voltage range of 4.5V to 15VDC with 16VDC being the absolute maximum rating. Most of the devices, however, will operate at voltage levels as low as 3VDC. The timing interval is independent of supply voltage since the charge rate and threshold level of the comparator are both directly proportional to supply. The supply voltage may be provided by any number of sources, however, several precautions should be taken. The most important, the one which provides the most headaches if not practiced, is good power supply filtering and adequate bypassing. Ripple on the supply line can cause loss of timing accuracy. The threshold level shifts, causing a change of charging current. This will cause a timing error for that cycle. Due to the nature of the output structure, a high power totem-pole design, the output of the timer can exhibit large current spikes on the supply line. Bypassing is necessary to eliminate this phenomenon. A capacitor across the $V_{\rm CC}$ and ground, directly across the device, is necessary and ideal. The size of a capacitor will depend on the specific application. Values of capacitance from $0.01\,\mu{\rm F}$ to $10\,\mu{\rm F}$ are not uncommon, but note that the bypass capacitor would be as close to the device as physically possible. #### Selecting External Components In selecting the timing resistor and capacitor, there are several considerations to be taken into account. Stable external components are necessary for the RC network if good timing accuracy is to be maintained. The timing resistor(s) should be of the metal film variety if timing accuracy and repeatability are important design criteria. The timer exhibits a typical initial accuracy of one percent. That is, with any one RC network, from timer to timer only one percent change is to be expected. Most of the initial timing error (i.e., deviation from the formula) is due to inaccuracies of external components. Resistors range from their rated values by 0.01% to 10% and 20%. Capacitors may have a 5% to 10% deviation from rated capacity. Therefore, in a system where Linear Products Application Note ## NE555 and NE556 Applications timing is critical, an adjustable timing resistor or precision components are necessary. For best results, a good quality trim pot, placed in series with the largest feasible resistance, will allow for best adjustability and performance. The timing capacitor should be a high quality, stable component with very low leakage characteristics. *Under no circumstances should ceramic disc capacitors be used in the timing network!* Ceramic disc capacitors are not sufficiently stable in capacitance to operate properly in an RC mode. Several acceptable capacitor types are: silver mica, mylar, polycarbonate, polystyrene, tantalum, or similar types. The timer typically exhibits a small negative temperature coefficient (50ppm/°C). If timer accuracy over temperature is a consideration, timing components with a small positive temperature coefficient should be chosen. This combination will tend to cancel timing drift due to temperature. In selecting the values for the timing resistors and capacitor, several points should be considered. A minimum value of threshold current is necessary to trip the threshold comparator. This value is $0.25\mu\mathrm{A}$ . To calculate the maximum value of resistance, keep in mind that at the time the threshold current is required, the voltage potential on the threshold pin is two thirds of supply. Therefore: $$V_{potential} = V_{CC} - V_{capacitor}$$ $V_{potential} = V_{CC} - \frac{2}{3} V_{CC} = \frac{1}{3} V_{CC}$ Maximum resistance is then defined as $$R_{MAX} = \frac{V_{CC} - V_{cap}}{I_{thresh}}$$ (3) Example: $V_{CC} = 15V$ $$R_{MAX} = \frac{15 - 10}{0.25(10^{-6})} = 20M\Omega$$ $$R_{MAX} = \frac{5 - 3.33}{0.25(10^{-6})} \quad 6.6M\Omega$$ ### NOTE: If using a large value of timing resistor, be certain that the capacitor leakage is significantly lower than the charging current available to minimize timing On the other end of the spectrum, there are certain minimum values of resistance that should be observed. The discharge transistor, Q<sub>14</sub>, is current-limited at 35mA to 55mA internally. Thus, at the current limiting values, Q<sub>14</sub> establishes high saturation voltages. When examining the currents at Q<sub>14</sub>, remember that the transistor, when turned on, will be carrying two current loads. The first being the constant current through timing resistor, RA. The second will be the varying discharge current from the timing capacitor. To provide best operation, the current contributed by the RA path should be minimized so that the majority of discharge current can be used to reset the capacitor voltage. Hence it is recommended that a $5k\Omega$ value be the minimum feasible value for RA. This does not mean lower values cannot be used successfully in certain applications, yet there are extreme cases that should be avoided if at all possible. Capacitor size has not proven to be a legitimate design criteria. Values ranging from picofarads to greater than one thousand microfarads have been used successfully. One precaution need be utilized, though. (It should be a cardinal rule that applies to the usage of all ICs.) Make certain that the package power dissipation is not exceeded. With extremely large capacitor values, a maximum duty cycle which allows some cooling time for the discharge transistor may be necessary. The most important characteristic of the capacitor should be as low a leakage as possible. Obviously, any leakage will subtract from the charge count, causing the calculated time to be longer than anticipated. ### **Control Voltage** Regressing momentarily, we recall that the control voltage pin is connected directly to the threshold comparator at the junction of $R_7$ , or $R_8$ . The combination of $R_7$ , $R_8$ and $R_9$ comprises the resistive voltage divider network that establishes the nominal $^{1\!/}_3$ $V_{CC}$ trigger comparator level (junction $R_8$ , $R_9$ ) and the $^{2\!/}_3$ $V_{CC}$ level for the threshold comparator (junction $R_7$ , $R_9$ ). For most applications, the control voltage function is not used and therefore is bypassed to ground with a small capacitor for noise filtering. The control voltage function, in other applications, becomes an integral part of the design. By imposing a voltage at this pin, it becomes possible to vary the threshold comparator "set" level above or below the $\frac{2}{3}$ VCC nominal, thereby varying the timing. In the monostable mode, the control voltage may be varied from 45% to 90% of VCC. The 45-90% figure is not firm, but only an indication to a safe usage. Control voltage levels below and above those stated have been used successfully in some applications. In the oscillatory (free-run) mode, the control voltage limitations are from 1.7V to V<sub>CC</sub>. These values should be heeded for reliable operation. Keep in mind that in this mode the trigger level is also important. When the control voltage raises the threshold comparator level, it also raise the trigger comparator level by one-half that amount due to R8 and R<sub>9</sub> of Figure 2. As a voltage-controlled oscillator, one can expect ±25% around center frequency (f<sub>O</sub>) to be virtually linear with a normal RC timing circuit. For wider linear variations around fo it may be desirable to replace the charging resistor with a constantcurrent source. In this manner, the exponential charging characteristics of the classical configuration will be altered to linear charge #### Reset Control The only remaining function now is the reset. As mentioned earlier, the reset, when taken to ground, inhibits all device functioning. The output is driven low, the bistable flip-flop is reset, and the timing capacitor is discharged. In the astable (oscillatory) mode, the reset can be used to gate the oscillator. In the monostable, it can be used as a timing abort to either interrupt a timing sequence or establish a standby mode (i.e., device off during power-up). It can also be used in conjunction AN170 with the trigger pin to establish a positive edge-triggered circuit as opposed to the normal negative edge-trigger mode. One thing to keep in mind when using the reset function is that the reset voltage (switching) point is between 0.4V and 1.0V (min/max). Therefore, if used in conjunction with the trigger, the device will be out of the reset mode prior to reaching 1V. At that point the trigger is in the "turn on" region, below $\frac{1}{2}$ VCC. This will cause the device to trigger immediately, effectively triggering on the positive-going edge if a pulse is applied to Pins 4 and 2 simultaneously. # FREQUENTLY ASKED APPLICATIONS QUESTIONS The following is a harvest of various maladies, exceptions, and idiosyncrasies that may exhibit themselves from time to time in various applications. Rather than cast aspersions, a quick review of this list may uncover a solution to the problem at hand. - 1. In the oscillator mode when reset is released the first time constant is approximately twice as long as the rest. Why? Answer: In the oscillator mode the capacitor voltage fluctuates between ½ and ⅔ of the supply voltage. When reset is pulled down, the capacitor discharges completely. Thus for the first cycle it must charge from ground to ⅔ V<sub>CC</sub>, which takes twice as long. - 2. What is maximum frequency of oscillations? Answer: Most devices will oscillate about 1MHz. However, in the interest of temperature stability, one should operate only up to about 500kHz. 3. What is temperature drift for oscillator mode? Answer: Temperature drift of oscillator mode is 3 times that of one-shot mode due to the addition of a second voltage comparator. Frequency always increases with an increasing temperature. Therefore it is possible to partially offset this drift with an offsetting temperature coefficient in the external resistor/capacitor combination. - 4. Oscillator exhibits spurious oscillations on crossover points. Why? Answer: The 555 can oscillate due to feedback from power supply. Always bypass with sufficient capacitance close to the device for all applications. - 5. Trying to drive a *relay* but 555 *hangs up.* How come? Answer: Inductive feedback. A clamp diode across the coil prevents the coil from driving Pin 3 below a negative 0.6V. This negative voltage is sufficient in some cases to cause the timer to malfunction. The solution is to drive the relay through a diode, thus preventing Pin 3 from ever seeing a negative voltage. 6. Double triggering of the TTL loads sometimes occurs. Why? Answer: Due to the high current capability and fast rise and fall times of the output, a totem-pole structure different output, a totem-pole structure different from the TTL classical structure was used. Near TTL threshold this output exhibits a crossover distortion which may double trigger logic. A 1000pF capacitor from the output to ground will eliminate any false triggering. 7. What is the longest time I can get out of the timer? Answer: Times exceeding an hour are possible, but not always practical. Large capacitors with low leakage specs are quite expensive. It becomes cheaper to use a countdown scheme (see Figure 15) at some point, dependent on required accuracy. Normally 20 to 30 min. is the longest feasible time. Figure 8. Driving High Q Inductive Loads ### **DESIGN FORMULAS** Before entering the section on specific applications it is advantageous to review the timing formulas. The formulas given here apply to the 555 and 556 devices. ### **APPLICATIONS** The timer, since introduction, has spurred the imagination of thousands. Thus, the ways in which this device has been used are far too numerous to present each one. A review of the basic operation and basic modes has previously been given. Presented here are some ingenious applications devised by our applications engineers and by some of our customers. D(DUTY CYCLE) d. Astable Timing Figure 9 TC06771S AN170 ### Missing Pulse Detector Using the circuit of Figure 10a, the timing cycle is continuously reset by the input pulse train. A change in frequency, or a missing pulse, allows completion of the timing cycle which causes a change in the output level. For this application, the time delay should be set to be slightly longer than the normal time between pulses. Figure 10b shows the actual waveforms seen in this mode of operation. ### Frequency Divider If the input frequency is known, the timer can easily be used as a frequency divider by adjusting the length of the timing cycle. Figure 11b. Expected Waveforms Figure 11b shows the waveforms of the timer in Figure 11a when used as a divide-by-three circuit. This application makes use of the fact that this circuit cannot be retriggered during the timing cycle. ### Pulse Width Modulation (PWM) In this application, the timer is connected in the monostable mode as shown in Figure 12a. The circuit is triggered with a continuous pulse train and the threshold voltage is modulated by the signal applied to the control voltage terminal (Pin 5). This has the effect of modulating the pulse width as the control voltage varies. Figure 12b shows the actual waveform generated with this circuit. t = 0.5 MS/CM MODULATION INPUT — 2V/CM CLOCK MPUT — 5V/CM CUTPUT VOLTAGE — 5V/CM OUTPUT VOLTAGE SV/CM WF150 D. Expected Waveforms Figure 12 ### Pulse Position Modulation (PPM) This application uses the timer connected for astable (free-running) operation, Figure 13a, with a modulating signal again applied to the control voltage terminal. Now the pulse position varies with the modulating signal, since the threshold voltage, and hence the time delay, is varied. Figure 13b shows the waveform generated for triangle-wave modulation signal. **AN170** ### **Tone Burst Generator** The 556 Dual Timer makes an excellent tone burst generator. The first half is connected as a one-shot and the second half as an oscillator (Figure 14). The pulse established by the one-shot turns on the oscillator, allowing a burst to be generated. ### Sequential Timing One feature of the dual timer is that by utilizing both halves it is possible to obtain sequential timing. By connecting the output of the first half to the input of the second half via a $0.001\mu F$ coupling capacitor, sequential timing may be obtained. Delay $t_1$ is determined by the first half and $t_2$ by the second half delay (Figure 15). The first half of the timer is started by momentarily connecting Pin 6 to ground. When it is timed-out (determined by 1.1 $R_1C_1$ ) the second half begins. Its duration is determined by 1.1 $R_2C_2$ . ### Long Time Delays In the 556 timer the timing is a function of the charging rate of the external capacitor. For long time delays, expensive capacitors with extremely low leakage are required. The practicality of the components involved limits the time between pulses to around twenty minutes. To achieve longer time periods, both halves may be connected in tandem with a "divide-by" network in between. The first timer section operates in an oscillatory mode with a period of $1/f_{\rm O}$ . This signal is then applied to a "divide-by-N" network to give an output with the period of $N/f_{\rm O}$ . This can then be used to trigger the second half of the 556. The total time is now a function of N and $f_{\rm O}$ (Figure 16). ### **Speed Warning Device (1)** Utilizing the "missing pulse detector" concept, a speed warning device, such as depicted, becomes a simple and inexpensive circuit (Figure 17a). ### Car Tachometer (1) The timer receives pulses from the distributor points. Meter M receives a calibrated current thru $\mathsf{R}_6$ when the timer output is high. After time-out, the meter receives no current for that part of the duty cycle. Integration of the variable duty cycle by the meter movement provides a visible indication of engine speed (Figure 18). ### AN170 AN170 ### Oscilloscope-Triggered Sweep The 555 timer holds down the cost of adding a triggered sweep to an economy oscilloscope. The circuit's input op amp triggers the timer, setting its flip-flop and cutting off its discharge transistor so that capacitor C can charge. When capacitor voltage reaches the timer's control voltage (0.33V<sub>CC</sub>), the flip-flop resets and the transistor conducts, discharging the capacitor (Figure 19). Greater linearity can be achieved by substituting a constant-current source for the frequency adjust resistor (R). # Square Wave Tone Burst Generator (4) Depressing the pushbutton provides square wave tone bursts whose duration depends on the duration for which the voltage at Pin 4 exceeds a threshold. Components $R_1$ , $R_2$ and $C_1$ cause the astable action of the timer IC (Figure 20). # Regulated DC-to-DC Converter (2) Regulated DC-to-DC converter produces $15V_{DC}$ outputs from a $+5V_{DC}$ input. Line and load regulation is 0.1% (Figure 21). # Voltage-to-Pulse Duration Converter (1) Voltage levels can be converted to pulse durations by combining an op amp and a timer IC. Accuracies to better than 1% can be obtained with this circuit (a), and the output signals (b) still retain the original frequency, independent of the input voltage (Figure 22). Linear Products Application Note ### NE555 and NE556 Applications **AN170** ### Servo System Controller (1) To control a servo motor remotely, the 555 needs only six extra components (Figure 23). ### Stimulus Isolator (5) Stimulus isolator uses a photo-SCR and a toroid for shaping pulses of up to 200V at $200\mu$ A (Figure 24). # Voltage-to-Frequency Converter (0.2% Accuracy) (6) Linear voltage-to-frequency converter (a) achieves good linearity over the 0 to -10V range. Its mirror image (b) provides the same linearity over the 0 to +10V range, but is not DTL/TTL compatible (Figure 25). ### AN170 AN170 # Positive-to-Negative Converter Transformerless DC - DC converter derives a negative supply voltage from a positive. As a bonus, the circuit also generates a clock signal. The negative output voltage tracks the DC input voltage linearity (a), but its magnitude is about 3V lower. Application of a $500\Omega$ load, (b), causes 10% change from the no-load value (Figure 26). ### Auto Burglar Alarm (8) Timer A produces a safeguard delay, allowing driver to disarm alarm and eliminating a vulnerable outside control switch. The SCR prevents timer A from triggering timer B, unless timer B is triggered by strategically-located sensor switches (Figure 27). Linear Products Application Note ## NE555 and NE556 Applications AN170 ### Cable Tester (9) Compact tester checks cables for open-circuit or short-circuit conditions. A differential transistor pair at one end of each cable line remains balanced as long as the same clock pulse-generated by the timer IC appears at both ends of the line. A clock pulse just at the clock end of the line lights a green lightemitting diode, and a clock pulse only at the other end lights a red LED (Figure 28). ### Low Cost Line Receiver (10) The timer makes an excellent line receiver for control applications involving relatively slow electromechanical devices. It can work without special drivers over single unshielded lines (Figure 29). ### AN170 ### Temperature Control (11) A couple of transistors and thermistor in the charging network of the 555-type timer enable this device to sense temperature and produce a corresponding frequency output. The circuit is accurate to within ± 1Hz over a 78°F temperature range (Figure 30). # Automobile Voltage Regulator A monolithic 555-type timer is the heart of this simple automobile voltage regulator. When the timer is off so that its output (Pin 3) is low, the power Darlington transistor pair is off. If battery voltage becomes too low (less than 14.4V in this case), the timer turns on and the Darlington pair conducts (Figure 31). **AN170** AN170 ### Switching Regulator (13) The basic regulator of Figure 32 is shown here with its associated timing and pulse-generating circuitry. The block diagram illustrates how the overall regulator works. The multivibrator determines switching frequency, and the error amplifier adjusts the pulse width of the modulator to maintain output voltage at the desired level. The output resistor divider provides the sensing voltage (Figure 35). ### DC-to-DC Converter (14) ### Ramp Generator (14) ### Audio Oscillator (14) AN170 ### Low Power Monostable Operation In battery-operated equipment where load current is a significant factor, Figure 36 can deliver 555 monostable operation at low standby power. This circuit interfaces directly with CMOS 4000 series and 74L00 series. During the monostable time, the current drawn is 4.5mA for T = 1.1RC. The rest of the time the current drawn is less than $50\mu$ A. (Circuit submitted by Karl Imhof, Executone Inc., Long Island City, NY.) In other low power operations of the timer where $V_{CC}$ is removed until timing is needed, it is necessary to consider the output load. If the output is driving the base of a PNP transistor, for example, and its power is not removed, it will sink current into Pin 3 to ground and use excessive power. Therefore, when driving these types of loads, one should recall this internal sinking path of the timer. ### **BIBLIOGRAPHY** - "Unconventional Uses for IC Timers" Jim Wyland and Eugene Hnatek, Electronic Design, June 7, 1973, pp. 88 90. - "DC-to-DC Converter Uses the IC Timer", Robert Soloman and Robert Broadway, EDN, September 5, 1973, pp. 87 91. - "Oscilloscope-Triggered Sweep: Another Job for IC Timer", Robert McDermott, Electronics, October 11, 1973, p. 125. - "Get Square Wave Tone Bursts With a Single Timer IC", Sol Black, Electronic Design, September 1973, p. 148. - 5. "Toroid and Photo-SCR Prevent Ground Loops in High-Isolation Bio- - logical Pulser", Joseph Sonsino, *Electronic Design*, June 21, 1973. p. 128. - "Voltage-to-Frequency Converter Constructed With Few Components is Accurate to 0.2%", 'Chaim Klement, Electronic Design, June 21, 1973, p. 124. - "Positive Voltage Changed into Negative and No Transformer is Required", Bert Pearl, Electronic Design, May 24, 1973, p. 164. - "Pair of IC Timers Sounds Auto Burglar Alarm", Michael Harvey, Electronics, June 21, 1973, p. 131. - "Timer ICs and LEDs Form Cable Tester", L.W. Herring, Electronics, May 10, 1973, p. 115. - "IC Timer can Function as Low Cost Line Receiver", John Pate, Electronics, June 21, 1973, p. 132. - "IC Timer Plus Thermister can Control Temperature", Donald Dekold, Electronics, June 21, 1973, p. 132. - "IC Timer Makes Economical Automobile Voltage Regulator", T.J. Fusar, Electronics, September 21, 1974, p. 100. - "Switching Regulators, the Efficient Way to Power", Robert Olla, Electronics, August 16, 1973, pp. 94 – 95. - "Put the IC Timer to Work in a Myriad of Ways", Eugene Hnatek, EDN, March 5, 1973, pp. 54 – 58. # Section 12 Package Information # **INDEX** ### **SECTION 12 - PACKAGE INFORMATION** | Index | 12-1 | |-----------------------------------------------------------------------------|-------| | Substrate Design Guidelines for Surface-Mounted Devices | 12-3 | | Test and Repair | 12-15 | | Fluxing and Cleaning | 12-19 | | Thermal considerations for Surface-Mounted Devices | 12-25 | | Package Outlines for Prefixes ADC, AM, CA, DAC, LF, LM, MC, NE, SA, SE, SG, | | | μA, and ULN | 12-39 | #### **Linear Products** ### INTRODUCTION SMD technology embodies a totally new automated circuit assembly process using a new generation of electronic components: surface-mounted devices (SMDs). Smaller than conventional components, SMDs are placed onto the surface of the substrate, not through it like leaded components. And from this, the fundamental difference between SMD assembly and conventional throughhole component assembly arises; SMD component positioning is relative, not absolute. When a through-hole (leaded) component is inserted into a PCB, either the leads go through the holes, or they don't. An SMD, however, is placed onto the substrate surface, its position only relative to the solderlands, and placement accuracy is therefore influenced by variations in the substrate track pattern, component size, and placement machine accuracy. Other factors influence the layout of SMD substrates. For example, will the board be a mixed-print (a combination of through-hole components and SMDs) or an all-SMD design? Will SMDs be on one side of the substrate or both? And there are process considerations, such as: what type of machine will place the components and how will they be soldered? Using our expertise in the world of SMD technology, this section draws upon applied research in the area of substrate design and manufacture, and presents the basic guidelines to assist the designer in making the transition from conventional through-hole PCB assembly to SMD substrate manufacture. ### Designing With SMD SMD technology is penetrating rapidly into all areas of modern electronic equipment manufacture — in professional, industrial, and consumer applications. Boards are made with conventional print-and-etch PCBs, multilayer boards with thick film ceramic substrates, and with a host of new materials specially developed for SMD assembly. However, before substrate layout can be attempted, footprints for all components must be defined. Such a footprint will include the combination of patterns for the copper solderlands, the solder resist, and, possibly, the solder paste. So the design of a substrate breaks down into two distinct areas: the SMD footprint definition, and the layout and track routing for SMDs on the substrate. Each of these areas is treated individually; first, the general aspects of SMD technology, including substrate configurations, placement machines, and soldering techniques, are discussed. ### Substrate Configurations SMD substrate assembly configurations are classified as: **Type I** — Total surface mount (all-SMD); substrates with no through-hole components at all. SMDs of all types (SM integrated circuits, discrete semiconductors, and passive devices) can be mounted either on one side, or both sides, of the substrate. See Figure 1a. Type IIA — Double-sided mixed-print; substrates with both through-hole components and SMDs of all types on the top, and smaller SMDs (transistors and passives) on the bottom. See Figure 1b. **Type IIB** — Underside attachment mixedprint; the top of the substrate is dedicated exclusively to through-hole components, with smaller SMDs (transistor and passives) on the bottom. See Figure 1c. Although the all-SMD substrate will ultimately be the cheapest and smallest variation as there are no through-hole components, it's the mixed-print substrate that many manufacturers will be looking to in the immediate future, for this technique enjoys most of the advantages of SMD assembly and overcomes the problem of non-availability of some components in surface-mounted form. The underside attachment variation of the mixed-print (type IIB — which can be thought of as a conventional through-hole assembly with SMDs on the solder side) has the added advantages of only requiring a single-sided, print-and-etch PCB and of using the established wave soldering technique. The all-SMD and mixed-print assembly with SMDs on both sides require reflow or combination wave/reflow soldering, and, in most cases, a double-sided or multilayer substrate. The relatively small size of most SMD assemblies compared with equivalent through-hole designs means that circuits can often be repeated several times on a single substrate. This multiple-circuit substrate technique (shown in Figure 2) further increases production efficiency. #### **Mixed Prints** The possibility of using a partitioned design should be investigated when considering the mixed-print substrate option. For this, part of the circuit would be an all-SMD substrate, and the remainder a conventional through-hole PCB or mixed-print substrate. This allows the circuit to be broken down into, for example, high and low power sections, or high and low frequency sections. # Automated SMD Placement Machines The selection of automated SMD placement machines for manufacturing requirements is an issue reaching far beyond the scope of this section. However, as a guide, the four main placement techniques are outlined. They are: In-Line Placement — a system with a series of dedicated pick-and-place units, each placing a single SMD in a preset position on the substrate. Generally used for small circuits with few components. See Figure 3a. Sequential Placement — a single pick-andplace unit sequentially places SMDs onto the substrate. The substrate is positioned below the pick-and-place unit using a computer controlled X-Y moving table (a "software programmable" machine). See Figure 3b. Simultaneous Placement — places all SMDs in a single operation. A placement module (or station), with a number of pick-and-place units, takes an array of SMDs from the packaging medium and simultaneously places them on the substrate. The pick and place units are guided to their substrate location by a program plate (a "hardware programmable" machine), or by software-controlled X-Y movement of substrate and/or pick-and-place units. See Figure 3c. Sequential/Simultaneous Placement — a complete array of SMDs is transferred in a single operation, but the pick-and-place units within each placement module can place all devices simultaneously, or individually (sequentially). Positioning of the SMDs is software-controlled by moving the substrate on an X-Y moving table, by X-Y movement of the pick-and-place units, or by a combination of both. See Figure 3d. All four techniques, although differing in detail, use the same two basic steps: picking the SMD from the packaging medium (tape, magazine, or hopper) and placing it on the substrate. In all cases, the exact location of each SMD must be programmed into the automated placement machine. ### **Soldering Techniques** The SMD-populated substrate is soldered by conventional wave soldering, reflow soldering, or a combination of both wave and reflow soldering. These techniques are covered at length in another publication entitled SMD Soldering Techniques, but, briefly, they can be described as follows: Wave Soldering — the conventional method of soldering through-hole component assem- blies where the substrate passes over a wave (or more often, two waves) of molten solder. This technique is favored for mixed-print assemblies with through-hole components on the top of the substrate, and SMDs on the bottom. Reflow Soldering — a technique originally developed for thick-film hybrid circuits using a solder paste or cream (a suspension of fine solder particles in a sticky resin-flux base) applied to the substrate which, after component placement, is heated and causes the solder to melt and coalesce. This method is predominantly used for Type I (all-SMD) assemblies. Combination Wave/Reflow Soldering — a sequential process using both the foregoing techniques to overcome the problems of soldering a double-sided mixed-print substrate with SMDs and through-hole components on the top, and SMDs only on the bottom. (Type IIB). ### **Footprint Definition** An SMD footprint, as shown in Figure 4, consists of: - A pattern for the (copper) solderlands - · A pattern for the solder resist If applicable, a pattern for the solder cream. The design for the footprint can be represented as a set of nominal coordinates and dimensions. In practice, the actual coordinates of each pattern will be distributed around these nominal values due to positioning and processing tolerances. Therefore, the coordinates are stochastic; the actual values form a probability distribution, with a mean value (the nominal value) and a standard deviation. The coordinates of the SMD are also stochastic. This is due to the tolerances of the actual component dimensions and the positional errors of the automated placement machine. The relative positions of solderland, solder resist pattern, and SMD, are not arbitrary. A number of requirements may be formulated concerning clearances and overlaps. These include: Limiting factors in the production of the patterns (for example, the spacing between solderlands or tracks has a minimum value) Land, Solder Resist, and Solder Cream "Footprint" Requirements concerning the soldering - Hequirements concerning the soldering process (for example, the solderlands must be free of solder resist) - Requirements concerning the quality of the solder joint (for example, the solderland must protrude from the SMD metallization to allow an appropriate solder meniscus) Mathematical elaboration of these requirements and substitution of values for all tolerances and other parameters lead to a set of inequalities that have to be solved simultaneously. To do this manually using worst-case design is not considered realistic. A better approach is to use a statistical analysis; although this requires a complex computer program, it can be done. Such an approach may deliver more than one solution, and, if this is so, then the optimal solution must be determined. Optimization is achieved by setting the following objective—find the solution that: Minimizes the area occupied by the footprint Maximizes the number of tracks between adjacent solderlands. The final SMD footprint design also depends on the soldering process to be used. The requirements for a wave-soldered substrate differ from those for a reflow-soldered substrate, so each is discussed individually. ### Footprints for Wave Soldering To determine the footprint of an SMD for a wave-soldered substrate, consider four main interactive factors: - The component dimensions plus tolerances — determined by the component manufacturer - The substrate metallization positional tolerance of the solderland with respect to a reference point on the substrate - The solder resist positional tolerance of the solder resist pattern with respect to the same reference point - The placement tolerance the ability of an automated placement machine to accurately position the SMD on the substrate. The coordinates of patterns and SMDs have to meet a number of requirements. Some of these have a general validity (the minimum overlap of SMD metallization and solderland) and available space for solder meniscus. Others are specifically required to allow successful wave soldering. One has to take into account factors like the "shadow effect" (missing of joints due to high component bodies), the risk of solder bridging, and the available space for a dot of adhesive. ### The "Shadow Effect" In wave soldering, the way in which the substrate addresses the wave is important. Unlike wave soldering of conventional printed boards where there are no component bodies to restrict the wave's freedom to traverse across the whole surface, wave soldering of SMD substrates is inhibited by the presence of SMDs on the solder-side of the board. The solder is forced around and over the SMDs as shown in Figure 5a, and the surface tension of the molten solder prevents its reaching the far end of the component, resulting in a dryjoint downstream of the solder flow. This is known as the "shadow effect." The shadow effect becomes critical with high component bodies. However, wetting of the solderlands during wave soldering can be improved by enlarging each land as shown in Figure 5b. The extended substrate metallization makes contact with the solder and allows it to flow back and around the component metallization to form the joint. The use of the dual-wave soldering technique also partially alleviates this problem because the first, turbulent wave has sufficient upward pressure to force solder onto the component metallization, and the second, smooth wave "washes" the substrate to form good fillets of solder. Similarly, oil on the surface of the solder wave lowers the surface tension, (which lessens the shadow effect), but this technique introduces problems of contaminants in the solder when the oil decomposes. ### **Footprint Orientation** The orientation of SO (small outline) and VSO (very small outline) ICs is critical on wave-soldered substrates for the prevention of solder bridge formation. Optimum solder penetration is achieved when the central axis of the IC is parallel to the flow of solder as shown in Figure 6a. The SO package may also be transversely oriented, as shown in Figure 6b, but this is totally unacceptable for the VSO package. ### Solder Thieves Even with parallel mounted SO and VSO packages, solder bridges have a tendency to form on the leads downstream of the solder flow. The use of solder thieves (small squares of substrate metallization), shown in Figure 7 for a 40-pin VSO, further reduces the likelihood of solder-bridge formation. a. Surface Tension Can Prevent the Molten Solder From Reaching the Downstream End of the SMD, Known as the "Shadow Effect" b. Extending the Solder Lands to Overcome the Shadow Effect Figure 5 ### **Placement Inaccuracy** Another major cause of solder bridges on SO ICs and plastic leaded chip carriers (PLCCs) is a slight misalignment as shown in Figure 8. The close spacing of the leads on these devices means that any inaccuracy in placement drastically reduces the space between adjacent pins and solderlands, thus increasing the chance of solder bridges forming. # **Dummy Tracks for Adhesive Application** For wave soldering, an adhesive to affix components to the substrate is required. This is necessary to hold the SMDs in place between the placement operation and the soldering process (this technique is covered at length in another publication entitled Adhesive Application and Curing). The amount of adhesive applied is critical for two reasons: first, the adhesive dot must be high enough to reach the SMD, and, second, there mustn't be too much adhesive which could foul the solderland and prevent the formation of a solder joint. The three parameters governing the height of the adhesive dot are shown in Figure 9. Although this diagram illustrates that the minimum requirement is C > A + B, in practice, C > 2(A + B) is more realistic for the formation of a good strong bond. Taking these parameters in turn, the substrate metallization height (A) can range from about $35\mu m$ for a normal print-and-etch PCB to $135\mu m$ for a plated through-hole board. And the component metallization height (B) (on 1206-size passive devices, for example) may differ by several tens of microns. Therefore, A + B can vary considerably, but it is desirable to keep the dot height (C) constant for any one substrate. The solution to this apparent problem is to route a track under the device as shown in Figure 10. This will eliminate the substrate metallization height (A) from the adhesive dot-height criteria. Quite often, the high component density of SMD substrates necessitates the routing of tracks between solderlands, and, where it does not, a short dummy track should be introduced. For bonding small outline (SO) ICs to the substrate, two dots of adhesive are sufficient for SO-8, -14, and -16 packages, but the SOL-20, -24, -28, and VSO-40 packages need three dots. The through-tracks (or dummy tracks) must be positioned beneath the IC accordingly to support the adhesive dots. ### Footprints for Reflow Soldering To determine the footprint of an SMD for a reflow-soldered substrate, there are now five interactive factors to consider: the four that affect the wave solder footprints (although the solder resist may be omitted), plus an additional factor relating to the solder cream application (the positional tolerance of the screen-printed solder cream with respect to the solderlands). ### **Solder Cream Application** In reflow soldering, the solder cream (or paste) is applied by pressure syringe dispensing or by screen printing. For industrial purposes, screen printing is the favored technique because it is much faster than dispensing. ### Screen Printing A stainless steel mesh coated with emulsion (except for the solderland pattern where cream is required) is placed over the substrate. A squeegee passes across the screen and forces solder cream through the uncoated areas of the mesh and onto the solderland. As a result, dots of solder cream of a given height and density (in mg/mm²) are produced. There is an optimum amount of solder cream for each joint. For example, the solder cream requirements for the C1206 SM capacitor are around 1.5mg per end; the SO IC requires between 0.5 and 0.75mg per lead. The solder cream density, combined with the required amount of solder, makes a demand upon the area of the solderland (in mm²). The footprint dimensions for the solder cream pattern are typically identical to those for the solderlands. ### Floating One phenomenon sometimes observed on reflow-soldered substrates is that known as "floating" (or "swimming"). This occurs when the solder paste reflows, and the force exerted by the surface tension of the now molten solder "pulls" the SMD to the center of the solderland. When the solder reflows at both ends simultaneously, the swimming phenomenon results in the SMD self-centering on the footprint as the forces of surface tension fight for equilibrium. Although this effect can remove minor positional errors, it's not a dependable feature and cannot be relied upon. Components must always be positioned as accurately as possible. ### **Footprint Dimensions** The following diagrams (Fig. 11 to 19) show footprint dimensions for SO ICs, the VSO-40 package, PLCC packages, and the range of surface-mounted transistors, diodes, resistors, and capacitors. All dimensions given are based on the criteria discussed in these guidelines. Please note — these footprints are based on our experience with both experimental and actual production substrates and are reproduced for guidance only. Research is constantly going on to cover all SMDs currently available and those planned for in the future, and data will be published when in it becomes available. and Ceramic Multilayer Capacitors and Ceramic Multilayer Capacitors ### **Layout Considerations** Component orientation plays an important role in obtaining consistent solder-joint quality. The substrate layout shown in Figure 20 will result in significantly better solder joints than a substrate with SMD resistors and capacitors positioned parallel to the solder flow. #### Component Pitch The minimum component pitch is governed by the maximum width of the component and the minimum distance between adjacent components. When defining the maximum component width, the rotational accuracy of the placement machine must also be considered. Figure 21 shows how the effective width of the SMD is increased when the component is rotated with respect to the footprint by angle $\phi^{\circ}$ . (For clarity, the rotation is exaggerated in the illustration.) The minimum permissible distance between adjacent SMDs is a figure based upon the gap required to avoid solder-bridging during the wave soldering process. Figure 22 shows how this distance and the maximum component width are combined to derive the basic expression for calculating the minimum pitch (F<sub>MIN</sub>). As a guide, the recommended minimum pitches for various combinations of two sizes of SMDs, the R/C1206 and C0805 (R or designating resistor or capacitor respectively; the number referring to the component size), are given in Table 1. These figures are statistically derived under certain assumed boundary conditions as follows: - Positioning error (Δp)± 0.3mm; (± 0.012") - Pattern accuracy (Δq)± 0.3mm; (± 0.012") - Rotational accuracy (φ)±3° - Component metallization/solderland overlap (M<sub>MIN</sub>) 0.1mm (0.004") (Note this figure is only valid for wave soldering) - The figure for the minimum permissible gap between adjacent components (G<sub>MIN</sub>) is taken to be 0.5mm (0.020"). As these calculations are not based on worstcase conditions, but on a statistical analysis of all boundary conditions, there is a certain flexibility in the given data. For example, it is possible to position R/C1206 SMDs on a 2.5mm pitch, but the probability of component placements occurring with $G_{\text{MIN}}$ smaller than 0.5mm will increase; hence, the likelihood of solder-bridging also increases. Each application must be assessed on individual merit with regard to acceptable levels of rework, and so on. # Solderland/Via Hole Relationship With reflow-soldered multilayer and doublesided, plated through-hole substrates, there must be sufficient separation between the via holes and the solderlands to prevent a solder well from forming. If too close to a solder joint, the via hole may suck the molten solder away from the component by capillary action; this results in insufficient wetting of the joint. Table 1. Recommended Pitch For R/C1206 and C0805 SMDs | Combination | Component | Compo | nent B | |--------------------|-----------|---------------|----------------| | | A | R/C1206 | C0805 | | A F <sub>min</sub> | R/C1206 | 3.0 (0.12'') | 2.8 (0.112'') | | | C0805 | 2.8 (0.112'') | 2.6 (0.0104'') | | В | | | | | A B | R/C1206 | 5.8 (0.232'') | 5.3 (0.212'') | | | C0805 | 5.3 (0.212'') | 4.8 (0.192'') | | A B | R/C1206 | 4.1 (0.164'') | 3.7 (0.148") | | | C0805 | 3.6 (0.144'') | 3.0 (0.12") | # Solderland/Component Lead Relationship Of special consideration for mixed-print substrate layout is the location of leaded components with respect to the SMD footprints and the minimum distance between a protruding clinched lead and a conductor or SMD. Figure 23 shows typical configurations for R/C1206 SMDs mounted on the underside of a substrate with respect to the clinched leads of a leaded component. Minimum distances between the clinched lead ends and the SMDs or substrate conductors are 1mm (0.04") and 0.5 (0.02") respectively. #### **Placement Machine Restrictions** There are two ways of looking at the distribution of SMDs on the substrate: uniform SMD placement and non-uniform SMD placement. With nonuniform placement, center-to-center dimensions of SMDs are not exact multiples of a predetermined dimension as shown in Figure 24a, so the location of each is difficult to program into the machine. Uniform placement uses a modular grid system with devices placed on a uniform center-to-center spacing. (For example, 2.5 (0.1") or 5mm (0.2") as shown in Figure 24b.) This placement has the distinct advantage of establishing a standard and enables the use of other automated placement machines for future production requirements without having to redesign boards. ### **Substrate Population** Population density of SMDs over the total area of the substrate must also be carefully considered, as placement machine limitations can create a "lane" or "zone" that restricts the total number of components which can be placed within that area on the substrate. For example, on a hardware-programmable simultaneous placement machine (see Figure 3c), each pick-and-place unit within the placement module can only place a component on the substrate in a restricted lane (owing to Figure 23. Location of R/C1206 SMDs on the Underside of a Mixed-Print Substrate with Respect to the Clinched Leads of Through-Hole Components (Dimensions in mm) adjacent pick-and-place units), typically 10 to 12mm (0.4" to 0.48") wide, as shown in Figure 25. Placement of the 10 components in the lane on the right of the substrate shown will require a machine with 10 placement modules (or ten passes beneath a single placement module), an inefficient process considering that there are no more than three SMDs in any other lane. #### **Test Points** Siting of test points for in-circuit testing of SMD substrates presents problems owing to the fewer via holes, higher component densities, and components on both sides of SMD substrates. On conventional double-sided PCBs, the via holes and plated-through component lead-holes mean that most test-points are accessible from one side of the board. However, on SMD substrates, extra provision for test-points may have to be made on both sides of the substrate. Figure 26a shows the recommended approach for positioning test-points in tracks close to components, and Figure 26b shows an acceptable (though not recommended) alternative where the solderland is extended to accommodate the test pin. This latter method avoids sacrificing too much board space, thus maintaining a high-density layout, but can introduce the problem of components moving ("floating") when reflow-soldered. The approach shown in Figure 26c is totally unacceptable since the pressure applied by the test pin can make an open-circuit soldered joint appear to be good, and, more importantly, the test pin can damage the metallization on the component, particularly with small SMDs. ### CAD Systems for SMD Substrate Lavout At present, about half of all PCBs are laid out using computer-aided design (CAD) techniques, and this proportion is expected to rise to over 90% by 1988. Of the many current CAD systems available for designing PCB layouts for conventional through-hole components and ICs in DIL packages, few are SMD-compatible, and systems dedicated exclusively to SMD substrate layout are still comparatively rare. There are two main reasons for this: some CAD suppliers are waiting for SMD technology to fully mature before updating their systems to cater to SMD-loaded substrates, and others are holding back until standard package outlines are fully defined. However, updating CAD systems used for through-hole printed boards is not simply a case of substituting SMD footprints for conventional component footprints, since SMD-populated substrates impose far tougher restraints on PCB layout and require a total rethink of the layout programs. For example, systems must deal with higher component densities, finer track widths, devices on both sides of the substrate (possibly occupying corresponding positions on opposite sides), and even SMDs under conventional DILs on the same side of the substrate. The amount of reworking that a program requires depends on whether it's an interactive (manual) system, or one with fully automatic routing and placement capabilities. For interactive systems, where the user positions the components and routes the tracks manually on-screen, program modifications will be minimal. Automatic systems, however, must contend with the stricter design rules for SMD substrate layout. For example, many autorouting programs assume that every solderland is a plated through-hole and, therefore, can be used as a via hole. This is not applicable for SMD-populated substrates. CAD programs base the substrate layout on a regular grid. This method, analogous to drawing the layout on graph paper, must have the grid lines on a pitch that is no larger than the smallest component or feature (track width, pitch, and so on). For conventional DIL boards, this is typically 0.635mm (0.025''), but with the much smaller SMDs, a grid spacing of 0.0254mm (0.001'') is required. Consequently, for the same area of substrate, a CAD system based on this finer grid requires a resolution more than 600 times greater than that required for conventional-layout CAD systems. To handle this, extra memory capacity can be added, or the allowable substrate area can be limited. In fact, the small size of SMDs, and the high-density layouts possible, generally result in a smaller substrate. However, high-density layout gives rise to additional complications not directly related to the SMD substrate design guidelines. Most CAD systems, for instance, cannot always completely route all interconnects, and some traces have to be routed manually. This can be particularly difficult with the fewer via holes and smaller component spacing of SMD boards. Ideally, the CAD program should have a "tear-up and start again" algorithm that allows it to restart autorouting if a previous attempt reaches a position where no further traces can be routed before an acceptable percentage of interconnects (and this percentage must first be determined) have been made. This minimizes the manual reworking required. ### **CAE/CAD/CAM Interaction** Computer-aided production of printed boards has evolved from what was initially only a computer-aided manufacturing process (CAM — digitizing a manually-generated layout and using a photoplotter to produce the artwork) to fully-interactive computer-aided engineering, design, and manufacture using a common database. Figure 27 illustrates how this multi-dimensional interaction is particularly well-suited to SMD-populated substrate manufacture in its highly-automated environment of pick-and-place assembly machines and test equipment. Using a fully-integrated system, linked by local area network to a central database, will make it possible to use the initial computer aided engineering (CAE — schematic design, logic verification, and fault simulation) in the generation of the final test patterns at the end of the development process. These test patterns can then be used with the automatic test equipment (ATE) for functional testing of the finished substrates. Such a system is particularly useful for testing SMD-populated substrates, as their high component density and fewer via-holes make incircuit testing ("'bed of nails" approach) difficult. Consequently, manufacturers are turning to functional testing as an alternative. These aspects are covered in another publication entitled Functional Testing and Repair. # Test and Repair ### **Linear Products** ### AN INTRODUCTION The key questions that must be asked of any electronic circuit are "does it work, and will it continue to do so over a specified period of time?" Until zero-defect soldering is achieved, and all components are guaranteed serviceable by the vendors, manufacturers can only answer these questions by carrying out some form of test on the finished product. The types of tests, and the depth to which they are carried out, are determined by the complexity of the circuit and the customer's requirements. The amount of rework to be performed on the circuit will depend on the results of these tests and the degree of reliability demanded. The criteria are true of all electronic assemblies, and the test engineer must formulate test schedules accordingly. Substrates loaded with surface mounted devices (SMDs), however, pose additional problems to the test engineer. The devices are much smaller, and substrate population density is greater, leading to difficulty in accessing all circuit nodes and test points. Also SMD substrate layout designs often have fewer via and component lead holes, so test points may not all be on one side of the substrate and double-sided test fixtures become necessary. To achieve the high throughput rates made possible by using highly automated SMD placement machines and volume soldering techniques, automatic testing becomes a necessity. Visual inspection of the finished substrate by trained inspectors can normally detect about 90% of defects. With the correct combination of automatic test equipment, the remainder can be eliminated. In this publication, we hope to provide the manufacturer with information to enable him to evaluate and select the best combination of test equipment and the most effective test methods for his product. ### **BARE-BOARD TESTING** Although SMD substrates will undoubtedly be smaller than conventional through-hole substrates and have less space between conductors, the principles of bare-board testing remain the same. Many of the testers already in use can, with little or no modification, be used for SMD substrates. As this is already a well-established and well-documented practice, it will not be discussed further in this publication, but it is recommended that bare- board testing always be used as the first step in assuring board integrity. #### POST-ASSEMBLY TESTING Testing densely populated substrates is no easy task, as the components may occupy both sides of the board and cover many of the circuit nodes (see Figure 1 for the three main types of SMD-populated substrates). Unlike conventional substrates, on which all test points are usually accessible from the bottom, SMD assemblies must be designed from the start with the siting of test points in mind. Probing SMD substrates is particularly difficult owing to the very close spacing of components and conductors. Mixed print or all-SMD assemblies with components on both sides further aggravate the testing problems, as not all test points are present on the same side of the board. Although two-sided test fixtures are feasible, they are expensive and require considerable time to build. The application of a test probe to the top of an SMD termination could damage it, and probe pressure on a poor or open solder joint can force contact and thus allow a defective joint to be assessed as good. Figure 2a illustrates the recommended siting of test points close to SMD terminations, and Figure 2b shows an alternative, though not recommended, option. Here, problems could arise from reflow soldering (solder migrating from the joint) unless the test point area is separated from the solder land area with a stripe of solder resist. Excessive mechanical pressure caused by too many probes concentrated in a small area may also result in substrate damage. It is good practice for substrates to have test points on a regular grid so that conventional, rather than custom, testers may be used. If the substrate has tall components or heat-sinks, the test points must be located far enough away to allow the probes to make good contact. All test points should be solder coated to provide good electrical contact. Via holes may also be used as test points, but the holes must be filled with solder to prevent the probe from sticking. # AUTOMATIC TEST EQUIPMENT (ATE) As manufacturers strive to increase production, the question becomes not whether to use automatic test engineering (ATE), but which ATE system to use and how much to spend on it. Because of the rapid fall in price of computers, memories, and peripherals, today's low-cost ATE equals the performance of the high-cost equipment of just two or three years ago. For factory automation, manufacturers must consider many factors, such as production volume, product complexity, and availability of skilled personnel. One question is whether the ATE system can be used not only for production testing but also for service and repair to reduce the high cost of keeping a substrate inventory in the field. Another is whether assembly and process-induced faults represent a significant percentage of production defects, rather than out-of-tolerance components. These questions need to be answered before deciding on the type of ATE system required. ## Test and Repair Several systems are currently available to the manufacturer, including short-circuit testers, in-circuit testers, in-circuit analyzers, and functional testers. Figure 3 shows a bar-chart giving a comparison of percent fault detection and programming time for various ATE systems. A loaded-board, short-circuit tester takes from two to six hours to program and its effective fault coverage is between 35% and 65%. It has the advantage of being operationally fast and comparatively inexpensive. On the negative side, however, it is limited to the detection of short-circuits and may require a double-sided, bed-of-nails test fixture (see Figure 4), which for SMD substrates may be expensive and take time to produce. Careful Comparison of Percent Fault Detection and Programming Time for Various ATE Systems design can, however, often eliminate the need for double-sided test probe fixtures. In-circuit testers power the assembly and check for open or short-circuits, circuit parameters, and can pinpoint defective components. They can provide around 90% fault coverage, but are more expensive than short-circuit testers and programming can take more than six weeks. In-circuit analyzers are relatively simple to program and can detect manufacturing-in-duced faults in one third of the time required by an in-circuit tester. Fault coverage is between 50% and 90%. Because they do not power the assembly, they cannot detect digital logic faults, unlike an in-circuit tester or functional tester. Functional testers, on the other hand, check the assembly's performance and simply make a go or no-go decision. Either the assembly performs its required function or it does not. They are much more expensive, but their fault coverage is between 80% and 98%. Their major disadvantages, apart from cost, are that they cannot locate defective components, and programming for a high-capacity system can take as long as nine months. ### **ATE Systems** An analysis of defects on a finished substrate will determine which combination of ATE will best meet the test requirements with regard to fault coverage and throughput rate. If most defects are short-circuits, a loadedboard short-circuit tester, in tandem with an in-circuit tester, will pre-screen the substrate for short-circuits twice as fast as the in-circuit tester. This allows more time for the in-circuit tester to handle the more complex test requirements. This combination of ATE, instead of an in-circuit tester alone, improves the throughput rate. Combining a short-circuit tester with a functional tester produces even more dramatic results. If most defects are manufacturing-produced shorts, the use of a short-circuit tester to relieve the functional tester of this task can increase throughput five-fold while maintaining a fault coverage of up to 98%. If manufacturing faults and analog component defects are responsible for the majority of failures, a relatively low-cost, in-circuit analyzer can be used in tandem with an incircuit tester or functional tester to reduce testing costs and improve throughput. The incircuit analyzer is three times faster than an in-circuit tester in detecting manufacturinginduced faults, offers test and diagnostics usually within 10 seconds each, and is relatively simple to program. But because it is unpowered, an in-circuit analyzer cannot test digital logic faults; either an in-circuit tester or functional tester following the in-circuit analyzer must be used to locate this type of defect. ### POLLUTED POWER SUPPLIES Today's electronic components and the equipment used to test them are susceptible to electrical noise. Erroneous measurements on pass-or-fail tests could lower test throughput or, even more seriously, allow defective products to pass inspection. Semiconductor chips under test can also be damaged or destroyed as high-energy pulses or line-voltage surges stress the fine-line geometrics separating individual cells. Noise pulses can be either in the normal (line-to-line) mode or common (line-to-ground) mode. Common-mode electrical noise poses a special threat to modern electronic circuitry since the safety ground line to which common-mode noise is referenced is often used as the system's logic reference point. Since parasitic capacitance exists between safety ground and the reference point, at high frequencies these points are essentially tied together, allowing noise to directly enter the system's logic. ### MANUAL REPAIR The repair of SMD-populated substrates will entail either the resoldering of individual joints and the removal of shorts or the replacement of defective components. The reworking of defective joints will invariably involve the use of a manual soldering iron. Bits are commercially available in a variety of shapes, including special hollow bits used for desoldering and for the removal of solder bridges. The criteria for the inspec- ### Test and Repair tion of reworked soldered joints are the same as those for machine soldering. Special care must be taken when reworking or replacing electrostatic sensitive devices. Soldering irons should be well grounded via a safety resistor of minimum $100k\Omega.$ The ground connection to the soldering iron should be welded rather than clamped. This is because oxidation occurs beneath the clamp, thus isolating the ground connection. Voltage spikes caused by the switching of the iron can be avoided by using either continuously-powered irons, or irons that switch only at zero voltage on the AC sine curve. To remove defective leadless SMDs, a variety of soldering iron bits are available that will apply the correct amount of heat to both ends of the component simultaneously and allow it to be removed from the substrate. If the substrate has been wave soldered, an adhesive will have been used, and the bond can be broken by twisting the bit. Any adhesive residue must then be removed. The same tool is then used to place and solder the new component, using either solder cream or resin-cored solder. When a multi-leaded component, such as a plastic leaded chip carrier (PLCC), has to be removed, a heated collet can be used (see Figure 5). The collet is positioned over the PLCC, heat is applied to the leads and solder lands automatically until the solder reflows. The collet, complete with the PLCC, is then raised by vacuum. Solder cream is then reapplied to the solder lands by hand. No adhesive is required in this operation. The collet is positioned over the replacement PLCC, which is held in place by the slight spring pressure of the PLCC leads against the walls of the collet. The collet, complete with PLCC, is then raised pneumatically and positioned over the solder lands. Using air pressure, the center pin of the collet then pushes the PLCC into contact with the substrate where it is maintained with the correct amount of force. Heat is then applied through the walls of the collet to reflow the solder paste. The center pin maintains pressure on the PLCC until the solder has solidified, then the center pin is raised and the replacement is complete. Another method, well-suited to densely populated SMD substrates, uses a stream of heated air, directed onto the SMD terminations. Once the solder has been reflowed, the component can be removed with the aid of tweezers. While the hot air is being directed onto the component, cooler air is played onto the bottom of the substrate to protect it from heat damage. During removal, the component should be twisted sideways slightly in order to break the surface tension of the solder and any adhesive bond between the component and the substrate. This prevents damage to the substrate when the component is lifted. To fit a new component, the solder lands are first retinned and fluxed, the new component accurately placed, and the solder reflowed with hot air. Substituting superheated argon, nitrogen, or a mixture of nitrogen and hydrogen for the hot air stream removes any risk of contaminating or oxidizing the solder. Focused infrared light has also been used successfully to reflow the solder on densely populated substrates. In general, the equipment and procedures used for the replacement of PLCCs can be used for leadless ceramic chip carriers (LCCCs) and small-outline packages (SO ICs). SO ICs are somewhat easier to replace, as the leads are more accessible and only on two sides of the component. ### **Linear Products** ### INTRODUCTION The adoption of mass soldering techniques by the electronics industry was prompted not only by economics, and a requirement for high throughput levels, but also by the need for a consistent standard of quality and reliability in the finished product unattainable by using manual methods. With surface-mounted device (SMD) assembly, this need is even greater. The quality of the end-product depends on the measures taken during the design and manufacturing stages. The foundations of a high-quality electronic circuit are laid with good design, and with correct choice of components and substrate configuration. It is, however, at the manufacturing stage where the greatest number of variables, both with respect to materials and techniques, have to be optimized to produce high-quality soldering, a prerequisite for reliability. Of the two most commonly-used soldering techniques, wave and reflow, wave soldering is by far the most widely used and understood. Many factors influence the outcome of the soldering operation, some relating to the soldering process itself, and others to the condition of components and substrate to which they are to be attached. These must be collectively assessed to ensure high-quality soldering. One of the most important, most neglected, and least understood of these processes is the choice and application of flux. This section outlines the fluxing options available, and discusses the various cleaning techniques that may be required, for SMD substrate assembly. ### **FLUXES** Populating a substrate involves the soldering of a variety of terminations simultaneously. In one operation, a mixture of tinned copper, tin/lead-or gold-plated nickel-iron, palladium-silver, tin/lead-plated nickel-barrier, and even materials like Kovar, each possessing varying degrees of solderability, must be attached to a common substrate using a single solder allov. It is for this reason that the choice of the flux is so important. The correct flux will remove surface oxides, prevent reoxidization, help to transfer heat from source to joint area, and leave non-corrosive, or easily removable corrosive residues on the substrate. It will also improve wettability of the solder joint surfaces. The wettability of a metal surface is its ability to promote the formation of an alloy at its interface with the solder to ensure a strong, low-resistance joint. However, the use of flux does not eliminate the need for adequate surface preparation. This is very important in the soldering of SMD substrates, where any temptation to use a highly-active flux in order to promote rapid wetting of ill-prepared surfaces should be avoided because it can cause serious problems later when the corrosive flux residues have to be removed. Consequently, optimum solderability is an essential factor for SMD substrate assembly. Flux is applied before the wave soldering process, and during the reflow soldering process (where flux and solder are combined in a solder cream). By coating both bare metal and solder, flux retards atmospheric oxidization which would otherwise be intensified at soldering temperature. In the areas where the oxide film has been removed, a direct metal-to-metal contact is established with one lowenergy interface. It is from this point of contact that the solder will flow. ### Types of Flux There are two main characteristics of flux. The first is efficacy—its ability to promote wetting of surfaces by solder within a specified time. Closely related to this is the activity of the flux, that is, its ability to chemically clean the surfaces. The second is the corrosivity of the flux, or rather the corrosivity of its residues remaining on the substrate after soldering. This is again linked to the activity; the more active the flux, the more corrosive are its residues. Although there are many different fluxes available, and many more being developed, they fall into two basic categories; those with residues soluble in organic liquids, and those with residues soluble in water. ### **Organic Soluble Fluxes** Most of the fluxes soluble in organic liquids are based on colophony or rosin (a natural product obtained from pine sap that has been distilled to remove the turpentine content). Solid colophony is difficult to apply to a substrate during machine soldering, so it is dissolved in a thinning agent, usually an alcohol. It has a very low efficacy, and hence limited cleaning power, so activators are add- ed in varying quantities to increase it. These take the form of either organic acids, or organic salts that are chemically active at soldering temperatures. It is therefore convenient to classify the colophony-based fluxes by their activator content. ### Non-Activated Rosin (R) Flux These fluxes are formed from pure colophony in a suitable solvent, usually isopropanol or ethyl alcohol. Efficacy is low and cleaning action is weak. Their uses in electronic soldering are limited to easily-wettable materials with a high level of solderability. They are used mainly on circuits where no risk of corrosion can be tolerated, even after prolonged use (implanted cardiac pacemakers, for example). Their flux residues are noncorrosive and can remain on the substrate, where they will provide good insulation. # Rosin, Mildly-Activated (RMA) Flux These fluxes are also composed of colophony in a solvent, but with the addition of activators, either in the form of di-basic organic acids (such as succinc acid), or organic salts (such as dimethylammonium chloride or diethylammonium chloride). It is customary to express the amount of added activator as mass percent of the chlorine ion on the colophony content, as the activator-to-colophony ratio determines the activity, and, hence, the corrosivity. In the case of RMA activated with organic salts, this is only some tenths of one percent. When organic acids are used, a higher percentage of activator must be added to produce the same efficacy as organic salts, so frequently both salts and acids are added. The cleaning action of RMA fluxes is stronger than that of the R type, although the corrosivity of the residues is usually acceptable. These residues may be left on the substrate as they form a useful insulating layer on the metal surfaces. This layer can, however, impede the penetration of test probes at a later stage. ### Rosin, Activated (RA) Flux The RA fluxes are similar to the RMA fluxes, but contain a higher proportion of activators. They are used mainly when component or substrate solderability is poor and corrosionrisk requirements are less stringent. However, as good solderability is considered essential for SMD assembly, highly-activated rosin fluxes should not be necessary. The removal of flux residues is optional and usually dependent upon the working environment of the finished product and the customer's requirements ### Water-Soluble Fluxes The water-soluble fluxes are generally used to provide high fluxing activity. Their residues are more corrosive and more conductive than the rosin-based fluxes, and, consequently, must always be removed from the finished substrate. Although termed water soluble, this does not necessarily imply that they contain water; they may also contain alcohols or glycols. It is the flux residues that are water soluble. The usual composition of a watersoluble flux is shown below. - 1. A chemically-active component for cleaning the surfaces. - 2. A wetting agent to promote the spreading of flux constituents. - 3. A solvent to provide even distribution. - 4. Substances such as glycols or watersoluble polymers to keep the activator in close contact with the metal surfaces. Although these substances can be dissolved in water, other solvents are generally used, as water has a tendency to spatter during soldering. Solvents with higher boiling points, such as ethylene glycol or polyethylene glycol are preferred. ### Water-Soluble Fluxes With **Inorganic Salts** These are based on inorganic salts such as zinc chloride, or ammonium chloride, or inorganic acids such as hydrochloric. Those with zinc or ammonium chloride must be followed by very stringent cleaning procedures as any halide salts remaining on the substrate will cause severe corrosion. These fluxes are generally used for non-electrical soldering. Although the hydrazine halides are among the best active fluxing agents known, they are highly suspect from a health point of view and are therefore no longer used by flux manufac- ### Water-Soluble Fluxes With **Organic Salts** These fluxes are based on organic hydrohalides such as dimethylammonium chloride, cyclo hexalamine hydrochloride, and aniline hydrochloride, and also on the hydrohalides of organic acids. Fluxes with organic halides usually contain vehicles such as glycerol or polyethylene glycol, and non-ionic surfaceactive agents such as nonylphenol polyoxyethylene. Some of the vehicles, such as the polyethylene glycols, can degrade the insulation resistance of epoxy substrate material and, by rendering the substrate hydrophilic, make it susceptible to electrical leakage in high-humidity environments. ### Water-Soluble Fluxes With Organic Acids Based on acids such as lactic, melonic, or citric, these fluxes are used when the presence of any halide is prohibited. However, their fluxing action is weak, and high acid concentrations have to be used. On the other hand, they have the advantage that the flux residues can be left on the substrate for some time before washing without the risk of severe corrosion #### Solder Creams For reflow soldering, both the solder and the flux are applied to the substrate before soldering and can be in the form of solder creams (or pastes), preforms, electro-deposit, or a layer of solder applied to the conductors by dipping. For SMD reflow soldering, solder cream is generally used. Solder cream is a suspension of solder particles in flux to which special compounds have been added to improve the rheological properties. The shape of the particles is important and normally spherical particles are used, although non-spherical particles are now being added, particularly in very fine-line solder- In principle, the same fluxes are used in solder creams as for wave soldering. However, due to the relatively large surface area of the solder particles (which can oxidize), more effective fluxing is required and, in general, solder creams contain a higher percentage of activators than the liquid fluxes. The drving of the solder paste during preheating (after component placement) is an important stage as it reduces any tendency for components to become displaced during soldering. ### Flux Selection Choosing an appropriate flux is of prime importance to the soldering system for the production of high-quality, reliable joints. When solderability is good, a mildly-activated flux will be adequate, but when solderability is poorer, a more effective, more active flux will be required. The choice of flux, moreover, will be influenced by the cleaning facilities available, and if, in fact, cleaning is even feasible. With water-soluble fluxes, aqueous cleaning of the substrate after soldering is mandatory. If thorough cleaning is not carried out, severe problems may arise in the field, due to corrosion or short circuits caused by too low a surface resistance of the conductive resi- For rosin-based fluxes, the need for cleaning will depend on the activity of the flux. Mildlyactivated rosin residues can, in most cases, remain on the substrate where they will afford protection and insulation. In practice, for the great majority of electronic circuits, the choice will be between an RA or an RMA rosin-based flux. ### Application of Flux Three basic factors determine the method of applying flux: the soldering process (wave or reflow), the type of substrate being processed (all-SMD or mixed print), and the type of flux. For wave soldering, the flux must be applied in liquid form before soldering. While it is possible to apply the flux at a separate fluxing station, with the high throughput rates demanded to maximize the benefits of SMD technology, today's wave-soldering machines incorporate an integral fluxing station prior to the preheat stage. This enables the preheat stage to be used to dry the flux as well as preheat the substrate to minimize thermal shock. The most commonly-used methods of applying flux for wave soldering are by foam, wave, or spray. ### Foam Fluxing Foam flux is generated by forcing low-pressure clean air through an aerator immersed in liquid flux (see Figure 1). The fine bubbles produced by the aerator are guided to the surface by a chimney-shaped nozzle. The substrates are passed across the top of the nozzle so that the solder side comes in contact with the foam and an even laver of flux is applied. As the bubbles burst, flux penetrates any plated-through holes in the substrate. ### Wave Fluxing A double-sided wave can also be used to apply flux, where the washing action of the wave deposits a layer of flux on the solder side of the substrate (see Figure 2). Waveheight control is essential and a soft, wipe-off brush should be incorporated on the exit side of the fluxing station to remove excess flux from the substrate. of Foam Fluxer ### Spray Fluxing Several methods of spray fluxing exist; the most common involves a mesh drum rotating in liquid flux. Air is blown into the drum which, when passing through the fine mesh, directs a spray of flux onto the underside of the substrate (see Figure 3). Four parameters affect the amount of flux deposited: conveyor speed, drum rotation, air pressure, and flux density. The thickness of the flux layer can be controlled using these parameters, and can vary between 1 and 10µm. The advantages and disadvantages of these three flux application techniques are outlined in Table 1. ### Flux Density One of the main control factors for fluxes used in machine soldering is the flux density. This provides an indication of the solids content of the flux, and is dependent on the nature of the solvents used. Automatic control systems, which monitor flux density and inject more solvent as required, are commercially available, and it is relatively simple to incorporate them into the fluxing system. #### PREHEATING Preheating the substrate before soldering serves several purposes. It dries the flux to evaporate most of the solvent, thus increasing the viscosity. If the viscosity is too low, the flux may be prematurely expelled from the substrate by the molten solder. This can result in poor wetting of the surfaces, and solder spatter. Drying the flux also accelerates the chemical action of the flux on the surfaces, and so speeds up the soldering process. During the preheating stage, substrate and components are heated to between 80°C and 90°C (solvent-based fluxes) or to between 100°C and 110°C (water-based systems). This reduces the thermal shock when the substrate makes contact with the molten solder, and minimizes any likelihood of the substrate warping. The most common methods of preheating are: convection heating with forced air, radiation heating using coils, infrared quartz lamps or heated panels, or a combination of both convection and radiation. The use of forced air has the added advantage of being more effective for the removal of evaporated solvent. Optimum preheat temperature and duration will depend on the nature and design of the substrate and the composition of the flux. Figure 4 shows a typical method of preheat temperature control. The desired temperature is set on the control panel, and the microprocessor regulates preheater No. 1 to provide approximately 60% of the required heat. The IR detector scans the substrate immediately following No. 1 heater and reads the surface temperature. By taking into account the surface temperature, conveyor speed, and the thermal characteristics of the substrate, the microprocessor then calculates the amount of additional heat required to be provided by heater No. 2 in order to attain the preset temperature. In this way, each substrate will have the same surface temperature on reaching the solder bath. ### POSTSOLDERING CLEANING Now that worldwide efforts in both commercial and industrial electronics are converting old designs from conventional assembly to surface mounting, or a combination of both, it can also be expected that high-volume cleaning systems will convert from in-line aqueous cleaners to in-line solvent cleaners or in-line saponification systems (a technique that uses an alkaline material in water to react with the rosin so that it becomes water soluble). These systems may, however, become subject to environmental objections, and new governmental restrictions on the use of halogenated hydrocarbons. The major reason for this is that the water-soluble flux residues, containing a higher concentration of activators, or showing hygroscopic behavior, are much more difficult to remove from SMD-populated substrates than rosin-based flux residues. This is primarily because the higher surface tension of water, compared to solvents, makes it difficult for the cleaning agents to penetrate beneath SMDs, especially the larger ones, with their greatly reduced off-contact distance (the distance between component and substrate). Postsoldering cleaning removes any contamination, such as surface deposits, inclusions, occlusions, or absorbed matter which may degrade to an unacceptable level the chemical, physical, or electrical properties of the assembly. The types of contaminant on substrates that can produce either electrical or mechanical failure over short or prolonged periods are shown in Table 2. All these contaminants, regardless of their origin, fall into one of two groups: polar and non-polar. #### **Polar Contaminants** Polar contaminants are compounds that dissociate into free ions which are very good conductors in water, quite capable of causing circuit failures. They are also very reactive with metals and produce corrosive reactions. It is essential that polar contaminants be removed from the substrates. ### **Non-Polar Contaminants** Non-polar contaminants are compounds that do not dissociate into free ions or carry an electrical current and are generally good insulators. Rosin is a typical example of a non-polar contaminant. In most cases, non-polar contamination does not contribute to corrosion or electrical failure and may be left on the substrate. It may, however, impede functional testing by probes and prevent good conformal coat adhesion. ### **Solvents** The solvents currently used for the postsoldering cleaning of substrates are normally organic based and are covered by three classifications: hydrophobic, hydrophillic, and azeotropes of hydrophobic/hydrophillic blends. Azeotropic solvents are mixtures of two or more different solvents which behave like a single liquid insomuch that the vapor produced by evaporation has the same composition as the liquid, which has a constant boiling point between the boiling points of the two solvents that form the azeotrope. The basic ingredients of the azeotropic solvents are combined with alcohols and stabilizers. These stabilizers, such as nitromethane, are included to prevent corrosive reaction be- Table 1. Advantages and Disadvantages of Flux Application Methods | Method | Advantages | Disadvantages | |------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Foam<br>Fluxing | Compatible with continuous soldering process Foam crest height not critical Suitable for mixed-print substrates | Not all fluxes have good foaming capabilities Losses throught evaporation may be appreciable Prolonged preheating because of high boiling point of solvents | | Wave<br>Fluxing | Can be used with any liquid flux Compatible with continuous soldering process Suitable for densely-populated mixed print | Wave crest height is critical to<br>ensure good contact with bottom<br>of substrate without<br>contaminating the top | | Spray<br>fluxing | Can be used with most liquid fluxes Short preheat time if appropriate alcohol solvents are used Layer thickness is controllable | High flux losses due to non-<br>recoverable spray System requires frequent<br>cleaning | tween the metallization of the substrate and the basic solvents. Hydrophobic solvents do not mix with water at concentrations exceeding 0.2%, and consequently have little effect on ionic contamination. They can be used to remove nonpolar contaminants such as rosin, oils, and greases. Hydrophillic solvents do mix with water and can dissolve both polar and non-polar contamination, but at different rates. To overcome these differences, azeotropes of the various solvents are formulated to maximize the dissolving action for all types of contamination ### Solvent Cleaning Two types of solvent cleaning systems are in use today: batch and conveyorized systems, either of which can be used for high-volume production. In both systems, the contaminated substrates are immersed in the boiling solvents, and ultrasonic baths or brushes may also be used to further improve the cleaning capabilities. The washing of rosin-based fluxes offers advantages and disadvantages. Washed substrates can usually be inserted into racks easier, as there will be no residues on their edges; test probes can make better contact without a rosin layer on the test points, and the removal of the residues makes it easier to visually examine the soldered joints. On the other hand, washing equipment is expensive, and so are the solvents, and some solvents present a health or environmental hazard if not correctly dealt with. ### **Aqueous Cleaning** For high-volume production, special machines have been developed in which the substrates are conveyor-fed through the various stages of spraying, washing, rinsing, and drying. The final rinse water is blown from the substrates to prevent any deposits from the water being left on the substrate. Where water-soluble fluxes have been used in the soldering process, substrate cleaning is mandatory. For the rosin-based fluxes, it is optional, and is often at the discretion of the customer. ### **Conformal Coatings** A conformal, or protective coating on the substrate, applied at the end of processing, prevents or minimizes the effects of humidity and protects the substrate from contamination by airborne dust particles. Substrates that are to be provided with a conformal coating (dependent on the environmental conditions to which the substrate will be subjected) must first be washed. # Environmental and Ecological Aspects of Fluxes and Solvents Fumes and vapors produced during soldering processes, or during cleaning, will not, under normal circumstances, present a health hazard, if relevant health and safety regulations are observed. Fumes originating from colophony can cause respiratory problems, so an efficient fume-extraction system is essential. The extraction system must cover the fluxing, preheating, and soldering stations, remain operational for at least one hour after machine shutdown, and conform to local regulations. Today, the problem of noxious fumes is unlikely to concern the cleaning station, as all commercial systems are equipped to condense the vapors back into the system. In the future, however, it can be expected that a much lower degree of escape of noxious fumes from any system will be allowed, and all systems may have to be reviewed. Certain fluxes, particularly some water-soluble ones, contain highly aggressive substances, and must not be allowed to come into contact with the skin or eyes. Any contamination should immediately be removed with plenty of clean, fresh water. Deionized water should also be readily available as an eye-wash. Should contamination occur, a qualified medical practitioner should be consulted. Protective clothing should be worn during cleaning or maintenance of the fluxing station. #### Conclusion SMD technology imposes tougher restraints on fluxing and cleaning of substrate assemblies. Traditionally, rosin-based fluxes have been used in electronic soldering where residues were considered "safe" and could be left on the board. However, increased SMD packing density, fine-line tracks, and more rigid specifications have resulted in changes to this basic philosophy. There is now a demand for surfaces free from residues; test probes are more efficient when they do not have to penetrate rosin flux residues, and conformal coating and board inspection benefit from the absence of such residues. Cleaning also poses problems for SMD substrates. The close proximity of component and substrate means that solvents cannot effectively clean beneath devices. Components must also be compatible with the cleaning process. They must, for example, be resistant to the solvents used and to the temperatures of the cleaning process. They must also be sealed to prevent cleaning fluids from entering the devices and degrading performance. So, eliminating the need for cleaning is better than poor or incomplete cleaning. And in a well-balanced system, mildly-activated rosin-based fluxes, leaving only non-corrosive residues, can be successfully used for SMD substrate soldering without subsequent cleaning. Much research into fluxes and solder creams is presently being done — for example, the production of synthetic resin, with qualities superior to colophony at a lower cost. Another area of research is that of solder creams with non-melting additives, such as lead or ceramic spheres, that increase the distance ## Fluxing and Cleaning **Table 2. Substrate Contaminants** | Contaminant | Origin | | |-------------------------------|-------------------------------------|--| | Organic compounds | Fluxes, solder mask | | | Inorganic insoluble compounds | Photo-resists, substrate processing | | | Organo-metallic compounds | Fluxes, substrate processing | | | Inorganic soluble compounds | Fluxes | | | Particle matter | Dust, fingerprints | | between component and substrate, thus making it easier for cleaning fluids to penetrate beneath the component. It also increases the joint's ability to withstand thermal cycling. Rosin-free and halide-free fluxes are also being developed with similar activities to conventional rosin-based fluxes. These new types will combine the "safety" of rosin fluxes with easier removal in conventional solvents. Using non-polar materials, ionizable or corrosive residues are eliminated, and the need for cleaning immediately after soldering is avoided. #### **Linear Products** #### INTRODUCTION Thermal characteristics of integrated circuit (IC) packages have always been a major consideration to both producers and users of electronics products. This is because an increase in junction temperature (T<sub>J</sub>) can have an adverse effect on the long-term operating life of an IC. As will be shown in this section, the advantages realized by miniaturization can often have trade-offs in terms of increased junction temperatures. Some of the VARIABLES affecting T<sub>J</sub> are controlled by the PRODUCER of the IC, while others are controlled by the USER and the ENVIRONMENT in which the device is used. With the increased use of Surface-Mount Device (SMD) technology, management of thermal characteristics remains a valid concern, not only because the SMD packages are much smaller, but also because the thermal energy is concentrated more densely on the printed wiring board (PWB). For these reasons, the designer and manufacturer of surface-mount assemblies (SMAs) must be more aware of all the variables affecting T<sub>J</sub>. #### POWER DISSIPATION Power dissipation ( $P_D$ ), varies from one device to another and can be obtained by multiplying $V_{CC}$ Max by typical $I_{CC}$ . Since $I_{CC}$ decreases with an increase in temperature, maximum $I_{CC}$ values are not used. #### THERMAL RESISTANCE The ability of the package to conduct this heat from the chip to the environment is expressed in terms of thermal resistance. The term normally used is Theta JA ( $\theta_{\rm JA}$ ). $\theta_{\rm JA}$ is often separated into two components: thermal resistance from the junction to case, and the thermal resistance from the case to ambient. $\theta_{\rm JA}$ represents the total resistance to heat flow from the chip to ambient and is expressed as follows: $$\theta_{JC} + \theta_{CA} = \theta_{JA}$$ #### JUNCTION TEMPERATURE (TJ) Junction temperature (T<sub>J</sub>) is the temperature of a powered IC measured by Signetics at the substrate diode. When the chip is powered, the heat generated causes the $T_J$ to rise above the ambient temperature $(T_A)$ . $T_J$ is calculated by multiplying the power dissipation of the device by the thermal resistance of the package and adding the ambient temperature to the result. $$T_J = (P_D \times \theta_{JA}) + T_A$$ #### FACTORS AFFECTING $\theta_{ m JA}$ There are several factors which affect the thermal resistance of any IC package. Effective thermal management demands a sound understanding of all these variables. Package variables include the leadframe design and materials, the plastic used to encapsulate the device, and, to a lesser extent, other variables such as the die size and die attach methods. Other factors that have a significant impact on the $\theta_{IA}$ include the substrate upon which the IC is mounted, the density of the layout, the air-gap between the package and the substrate, the number and length of traces on the board, the use of thermallyconductive epoxies, and external cooling methods. #### PACKAGE CONSIDERATIONS Studies with dual in-line plastic (DIP) packages over the years have shown the value of proper leadframe design in achieving minimum thermal resistance. SMD leadframes are smaller than their DIP counterparts (see Figures 1a and 1b). Because the same die is used in each of the packages, the die-pad, or flag, must be at least as large in the SO as in the DIP. While the size and shape of the leads have a measurable effect on $\theta_{\rm JA}$ , the design factors that have the most significant effect are the die-pad size and the tie-bar size. With design constraints caused by both miniaturization and the need to assemble packages in an automated environment, the internal design of an SMD is much different than in a DIP. However, the design is one that strikes a balance between the need to miniaturize, the need to automate the assembly of the package, and the need to obtain optimum thermal characteristics. LEAD FRAME MATERIAL is one of the more important factors in thermal management. For years, the DIP leadframes were constructed out of Alloy-42. These leadframes met the producers' and users' specifications in quality and reliability. However, three to five years ago the leadframe material of DIPs was changed from Alloy-42 to Copper (CLF) in order to provide reduced $\theta_{\rm JA}$ and extend the reliable temperature-operating range. While this change has already taken place for the DIP, it is still taking place for the SO package. Signetics began making 14-pin SO packages with CLF in April 1984 and completed conversion to CLF for all SO packages by 1985. As is shown in Figures 10 through 14, the change to CLF is producing dramatic results in the $\theta_{JA}$ of SO packages. All PLCCs are assembled with copper leadframes. The MOLDING COMPOUND is another factor in thermal management. The compound used by Signetics and Philips is the same high purity epoxy used in DIP packages (at present, HC-10, Type II). This reduces corrosion caused by impurities and moisture. OTHER FACTORS often considered are the die-size, die-attach methods, and wire bonding. Tests have shown that die size has a minor effect on $\theta_{\rm JA}$ (see Figures 10 through 14). While there is a difference between the thermal resistance of the silver-filled adhesive used for die attach and a gold silicon eutectic die attach, the thickness of this layer (1 – 2 mils) is so small it makes the difference insignificant. Gold-wire bonding in the range of 1.0 to 1.3 mils does not provide a significant thermal path in any package. In summary, the SMD leadframe is much smaller than in a DIP and, out of necessity, is designed differently; however, the SMD package offers an adequate $\theta_{JA}$ for all moderate power devices. Further, the change to CLF will reduce the $\theta_{JA}$ even more, lowering the $T_J$ and providing an even greater margin of reliability. #### SIGNETICS' THERMAL RESISTANCE MEASUREMENTS — SMD PACKAGES The graphs illustrated in this application note show the thermal resistance of Signetics' SMD devices. These graphs give the relationship between $\theta_{JA}$ (junction-to-ambient) or $\theta_{JC}$ (junction-to-case) and the device die size. Data is also provided showing the difference between still air (natural convection cooling) and air flow (forced cooling) ambients. All $\theta_{IA}$ tests were run with the SMD device soldered to test boards. It is important to recognize that the test board is an essential part of the test environment and that boards of different sizes, trace layouts, or compositions may give different results from this data. Each SMD user should compare his system to the Signetics test system and determine if the data is appropriate or needs adjustment for his application. #### **Test Method** Signetics uses what is commonly called the TSP (temperature-sensitive parameter) method. This method meets MIL-STD 883C, Method 1012.1. The basic idea of this method is to use the forward voltage drop of a calibrated diode to measure the change in junction temperature due to a known power dissipation. The thermal resistance can be calculated using the following equation: $$\theta_{\mathsf{JA}} = \frac{\Delta \mathsf{T}_{\mathsf{J}}}{\mathsf{P}_{\mathsf{D}}} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{P}_{\mathsf{D}}}$$ #### **Test Procedure** #### **TSP Calibration** The TSP diode is calibrated using a constant-temperature oil bath and constant-current power supply. The calibration temperatures used are typically 25°C and 75°C and are measured to an accuracy of $\pm\,0.1\,^{\circ}\text{C}$ . The calibration current must be kept low to avoid significant junction heating; data given here used constant currents of either 1.0mA or 3.0mA. The temperature coefficient (K-Factor) is calculated using the following equation: $$K = \frac{T_2 - T_1}{V_{F2} - V_{F1}} I_F = Constant$$ Where: K = Temperature Coefficient (°C/mV) T2 = Higher Test Temperature (°C) T1 = Lower Test Temperature (°C) VF2 = Forward Voltage at IF and T2 VF1 = Forward Voltage at IF and T1 IF = Constant Forward Measurement Current (See Figure 2) Figure 2. Forward Voltage — Junction Temperature Characteristics of a Semiconductor Junction Operating at a Constant Current. The K Factor is the Reciprocal of the Slope #### Thermal Resistance Measurement The thermal resistance is measured by applying a sequence of constant current and constant voltage pulses to the device under test. The constant current pulse (same current at which the TSP was calibrated) is used to measure the forward voltage of the TSP. The constant voltage pulse is used to heat the part. The measurement pulse is very short (less than 1% of cycle) compared to the heating pulse (greater than 99% of cycle) to minimize junction cooling during measurement. This cycle starts at ambient temperature and continues until steady-state conditions are reached. The thermal resistance can then be calculated using the following $$\theta_{\mathsf{JA}} = \frac{\Delta \mathsf{T}_{\mathsf{J}}}{\mathsf{P}_{\mathsf{D}}} = \frac{\mathsf{K}(\mathsf{V}_{\mathsf{FA}} - \mathsf{V}_{\mathsf{FS}})}{\mathsf{V}_{\mathsf{H}} \times \mathsf{I}_{\mathsf{H}}}$$ Where: VFA = Forward Voltage of TSP at Ambient Temperature (mV) > V<sub>FS</sub> = Forward Voltage of TSP at Steady-State Temperature V<sub>H</sub> = Heating Voltage (V) IH = Heating Current (A) #### **Test Ambient** #### $\theta_{\sf JA}$ Tests All $\theta_{JA}$ test data collected in this application note was obtained with the SMD devices soldered to either Philips SO Thermal Resistance Test Boards or Signetics PLCC Thermal Resistance Test Boards with the following parameters: Board size - SO Small $1.12'' \times 0.75'' \times 0.059''$ - SO Large: $1.58'' \times 0.75'' \times 0.059''$ - PLCC: $2.24'' \times 2.24'' \times 0.062''$ Board Material - Glass epoxy, FR-4 type with 1oz. sq.ft. copper solder coated Board Trace Configuration - See Figure 3. SO devices are set at 8 - 9mil stand-off and SO boards use one connection pin per device lead. PLCC boards generally use 2-4 connection pins regardless of device lead count. Figure 5 shows a cross-section of an SO part soldered to test board, and Figure 4 shows typical board/device assemblies ready for $\theta_{\text{JA}}$ Test The still-air tests were run in a box having a volume of 1 cubic foot of air at room temperature. The air-flow tests were run in a $4" \times 4"$ cross-section by 26" long wind tunnel with air at room temperature. All devices were soldered on test boards and held in a horizontal test position. The test boards were held in a Textool ZIF socket with 0.16" stand-off. Figure 6 shows the air-flow test setup. #### $\theta_{\text{JC}}$ Tests The $\theta_{JC}$ test is run by holding the test device against an "infinite" heat sink (water-cooled block approximately $4" \times 7" \times 0.75"$ ) to give PHOTO03S Figure 3. Board Trace Configuration for Thermal Resistance Test Boards a $\theta_{CA}$ (case-to-ambient) approaching zero. The copper heat sink is held at a constant temperature (≈20°C) and monitored with a thermocouple (0.040" diameter sheath, grounded junction type K) mounted flush with heat-sink surface and centered below die in the test device. Figure 7 shows the $\theta_{\rm JC}$ test mounting for a PLCC device. SO devices are mounted with the bottom of the package held against the heat sink. This is achieved by bending the device leads straight out from the package body. Two small wires are soldered to the appropriate leads for tester connection. Thermal grease is used between the test device and heat sink to assure good thermal coupling. PLCC devices are mounted with the top of the package held against the heat sink. A small spacer is used between the hold-down mechanism and PLCC bottom pedestal. Small hook-up wires and thermal grease are used as with the SO setup. Figure 7 shows the PLCC mounting. #### **DATA PRESENTATION** The data presented in this application note was run at constant power dissipation for each package type. The power dissipation used is given under Test Conditions for each graph. Higher or lower power dissipation will have a slight effect on thermal resistance. The general trend of thermal resistance decreasing with increasing power is common to all packages. Figure 8 shows the average effect of power dissipation on SMD $\theta_{\rm JA}$ . Thermal resistance can also be affected by slight variations in internal leadframe design such as pad size. Larger pads give slightly lower thermal resistance for the same size die. The data presented represents the typical Signetics leadframe/die combinations with large die on large pads and small die on small pads. The effect of leadframe design is within the ± 15% accuracy of these graphs. SO devices are currently available in both copper or alloy 42 leadframes; however, Signetics is converting to copper only. PLCC devices are only available using copper lead-frames The average lowering effect of air flow on SMD $\theta_{\rm JA}$ is shown in Figure 9. #### **Thermal Calculations** The approximate junction temperature can be calculated using the following equation: $$T_J = (\theta_{JA} \times P_D) + T_A$$ Where: T<sub>J</sub> = Junction Temperature (°C) $\theta_{JA}$ = Thermal Resistance Junctionto-Ambient (°C/W) $P_D$ = Power Dissipation at a $T_J$ ( $V_{CC} \times I_{CC}$ ) (W) $T_{\Delta}$ = Temperature of Ambient (°C) Example: Determine approximate junction temperature of SOL-20 at 0.5W dissipation using 10,000 sq. mil die and copper leadframe in still air and 200 LFPM air-flow ambients. Given $T_A=30\,^{\circ}\text{C}$ , 1. Find $\theta_{\rm JA}$ for SOL-20 using 10,000 sq. mil die and copper leadframe from typical $\theta_{\rm JA}$ data — SOL-20 graph. Answer: 88°C/W @ 0.7W 2. Determine $\theta_{\rm JA}$ @ 0.5W using Average Effect of Power Dissipation on AMD $\theta_{\rm JA}$ , Figure 8. Percent change in Power $$=\frac{0.5W-0.7W}{0.7W}\times100$$ = -28.6% Figure 8. Average Effect of Power Dissipation on SMD $\theta_{\rm JA}$ From Figure 8: 28.6% change in power gives 3.5% increase in $\theta_{\rm JA}$ Answer: $88^{\circ}C/W + (88 \times 0.035)$ = $91^{\circ}C/W @ 0.5W$ 3. Determine $\theta_{\rm JA}$ @ 0.5W in 200 LFPM air flow from Average Effect of Air Flow on SMD $\theta_{\rm JA}$ , Figure 9. From Figure 9: 200 LFPM air flow gives 14% decrease in $\theta_{\rm JA}$ Answer: $91^{\circ}\text{C/W} - (91 \times 0.14) = 78^{\circ}\text{C/W}$ 4. Calculate approximate junction temperature Answer: T. (still-air) $= (91^{\circ}C/W \times 0.5W) + 30$ = 76°C T<sub>J</sub> (200 LFPM) $= (78^{\circ}\text{C/W} \times 0.5\text{W}) + 30$ = 69°C Figure 9. Average Effect of Air Flow on SMD $\theta_{\rm JA}$ #### SYSTEM CONSIDERATIONS With the increases in layout density resulting from surface mounting with much smaller packages, other factors become even more important. THE USER IS IN CONTROL OF THESE FACTORS. One of the most obvious factors is the substrate material on which the parts are mounted. Environmental constraints, cost considerations, and other factors come into play when choosing a substrate. The choice is expanding rapidly, from the standard glass epoxy PWB materials and ceramic substrates to flexible circuits, injection-molded plastics, and coated metals. Each of these has its own thermal characteristics which must be considered when choosing a substrate material. Studies have shown that the air gap between the bottom of the package and the substrate has an effect on $\theta_{\rm JA}$ . The larger the gap, the higher the $\theta_{\rm JA}$ . Using thermally conductive epoxies in this gap can slightly reduce the $\theta_{\rm JA}$ . It has long been recognized that external cooling can reduce the junction temperatures of devices by carrying heat away from both the devices and the board itself. Signetics has done several studies on the effects of external cooling on boards with SO packages. The results are shown in Figures 15 through 18. The designer should avoid close spacing of high power devices so that the heat load is spread over as large an area as possible. Locate components with a higher junction temperature in the cooler locations on the PCBs. The number and size of traces on a PWB can affect $\theta_{\rm JA}$ since these metal lines can act as radiators, carrying heat away from the package and radiating it to the ambient. Although the chips themselves use the same amount of energy in either a DIP or an SO package, the increased density of a surface-mounted assembly concentrates the thermal energy into a smaller area. It is evident that nothing is free in PWB layout. More heat concentrated into a smaller area makes it incumbent on the system designer to provide for the removal of thermal energy from his system. Large conductor traces on the PCB conduct heat away from the package faster than small traces. Thermal vias from the mounting surface of the PCB to a large area ground plane in the PCB reduce the heat buildup at the package. In addition to the package's thermal considerations, thermal management requires one to at least be aware of potential problems caused by mismatch in thermal expansion. Figure 15. Results of Air Flow on $\theta_{\rm JA}$ on SO-14 With Copper Leadframe Figure 16. Results of Air Flow on $\theta_{\rm JA}$ on SOL-16 With Copper Leadframe Figure 17. Results of Air Flow on $\theta_{\rm JA}$ on SO-16 With Copper Leadframe Figure 18. Results of Air Flow on $\theta_{\rm JA}$ on SOL-20 With Copper Leadframe The very nature of the SMD assembly, where the devices are soldered directly onto the surface, not through it, results in a very rigid structure. If the substrate material exhibits a different thermal coefficient of expansion (TCE) than the IC package, stresses can be set up in the solder joints when they are subjected to temperature cycling (and during the soldering process itself) that may ultimately result in failure. Because some of the boards assembled will require the use of Leadless Ceramic Chip Carriers (LCCCs), TCE must be understood. As will be seen below, TCE is less of a problem with the commercial SMD packages with leads Take the example of a leadless ceramic chip carrier with a TCE of about $6\times10^{-6}$ °C soldered to a conventional glass-epoxy laminate with a TCE in the region of $16\times10^{-6}$ °C. This thermal expansion mismatch has been shown to fracture the solder joints during thermal cycling. Substrate materials with matched TCEs should be evaluated for these SMD assemblies to avoid problems caused by thermal expansion mismatch. The stress level associated with thermal expansion and contraction of small SMDs such as capacitors and resistors, where the actual change in length is small, is normally rather low. However, as component sizes increase, stresses can increase substantially. Thermal expansion mismatch is unlikely to cause too many problems in systems operating in benign environments; but, in harsher conditions, such as thermal cycling in military or avionic applications, the mechanical stresses set up in solder joints due to the different TCEs of the substrate and the component are likely to cause failure. The basic problem is outlined in Figure 19. The leadless SMD is soldered to the substrate as shown, resulting in a very rigid structure. If the substrate material exhibits a different TCE from that of the SMD material, the amount of expansion for each will differ for any given increase in temperature. The soldered joint will have to accommodate this difference, and failure can ultimately result. The larger the component size, the higher the stress levels so that this phenomenon is at its most critical in applications requiring large LCCCs with high pin counts. To address this problem, three basic solutions are emerging. First, the use of leadless ceramic chip carriers can sometimes be avoided by using leaded devices; the leads can flex and absorb the stress. Second, when this solution is not feasible, the stresses can be taken up by inserting a compliant elastomeric layer between the ceramic package and the epoxy glass substrate. Third, TCE values of component and substrate can be matched ## USING LEADED DEVICES (SO, SOL, and PLCC) The current evolution in commercial electronics includes the adoption of the commercial SMD packages, i.e., SO with gull-wing leads or the PLCC with rolled-under J-leads, rely on the compliance of the leads themselves to avoid any serious problems of thermal expansion mismatch. At elevated temperatures, the leads flex slightly and absorb most of the mechanical stress resulting from the thermal expansion differentials. Similarly, leaded holders can be used with LCCCs to attach them to the substrate and thus absorb the stress. Unfortunately, using a lead does not always ensure sufficient compliancy. The material from which the lead is made, and the way it is formed and soldered can adversely affect it. For example, improper soldering techniques, which cause excess solder to over-fill the bend of the gull-wing lead of an SO, can significantly reduce the lead's compliancy. #### **COMPLIANT LAYER** This approach introduces a compliant layer onto the interface surface of the substrate to absorb some of the stresses. A 50µm thick elastomeric layer is bonded to the laminate. To make contacts, carbon or metallic powders are introduced to form conductive stripes in the nonconductive elastomer material. Unfortunately, substrates using this technique are substantially more expensive than standard uncoated boards. Another solution is to increase the compliancy of the solder joint. This is done by increasing the stand-off height between the underside of the component and the substrate. To do this, a solder paste containing lead or ceramic spheres which do not melt when the surrounding solder reflows, thus keeping the component above the substrate, can be used. #### MATCHING TCE There are two ways to approach this solution. The TCE of the substrate laminate material can be matched to that of the LCCC either by replacing the glass fibers with fibers exhibiting a lower TCE (composites such as epoxy-Kevlar® or polyimide-Kevlar and polyimide-quartz), or by using low TCE metals (such as Invar®, Kovar, or molybdenum). This latter approach involves bonding a glass-polyimide or a glass-epoxy multilayer to the low TCE restraining core material. Typical of such materials are copper-Invar-copper, Alloy-42, copper-molybdenum-copper, and copper-graphite. These restraining-core constructions usually require that the laminate be bonded to both sides to form a balanced structure so that they will not warp or twist. This inevitably means an increase in weight, which has always been a negative factor in this approach. However, the SMD substrate can be smaller and the components more densely packed, in many cases overcoming the weight disadvantages. On the positive side, the material's high thermal conductivity helps to keep the components cool. Moreover, copper-clad Invar lends itself readily to moisture-proof multilayering for the creation of ground and power planes and for providing good inherent EMI/RFI shielding. Kevlar is lighter and widely used for substrates in military applications; but, it suffers from a serious drawback which, although overcome to a certain extent by careful attention to detail, can cause problems. The material, when laminated, can absorb moisture and chemical processing fluids around the edges. Thermal conductivity, machinability, and cost are not as attractive as for coppercial liver. For the majority of commercial substrates, however, where the use of ceramic chip carriers in any quantity is the exception rather than the rule, and when adequate cooling is available, the mismatch of TCEs poses little or no problem. For these substrates, traditional FR-4 glass-epoxy and phenolic-paper will no doubt remain the most widely-used materials Although FR-4 epoxy-glass has been the traditional material for plated-through professional substrates, it is phenolic-paper laminate (FR-2) which finds the widest use in consumer electronics. While it is the cheapest material, it unfortunately has the lowest dimensional stability, rendering it unsuitable for the mounting of LCCCs. #### SUBSTRATE TYPES FR-4 glass-epoxy substrates are the most commonly used for commercial electronic circuits. They have the advantage of being cheap, machinable, and lightweight. Substrate size is not limited. On the negative side, they have poor thermal conductivity and a high TCE, between 13 and $17 \times 10^{-6}$ °C. This means they are a poor match to ceramic. Glass polyimide substrates have a similar TCE range to glass-epoxy boards, but better thermal conductivity. They are, however, three to four times more expensive. Polyimide Kevlar substrates have the advantage of being lightweight and not restricted in size. Conventional substrate processing methods can be used and its TCE (between 4 and 8), matches that of ceramic. Its disadvantages are that it is expensive, difficult to drill, and is prone to resin microcracking and water absorption. Polyimide quartz substrates have a TCE between 6 and 12, making them a good match for LCCCs. They can be processed using conventional techniques, although drilling vias can be difficult. They have good dielectric properties and compare favorably with FR-4 for substrate size and weight. Alumina (ceramic) substrates are used extensively for high-reliability military applications and thick-film hybrids. The weight, cost, limited substrate size and inherent brittleness of alumina means that its use as a substrate material is limited to applications where these disadvantages are outweighed by the advantage of good thermal conductivity and a TCE that exactly matches that of LCCCs. A further limitation is that they require thick-film screening processing. Copper-clad Invar substrates are the leading contenders for TCE control at present. It can be tailored to provide a selected TCE by varying the copper-to-Invar ratio. Figure 20 shows the construction of a typical multilayer substrate employing two cores providing the power and ground planes. Plated-through holes provide an integral board-to-board interconnection. The low TCE of the core dominates the TCE of the overall substrate, making it possible to mount LCCCs with confidence. Because the TCE of copper is high, and that of Invar is low, the overall TCE of the substrate can be adjusted by varying the thickness of the copper layers. Figure 21 plots the TCE range of the copper-clad Invar as a function of copper thickness and shows the TCE range of each of several other materials to which the clad material can be matched. For example, if the TCE of Alumina is to be matched, then the core should have about 46% thickness of copper. When this material is used as a thermal mounting plane, it also acts as a heatsink. **Table 1. Substrate Material Properties** | SUBSTRATE MATERIAL | TCE (10 <sup>-6</sup> /°C) | THERMAL CONDUCTIVITY (W/m3K) | |------------------------------|----------------------------|----------------------------------| | Glass-epoxy (FR-4) | 13 – 17 | 0.15 | | Glass polyimide | 12 – 16 | 0.35 | | Polyimide Kevlar | 4 – 8 | 0.12 | | Polyimide quartz | 6 – 12 | TBD | | Copper-clad Invar | 6.4 (typical) | 165 (lateral)<br>16 (transverse) | | Alumina | 5 – 7 | 21 | | Compliant layer<br>Substrate | See Notes | 0.15 – 0.3 | #### NOTES: Compliant layer conforms to TCE of the LCCC and to base substrate material. Data provided by N.V. Philips KEVLAR® is a registered trademark of DU PONT. INVAR® is a registered trademark of TEXAS INSTRUMENTS. #### CONCLUSION Thermal management remains a major concern of producers and users of ICs. The advent of SMD technology has made a thorough understanding of the thermal character- istics of both the devices and the systems they are used in mandatory. The SMD package, being smaller, does have a higher $\theta_{\rm JA}$ than its standard DIP counterpart . . even with copper leadframes. That is the major trade-off one accepts for package miniatur- ization. However, consideration of all the variables affecting IC junction temperatures will allow the user to take maximum advantage of the benefits derived from use of this technology. ## Package Outlines For Prefixes ADC, AM, CA, DAC, LF, LM, MC, NE, SA, SE, SG, $\mu$ A, ULN #### **Linear Products** #### INTRODUCTION The following information applies to all packages unless otherwise specified on individual package outline drawings. #### **GENERAL** - Dimensions shown are metric units (millimeters), except those in parentheses which are English units (inches). - Lead spacing shall be measured within this zone. - Shoulder and lead tip dimensions are to centerline of leads. - 3. Tolerances non-cumulative. - 4. Thermal resistance values are determined by utilizing the linear temperature dependence of the forward voltage drop across the substrate diode in a digital device to monitor the junction temperature rise during known power application across V<sub>CC</sub> and ground. The values are based upon 120mils square die for plastic packages and a 90mils square die in the smallest available cavity for hermetic packages. All units were solder-mounted to PC boards, with standard stand-off, for measurement. #### PLASTIC ONLY - Lead material: Alloy 42 (Nickel/Iron Alloy), Olin 194 (Copper Alloy), or equivalents, solder-dipped. - 6. Body material: Plastic (Epoxy) - Round hole in top corner denotes lead No. 1. - Body dimensions do not include molding flash. - SO packages/microminiature packages: a. Lead material: Alloy-42. - b. Body material: Plastic (Epoxy). #### HERMETIC ONLY - 10. Lead material - a. ASTM alloy F-15 (KOVAR) or equivalent — gold-plated, tin-plated, or solder-dipped. - ASTM alloy F-30 (Alloy 42) or equivalent — tin-plated, gold-plated or solder-dipped. - c. ASTM alloy F-15 (KOVAR) or equivalent gold-plated. #### 11. Body Material - a. Eyelet, ASTM alloy F-15 or equivalent — gold- or tin-plated, glass body. - b. Ceramic with glass seal at leads. - c. BeO ceramic with glass seal at leads. - d. Ceramic with ASTM alloy F-30 or equivalent. - 12. Lid Material - a. Nickel- or tin-plated nickel, weld seal. - b. Ceramic, glass seal. - c. ASTM alloy F-15 or equivalent, gold-plated, alloy seal. - d. BeO ceramic with glass seal. - Signetics symbol, angle cut, or lead tab denotes Lead No. 1. - 14. Recommended minimum offset before lead bend. - 15. Maximum glass climb 0.010 inches. - Maximum glass climb or lid skew is 0.010 inches. - 17. Typical four places. - 18. Dimension also applies to seating plane. ## Package Outlines #### **PLASTIC PACKAGES** | DESCRIPTION | PACKAGE CODE | $\theta_{JA}/\theta_{JC}$ (°C/W) | PACKAGE TYPE | |--------------------------|--------------|----------------------------------|-------------------------------| | Standard Dual-in-Line Pa | ckages | | | | 8-Pin | N | 99/50 | | | 14-Pin | N | 86/48 | TO-116/MO-001 | | 16-Pin | N I | 83/42 | MO-001 | | 18-Pin | N | 63/29 | | | 20-Pin | N I | 61/24 | | | 22-Pin | N | 51/23 | | | 24-Pin | N | 52/23 | MO-015 | | 28-Pin | N | 52/23 | MO-015 | | Metal Headers | | | | | 4-Pin | E | 100/20 | TO-46 Header | | 4-Pin | E | 150/25 | TO-72 Header | | 8-Pin | Н | 150/25 | TO-5 Header | | 10-Pin | н | 150/25 | TO-5/TO-100 Header, Short Can | | 10-Pin | н | 150/25 | TO-5/TO-100 Header, Tall Can | | Cerdip Family | | | | | 8-Pin | FE | 110/30 | Dual-in-Line Ceramic | | 14-Pin | F | 110/30 | Dual-in-Line Ceramic | | 16-Pin | F | 100/30 | Dual-in-Line Ceramic | | 18-Pin | F | 93/27 | Dual-in-Line Ceramic | | 20-Pin | F | 90/25 | Dual-in-Line Ceramic | | 22-Pin | F | 75/27 | Dual-in-Line Ceramic | | 24-Pin | F | 60/26 | Dual-in-Line Ceramic | | 28-Pin | F | 57/27 | Dual-in-Line Ceramic | | Laminated Ceramic, Side | -Brazed Lead | | | | 16-Pin | 1 | 90/25 | DIP Laminate | #### SO Package Thermal Data | PACKAGE | PACKAGE<br>MOUNTING | MAX. ALLOWABLE<br>POWER DISS. | MAX. ALLOWABLE<br>POWER DISS. | THERMAL RESISTANCE $(\theta_{JA}^{\circ}C/WATT)$ | | | |---------|---------------------|-------------------------------|-------------------------------|--------------------------------------------------|---------|--| | TYPE | TECHNIQUE* | (mW) AT 25°C | (mW) AT 70°C | Average | Maximum | | | SO-14 | PCB | 658 | 421 | 190 | 225 | | | | Ceramic | 962 | 615 | 130 | 165 | | | | Ceramic w/H.S. | 1471 | 941 | 85 | 110 | | | SO-16 | PCB | 862 | 551 | 145 | 170 | | | | Ceramic | 1250 | 800 | 100 | 125 | | | | Ceramic w/H.S. | 1923 | 1231 | 65 | 85 | | | SO-16L | PCB | 1250 | 800 | 100 | 140 | | | | Ceramic | 1743 | 1143 | 70 | 100 | | | | Ceramic w/H.S. | 2500 | 1600 | 50 | 65 | | | SO-20 | PCB | 1471 | 941 | 85 | 115 | | | | Ceramic | 2273 | 1454 | 55 | 85 | | | | Ceramic w/H.S. | 3572 | 2286 | 35 | 55 | | | SO-24 | PCB | 1563 | 1000 | 80 | 110 | | | | Ceramic | 2000 | 1600 | 50 | 80 | | | | Ceramic w/H.S. | 4167 | 2667 | 30 | 50 | | PCB = Printed circuit board Ceramic = Ceramic substrate Ceramic w/H.S. = Ceramic substrate with heat sink and/or Thermal compound \*Air gap is 0.006 inches unless thermal compound is used ### **Package Outlines** #### 8-PIN PLASTIC SO (D PACKAGE) #### 14-PIN PLASTIC SO (D PACKAGE) ## Package Outlines #### 16-PIN PLASTIC SO (D PACKAGE) #### 16-PIN PLASTIC SOL (D PACKAGE) #### 20-PIN PLASTIC SOL (D PACKAGE) #### 24-PIN PLASTIC SOL (D PACKAGE) #### 28-PIN PLASTIC SOL (D PACKAGE) #### 4-PIN HERMETIC TO-72 HEADER (E PACKAGE) ## Package Outlines #### 8-PIN CERDIP (FE PACKAGE) ### **Package Outlines** #### 16-PIN CERDIP (F PACKAGE) #### 20-PIN CERDIP (F PACKAGE) #### 24-PIN CERDIP (F PACKAGE) #### 20-PIN PGA (G PACKAGE) #### 8-PIN HERMETIC TO-5 HEADER (H PACKAGE) #### 10-PIN HERMETIC TO-5/100 HEADER SHORT CAN (H PACKAGE) #### 10-PIN HERMETIC TO-5/100 HEADER TALL CAN (H PACKAGE) #### 16-PIN HERMETIC SDIP (I PACKAGE) #### 14-PIN PLASTIC DIP (N PACKAGE) #### 18-PIN PLASTIC DIP (N PACKAGE) #### 22-PIN PLASTIC DIP (N PACKAGE) ## Package Outlines ## Section 13 Alphanumeric Index | SECTION 13 – ALPHANUMERIC INDEX | | |---------------------------------|------| | Index | 13-3 | ## ALPHANUMERIC INDEX | Device | Section/Page | Device | Section/Page | |-------------------|--------------|----------|--------------| | ADC0801/2/3/4/5-1 | 6-13 | NE532 | 3-87 | | ADC0820 | 6-21 | NE538 | 3-93 | | AM6012 | 6-81 | NE542 | 3-255 | | | | NE544 | 8-37 | | CA3089 | 9-41 | | | | DACO8 Series | 6-93 | NE555C | 11-29 | | ICM7555 | 11-3 | NE556/1 | 11-13 | | LF198 | 6-271 | NE558 | 11-19 | | LF298 | 6-271 | NE564 | 9-111 | | LF398 | 6-271 | NE565 | 9-149 | | LM111 | 6-203 | NE566 | 9-163 | | LM119 | 6-207 | NE567 | 9-175 | | LM124 | 3-29 | NE568 | 9-197 | | LM139/A | 6-213 | NE570 | 9-223 | | LM158 | 3-87 | NE571 | 9-223 | | LM193/A | 6-221 | NE572 | 9-231 | | LM211 | 6-203 | NE575 | 9-241 | | LM219 | 6-207 | NE587 | 7-27 | | LM224 | 3-29 | NE589 | 7-27<br>7-37 | | LM239/A | | NE590 | | | | 6-213 | | 7-5 | | LM258 | 3-87 | NE591 | 7-11 | | LM293/A | 6-221 | NE592 | 3-201 | | LM311 | 6-203 | NE594 | 7-53 | | LM319 | 6-213 | NE602 | 9-13 | | LM324/A | 3-29 | NE604 | 9-51 | | LM339/A | 6-213 | NE605 | 9-75 | | LM358 | 3-87 | NE612 | 9-35 | | LM393/A | 6-221 | NE614 | 9-79 | | LM1870 | 4-3 | NE645 | 4-27 | | LM2901 | 6-213 | NE646 | 4-27 | | LM2902 | 3-29 | NE648 | 4-33 | | LM2903 | 6-221 | NE649 | 4-33 | | LM2904 | 3-87 | NE650 | 4-39 | | MC1408-7 | 6-107 | NE4558 | 3-51 | | MC1408-8 | 6-107 | NE5018 | 6-121 | | MC1458 | 3-35 | NE5019 | 6-127 | | MC1488 | 5-5 | NE5020 | 6-133 | | MC1489/A | 5-9 | NE5030 | 6-35 | | MC1496 | 9-3 | NE5034 | 6-41 | | MC1508-8 | 6-107 | NE5036 | 6-49 | | MC1558 | 3-35 | NE5037 | 6-57 | | | | NE5044 | | | MC1596 | 9-3 | | 8-3 | | MC3302 | 6-213 | NE5045 | 8-17 | | MC3303 | 3-41 | NE5050 | 5-31 | | MC3361 | 9-47 | NE5060 | 6-277 | | MC3403 | 3-41 | NE5080 | 5-49 | | MC3410/C | 6-113 | NE5081 | 5-53 | | MC3503 | 3-41 | NE5090 | 7-5 | | MC3510 | 6-113 | NE5105/A | 6-227 | | NE521 | 6-235 | NE5118 | 6-141 | | NE522 | 6-241 | NE5119 | 6-147 | | NE527 | 6-247 | NE5150 | 6-161 | | NE529 | 6-253 | NE5151 | 6-161 | | NE530 | 3-71 | NE5152 | 6-161 | | NE531 | 3-79 | NE5170 | 5-17 | | | | | | ## ALPHANUMERIC INDEX (continued) | Device | Section/Page | Device | Section/Page | |----------|--------------|----------|--------------| | NE5180 | 5-25 | SE531 | 3-79 | | NE5181 | 5-25 | SE532 | 3-87 | | NE5204 | 3-163 | SE538 | 3-93 | | NE5205 | 3-105 | SE555 | 11-29 | | NE5212 | 3-175 | SE555C | 11-29 | | | | | 11-13 | | NE5230 | 3-57 | SE556-1 | | | NE5240 | 4-23 | SE556C | 11-13 | | NE5410 | 6-189 | SE556-1C | 11-13 | | NE5512 | 3-101 | SE558 | 11-19 | | NE5514 | 3-109 | SE564 | 9-111 | | NE5517/A | 3-229 | SE565 | 9-149 | | NE5520 | 6-291 | SE566 | 9-163 | | NE5521 | 6-313 | SE567 | 9-175 | | NE5532/A | 3-117 | SE592 | 3-207 | | NE5533/A | 3-123 | SE4558 | 3-51 | | NE5534/A | 3-123 | SE5018 | 6-121 | | NE5535 | 3-139 | SE5019 | 6-127 | | NE5537 | 6-283 | SE5030 | 6-35 | | NE5539 | 3-187 | SE5060 | 6-277 | | NE5560 | 8-59 | SE5105/A | 6-227 | | NE5561 | 8-81 | SE5118 | 6-141 | | NE5562 | 8-95 | SE5119 | 6-147 | | NE5568 | 8-127 | SE5205 | 3-175 | | NE5570 | 8-49 | SE5212 | 3-247 | | NE5592 | 3-201 | SE5410 | 6-189 | | NE5900 | 10-3 | SE5512 | 3-101 | | SA532 | 3-87 | SE5514 | 3-101 | | SA534 | 3-29 | SE5521 | 6-313 | | | | | | | SA556/1 | 11-13 | SE5532/A | 3-117 | | SA558 | 11-19 | SE5534/A | 3-123 | | SA571 | 9-223 | SE5535 | 3-139 | | SA572 | 9-231 | SE5537 | 6-283 | | SA594 | 7-53 | SE5539 | 3-187 | | SA602 | 9-13 | SE5560 | 8-59 | | SA604 | 9-51 | SE5561 | 8-81 | | SA605 | 9-75 | SE5562 | 8-95 | | SA723C | 8-157 | SE5570 | 8-49 | | SA741C | 3-149 | SG1524C | 8-129 | | SA747C | 3-155 | SG2524C | 8-29 | | SA1458 | 3-35 | SG3524 | 8-137 | | SA4558 | 3-51 | SG3524C | 8-129 | | SA5105/A | 6-227 | SG3526 | 8-145 | | SA5204 | 3-163 | ULN2003 | 7-19 | | SA5205 | 3-175 | ULN2304 | 7-19 | | SA5212 | 3-247 | μΑ723 | 8-157 | | SA5230 | 3-57 | μA723C | 8-157 | | SA5521 | 6-313 | μΑ733 | 3-223 | | SA5534/A | 3-123 | μA733C | 3-223 | | SA5570 | 8-49 | μΑ741 | 3-149 | | SE521 | 6-235 | μΑ741C | 3-149 | | SE522 | 6-241 | μΑ747 | 3-155 | | SE527 | 6-247 | μΑ747C | 3-155 | | SE529 | 6-253 | μΑ758 | 4-9 | | SE530 | 3-71 | p | | | OE000 | 371 | | | ## **NOTES** ## **NOTES** #### DATA HANDBOOK SYSTEM #### DATA HANDBOOK SYSTEM Our Data Handbook System comprises more than 60 books with specifications on electronic components, subassemblies and materials. It is made up of four series of handbooks: **ELECTRON TUBES** **BLUE** **SEMICONDUCTORS** RED INTEGRATED CIRCUITS **PURPLE** #### COMPONENTS AND MATERIALS **GREEN** The contents of each series are listed on pages IV to VII. The data handbooks contain all pertinent data available at the time of publication, and each is revised and reissued periodically. When ratings or specifications differ from those published in the preceding edition they are indicated with arrows in the page margin. Where application information is given it is advisory and does not form part of the product specification. Condensed data on the preferred products of Philips Electronic Components and Materials Division is given in our Preferred Type Range catalogue (issued annually). Information on current Data Handbooks and on how to obtain a subscription for future issues is available from any of the Organizations listed on the back cover. Product specialists are at your service and enquiries will be answered promptly. # **ELECTRON TUBES (BLUE SERIES)** The blue series of data handbooks comprises: | T1 | Tubes for r.f. heating | |-----|----------------------------------------------------------------------------------------------------------------------------------| | T2a | Transmitting tubes for communications, glass types | | T2b | Transmitting tubes for communications, ceramic types | | Т3 | Klystrons | | Т4 | Magnetrons for microwave heating | | Т5 | Cathode-ray tubes Instrument tubes, monitor and display tubes, C.R. tubes for special applications | | Т6 | Geiger-Müller tubes | | Т8 | Colour display systems Colour TV picture tubes, colour data graphic display tube assemblies, deflection units | | Т9 | Photo and electron multipliers | | T10 | Plumbicon camera tubes and accessories | | T11 | Microwave semiconductors and components | | T12 | Vidicon and Newvicon camera tubes | | T13 | Image intensifiers and infrared detectors | | T15 | Dry reed switches | | T16 | Monochrome tubes and deflection units Black and white TV picture tubes, monochrome data graphic display tubes, deflection units | # SEMICONDUCTORS (RED SERIES) The red series of data handbooks comprises: | S1 | Diodes Small-signal silicon diodes, voltage regulator diodes ( $<$ 1,5 W), voltage reference diodes, tuner diodes, rectifier diodes | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S2a | Power diodes | | S2b | Thyristors and triacs | | <b>S3</b> | Small-signal transistors | | S4a | Low-frequency power transistors and hybrid modules | | S4b | High-voltage and switching power transistors | | <b>S5</b> | Field-effect transistors | | S6 | R.F. power transistors and modules | | <b>S7</b> | Surface mounted semiconductors | | S8a | Light-emitting diodes | | S8b | Devices for optoelectronics Optocouplers, photosensitive diodes and transistors, infrared light-emitting diodes and infrared sensitive devices, laser and fibre-optic components | | <b>S9</b> | PowerMos transistors | | S10 | Wideband transistors and wideband hybrid IC modules | | S11 | Microwave transistors | | S12 | Surface acoustic wave devices | | S13 | Semiconductor sensors | | S14 | Liquid Crystal Displays | #### INTEGRATED CIRCUITS (PURPLE SERIES) The purple series of handbooks comprises: IC01 Radio, audio and associated systems Bipolar, MOS IC02a/b Video and associated systems Bipolar, MOS IC03 Integrated circuits for telephony Bipolar, MOS IC04 HE4000B logic family **CMOS** IC05N HE4000B logic family — uncased ICs **CMOS** IC06N High-speed CMOS; PC74HC/HCT/HCU Logic family IC08 ECL 10K and 100K logic families ICO9N TTL logic series IC10 Memories MOS, TTL, ECL IC11N Linear LSI IC12 I<sup>2</sup>C-bus compatible ICs not yet issued IC13 Semi-custom Programmable Logic Devices (PLD) IC14 Microcontrollers and peripherals Bipolar, MOS IC15 FAST TTL logic series IC16 CMOS integrated circuits for clocks and watches IC17 Integrated Services Digital Networks (ISDN) not yet issued IC18 Microprocessors and peripherals # COMPONENTS AND MATERIALS (GREEN SERIES) #### The green series of data handbooks comprises: | C2 | Television tuners, coaxial aerial input assemblies | |-----|----------------------------------------------------| | C3 | Loudspeakers | | C4 | Ferroxcube potcores, square cores and cross cores | | C5 | Ferroxcube for power, audio/video and accelerators | | C6 | Synchronous motors and gearboxes | | C7 | Variable capacitors | | C8 | Variable mains transformers | | C9 | Piezoelectric quartz devices | | C11 | Varistors, thermistors and sensors | | C12 | Potentiometers, encoders and switches | | C13 | Fixed resistors | | C14 | Electrolytic and solid capacitors | | C15 | Ceramic capacitors | | C16 | Permanent magnet materials | | C17 | Stepping motors and associated electronics | | C18 | Direct current motors | | C19 | Piezoelectric ceramics | | C20 | Wire-wound components for TVs and monitors | | C22 | Film capacitors | # Electronic components and materials for professional, industrial and consumer uses from the world-wide Philips Group of Companies Argentina: PHILIPS ARGENTINA S.A., Div. Elcoma, Vedia 3892, 1430 BUENOS AIRES, Tel. (01) 541 - 7141 to 7747. Australia: PHILIPS INDUSTRIES LTD., Elcoma Division, 11 Waltham Street, ARTARMON, N.S.W. 2064, Tel. (02) 439 3322 Austria: ÖSTERREICHISCHE PHILIPS INDUSTRIE G.m.b.H., UB Bauelemente, Triester Str. 64, 1101 WIEN, Tel. (0222) 60101-820. Belgium: N.V. PHILIPS PROF. SYSTEMS - Elcoma Div., 80 Rue Des Deux Gares, B-1070 BRUXELLES, Tel. (02) 525 61 11. Brazil: CONSTANTA-IBRAPE; (Active Devices): Av. Brigadeiro Faria Lima, 1735-SAO PAULO-SP, Tel. (011) 211-2600, (Passive Devices & Materials): Av. Francisco Monteiro, 702 - RIBEIRAO PIRES-SP, Tel. (011) 459-8211. Canada: PHILIPS ELECTRONICS LTD., Elcoma Division, 601 Milner Ave., SCARBOROUGH, Ontario, M1B 1M8, Tel. (416) 292-5161. Chile: PHILIPS CHILENA S.A., Av. Santa Maria 0760, SANTIAGO, Tel. (02) 773816. Colombia: IND. PHILIPS DE COLOMBIA S.A., c/o IPRELENSO LTD., Cra. 21, No. 56-17, BOGOTA, D.E., Tel. (01) 2497624. Denmark: MINIWATT A/S, Strandlodsvej 2, P.O. Box 1919, DK 2300 COPENHAGEN S, Tel. (01) 54 11 33. Finland: OY PHILIPS AB, Elcoma Division, Kaivokatu 8, SF-00100 HELSINKI 10, Tel. (90) 17271. France: RTC-COMPELEC, 117 Quai du Président Roosevelt, 92134 ISSY-LES-MOULINEAUX Cedex, Tel. (01) 40 93 80 00. Germany (Fed. Republic): VALVO, UB Bauelemente der Philips G.m.b.H., Valvo Haus, Burchardstrasse 19, D-2 HAMBURG 1, Tel. (040) 3296-0. Greece: PHILIPS HELLENIQUE S.A., Elcoma Div. 15, 25th March Street, GR 17778 TAVROS, Tel. (01) 4894339/4894 911. Hong Kong: PHILIPS HONG KONG LTD., Elcoma Div. 15/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, Tel. (0)-2451 21. India: PEICO ELECTRONICS & ELECTRICALS LTD., Elcoma Dept., Band Box Building, 254-D Dr. Annie Besant Rd., BOMBAY - 400025, Tel. (022) 4930311/4930590 Indonesia: P.T. PHILIPS-RALIN ELECTRONICS, Elcoma Div., Setiabudi II Building, 6th Fl., Jalan H.R. Rasuna Said (P.O. Box 223/KBY) Kuningan, JAKARTA 12910, Tel. (021) 51 79 95. Ireland: PHILIPS ELECTRICAL (IRELAND) LTD., Elcoma Division, Newstead, Clonskeagh, DUBLIN 14, Tel. (01) 693355. Haly: PHILIPS S.p.A., Div. Componenti Elcoma, Piazza IV Novembre 3, I-20124 MILANO, Tel. (02) 6752.1. Japan: NIHON PHILIPS CORP., Shuwa Shinagawa Bidg., 26-33 Takanawa 3-chome, Minato-ku, TOKYO (108), Tel. (03) 448-5611. (IC Products) SIGNETICS JAPAN LTD., 8-7 Sanbancho Chiyoda-ku, TOKYO 102, Tel. (03) 230-1521. Korea (Republic of): PHILIPS ELECTRONICS (KOREA) LTD., Elcoma Div., Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02) 794-5011. Malaysia: PHILIPS MALAYSIA SDN BHD, Elcoma Div., 345 Jalan Gelugor, 11700 PULAU PINANG, Tel. (04) 87 00 44 Netherlands: PHILIPS NEDERLAND, Marktgroep Elonco, Postbus 90050, 5600 PB EINDHOVEN, Tel. (040) 7837 49. New Zealand: PHILIPS NEW ZEALAND LTD., Elcoma Division, 110 Mt. Eden Road, C.P.O. Box 1041, AUCKLAND, Tel. (09) 605-914. Norway: NORSK A/S PHILIPS, Electronica Dept., Sandstuveien 70, OSLO 6, Tel. (02) 680200. Pakistan: PHILIPS ELECTRICAL CO. OF PAKISTAN LTD., Philips Markaz, M.A. Jinnah Rd., KARACHI-3, Tel. (021) 725772. Peru: CADESA, Av. Pardo y Aliaga No. 695, 6th Floor, San Isidro, LIMA 27, Tel. (014) 707080. Philippines: PHILIPS INDUSTRIAL DEV. INC., 2246 Pasong Tamo, P.O. Box 911, Makati Comm. Centre, MAKATI-RIZAL 3116, Tei. (02) 868951 to 59. Portugal: PHILIPS PORTUGUESA S.A.R.L., Av. Eng. Duarte Pacheco 6, 1009 LISBOA Codex, Tel. (019) 683121. Singapore: PHILIPS PROJECT DEV. (Singapore) PTE LTD., Elcoma Div., Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. 3502 000. South Africa: S.A. PHILIPS (Pty) LTD., EDAC Div., 3rd Floor Rainer House, Upper Railway Rd. & Ove St., New Doornfontein, JOHANNESBURG 2001, Tel. (011) 402-4600/07 Spain: MINIWATT S.A., Balmes 22, 08007 BARCELONA, Tel. (03) 301 63 12 Sweden: PHILIPS KOMPONENTER A.B., Lidingövägen 50, S-11584 STOCKHOLM, Tel. (08) 7821000 Switzerland: PHILIPS A.G., Elcoma Dept., Allmendstrasse 140-142, CH-8027 ZÜRICH, Tel. (01) 488 22 11. Taiwan: PHILIPS TAIWAN LTD., 150 Tun Hua North Road, P.O. Box 22978, TAIPEI, Taiwan, Tel. (02) 7120500 Thailand: PHILIPS ELECTRICAL CO. OF THAILAND LTD., 283 Silom Road, P.O. Box 961, BANGKOK, Tel. (02) 233-6330-9. Turkey: TÜRK PHILIPS TICARET A.S., Elcoma Department, Inönü Cad., No. 78-80, 80090 Ayazpasa ISTANBUL, Tel. (01) 143 59 10. United Kingdom: MULLARD LTD., Mullard House, Torrington Place, LONDON WC1E 7HD, Tel. (01) 580 6633. United States: (Active Devices & Materials) AMPEREX SALES CORP., Providence Pike, SLATERSVILLE, R.I. 02876, Tel. (401) 762-9000. (Passive & Electromech. Dev.) MEPCO/CENTRALAB, INC., 2001 West Blue Heron Blvd, RIVIERA BEACH, Florida 33404, Tel. (305) 881-3200. (IC Products) SIGNETICS CORPORATION, 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (408) 991-2000. (Colour picture tubes - Monochrome & Colour display tubes) PHILIPS ECG INC., 50 Johnston St., SENECA FALLS, N.Y. 13148, Tel. (315)568-5881. Urugay: LUZILECTRON S.A., Avda Uruguay 1287, P.O. Box 907, MONTEVIDEO, Tel. (02) 985395. Venuzuela: IND. VENEZOLANAS PHILIPS S.A., c/o MAGNETICA S.A., Calle 6, Ed. Las Tres Jotas, App. Post. 78117, CARACAS, Tel. (02) 2393931. For all other countries apply to: Philips Electronic Components Division, International Business Relations, P.O. Box 218. 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl #### © Philips Export B.V. 1987 This information is furnished for guidance, and with no guarantee as to its accuracy or completeness; its publication conveys no licence under any patent or other right, nor does the publisher assume liability for any consequence of its use; specifications and availability of goods mentioned in it are subject to change without notice; it is not to be reproduced in any way, in whole or in part, without the written consent of the publisher. Printed in The Netherlands 9398153 00011